radeon_kms.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_asic.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. /**
  36. * radeon_driver_unload_kms - Main unload function for KMS.
  37. *
  38. * @dev: drm dev pointer
  39. *
  40. * This is the main unload function for KMS (all asics).
  41. * It calls radeon_modeset_fini() to tear down the
  42. * displays, and radeon_device_fini() to tear down
  43. * the rest of the device (CP, writeback, etc.).
  44. * Returns 0 on success.
  45. */
  46. int radeon_driver_unload_kms(struct drm_device *dev)
  47. {
  48. struct radeon_device *rdev = dev->dev_private;
  49. if (rdev == NULL)
  50. return 0;
  51. radeon_acpi_fini(rdev);
  52. radeon_modeset_fini(rdev);
  53. radeon_device_fini(rdev);
  54. kfree(rdev);
  55. dev->dev_private = NULL;
  56. return 0;
  57. }
  58. /**
  59. * radeon_driver_load_kms - Main load function for KMS.
  60. *
  61. * @dev: drm dev pointer
  62. * @flags: device flags
  63. *
  64. * This is the main load function for KMS (all asics).
  65. * It calls radeon_device_init() to set up the non-display
  66. * parts of the chip (asic init, CP, writeback, etc.), and
  67. * radeon_modeset_init() to set up the display parts
  68. * (crtcs, encoders, hotplug detect, etc.).
  69. * Returns 0 on success, error on failure.
  70. */
  71. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  72. {
  73. struct radeon_device *rdev;
  74. int r, acpi_status;
  75. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  76. if (rdev == NULL) {
  77. return -ENOMEM;
  78. }
  79. dev->dev_private = (void *)rdev;
  80. /* update BUS flag */
  81. if (drm_pci_device_is_agp(dev)) {
  82. flags |= RADEON_IS_AGP;
  83. } else if (pci_is_pcie(dev->pdev)) {
  84. flags |= RADEON_IS_PCIE;
  85. } else {
  86. flags |= RADEON_IS_PCI;
  87. }
  88. /* radeon_device_init should report only fatal error
  89. * like memory allocation failure or iomapping failure,
  90. * or memory manager initialization failure, it must
  91. * properly initialize the GPU MC controller and permit
  92. * VRAM allocation
  93. */
  94. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  95. if (r) {
  96. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  97. goto out;
  98. }
  99. /* Again modeset_init should fail only on fatal error
  100. * otherwise it should provide enough functionalities
  101. * for shadowfb to run
  102. */
  103. r = radeon_modeset_init(rdev);
  104. if (r)
  105. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  106. /* Call ACPI methods: require modeset init
  107. * but failure is not fatal
  108. */
  109. if (!r) {
  110. acpi_status = radeon_acpi_init(rdev);
  111. if (acpi_status)
  112. dev_dbg(&dev->pdev->dev,
  113. "Error during ACPI methods call\n");
  114. }
  115. out:
  116. if (r)
  117. radeon_driver_unload_kms(dev);
  118. return r;
  119. }
  120. /**
  121. * radeon_set_filp_rights - Set filp right.
  122. *
  123. * @dev: drm dev pointer
  124. * @owner: drm file
  125. * @applier: drm file
  126. * @value: value
  127. *
  128. * Sets the filp rights for the device (all asics).
  129. */
  130. static void radeon_set_filp_rights(struct drm_device *dev,
  131. struct drm_file **owner,
  132. struct drm_file *applier,
  133. uint32_t *value)
  134. {
  135. mutex_lock(&dev->struct_mutex);
  136. if (*value == 1) {
  137. /* wants rights */
  138. if (!*owner)
  139. *owner = applier;
  140. } else if (*value == 0) {
  141. /* revokes rights */
  142. if (*owner == applier)
  143. *owner = NULL;
  144. }
  145. *value = *owner == applier ? 1 : 0;
  146. mutex_unlock(&dev->struct_mutex);
  147. }
  148. /*
  149. * Userspace get information ioctl
  150. */
  151. /**
  152. * radeon_info_ioctl - answer a device specific request.
  153. *
  154. * @rdev: radeon device pointer
  155. * @data: request object
  156. * @filp: drm filp
  157. *
  158. * This function is used to pass device specific parameters to the userspace
  159. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  160. * etc. (all asics).
  161. * Returns 0 on success, -EINVAL on failure.
  162. */
  163. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  164. {
  165. struct radeon_device *rdev = dev->dev_private;
  166. struct drm_radeon_info *info = data;
  167. struct radeon_mode_info *minfo = &rdev->mode_info;
  168. uint32_t value, *value_ptr;
  169. uint64_t value64, *value_ptr64;
  170. struct drm_crtc *crtc;
  171. int i, found;
  172. /* TIMESTAMP is a 64-bit value, needs special handling. */
  173. if (info->request == RADEON_INFO_TIMESTAMP) {
  174. if (rdev->family >= CHIP_R600) {
  175. value_ptr64 = (uint64_t*)((unsigned long)info->value);
  176. if (rdev->family >= CHIP_TAHITI) {
  177. value64 = si_get_gpu_clock(rdev);
  178. } else {
  179. value64 = r600_get_gpu_clock(rdev);
  180. }
  181. if (DRM_COPY_TO_USER(value_ptr64, &value64, sizeof(value64))) {
  182. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  183. return -EFAULT;
  184. }
  185. return 0;
  186. } else {
  187. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  188. return -EINVAL;
  189. }
  190. }
  191. value_ptr = (uint32_t *)((unsigned long)info->value);
  192. if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value))) {
  193. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  194. return -EFAULT;
  195. }
  196. switch (info->request) {
  197. case RADEON_INFO_DEVICE_ID:
  198. value = dev->pci_device;
  199. break;
  200. case RADEON_INFO_NUM_GB_PIPES:
  201. value = rdev->num_gb_pipes;
  202. break;
  203. case RADEON_INFO_NUM_Z_PIPES:
  204. value = rdev->num_z_pipes;
  205. break;
  206. case RADEON_INFO_ACCEL_WORKING:
  207. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  208. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  209. value = false;
  210. else
  211. value = rdev->accel_working;
  212. break;
  213. case RADEON_INFO_CRTC_FROM_ID:
  214. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  215. crtc = (struct drm_crtc *)minfo->crtcs[i];
  216. if (crtc && crtc->base.id == value) {
  217. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  218. value = radeon_crtc->crtc_id;
  219. found = 1;
  220. break;
  221. }
  222. }
  223. if (!found) {
  224. DRM_DEBUG_KMS("unknown crtc id %d\n", value);
  225. return -EINVAL;
  226. }
  227. break;
  228. case RADEON_INFO_ACCEL_WORKING2:
  229. value = rdev->accel_working;
  230. break;
  231. case RADEON_INFO_TILING_CONFIG:
  232. if (rdev->family >= CHIP_TAHITI)
  233. value = rdev->config.si.tile_config;
  234. else if (rdev->family >= CHIP_CAYMAN)
  235. value = rdev->config.cayman.tile_config;
  236. else if (rdev->family >= CHIP_CEDAR)
  237. value = rdev->config.evergreen.tile_config;
  238. else if (rdev->family >= CHIP_RV770)
  239. value = rdev->config.rv770.tile_config;
  240. else if (rdev->family >= CHIP_R600)
  241. value = rdev->config.r600.tile_config;
  242. else {
  243. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  244. return -EINVAL;
  245. }
  246. break;
  247. case RADEON_INFO_WANT_HYPERZ:
  248. /* The "value" here is both an input and output parameter.
  249. * If the input value is 1, filp requests hyper-z access.
  250. * If the input value is 0, filp revokes its hyper-z access.
  251. *
  252. * When returning, the value is 1 if filp owns hyper-z access,
  253. * 0 otherwise. */
  254. if (value >= 2) {
  255. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
  256. return -EINVAL;
  257. }
  258. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
  259. break;
  260. case RADEON_INFO_WANT_CMASK:
  261. /* The same logic as Hyper-Z. */
  262. if (value >= 2) {
  263. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
  264. return -EINVAL;
  265. }
  266. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
  267. break;
  268. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  269. /* return clock value in KHz */
  270. value = rdev->clock.spll.reference_freq * 10;
  271. break;
  272. case RADEON_INFO_NUM_BACKENDS:
  273. if (rdev->family >= CHIP_TAHITI)
  274. value = rdev->config.si.max_backends_per_se *
  275. rdev->config.si.max_shader_engines;
  276. else if (rdev->family >= CHIP_CAYMAN)
  277. value = rdev->config.cayman.max_backends_per_se *
  278. rdev->config.cayman.max_shader_engines;
  279. else if (rdev->family >= CHIP_CEDAR)
  280. value = rdev->config.evergreen.max_backends;
  281. else if (rdev->family >= CHIP_RV770)
  282. value = rdev->config.rv770.max_backends;
  283. else if (rdev->family >= CHIP_R600)
  284. value = rdev->config.r600.max_backends;
  285. else {
  286. return -EINVAL;
  287. }
  288. break;
  289. case RADEON_INFO_NUM_TILE_PIPES:
  290. if (rdev->family >= CHIP_TAHITI)
  291. value = rdev->config.si.max_tile_pipes;
  292. else if (rdev->family >= CHIP_CAYMAN)
  293. value = rdev->config.cayman.max_tile_pipes;
  294. else if (rdev->family >= CHIP_CEDAR)
  295. value = rdev->config.evergreen.max_tile_pipes;
  296. else if (rdev->family >= CHIP_RV770)
  297. value = rdev->config.rv770.max_tile_pipes;
  298. else if (rdev->family >= CHIP_R600)
  299. value = rdev->config.r600.max_tile_pipes;
  300. else {
  301. return -EINVAL;
  302. }
  303. break;
  304. case RADEON_INFO_FUSION_GART_WORKING:
  305. value = 1;
  306. break;
  307. case RADEON_INFO_BACKEND_MAP:
  308. if (rdev->family >= CHIP_TAHITI)
  309. value = rdev->config.si.backend_map;
  310. else if (rdev->family >= CHIP_CAYMAN)
  311. value = rdev->config.cayman.backend_map;
  312. else if (rdev->family >= CHIP_CEDAR)
  313. value = rdev->config.evergreen.backend_map;
  314. else if (rdev->family >= CHIP_RV770)
  315. value = rdev->config.rv770.backend_map;
  316. else if (rdev->family >= CHIP_R600)
  317. value = rdev->config.r600.backend_map;
  318. else {
  319. return -EINVAL;
  320. }
  321. break;
  322. case RADEON_INFO_VA_START:
  323. /* this is where we report if vm is supported or not */
  324. if (rdev->family < CHIP_CAYMAN)
  325. return -EINVAL;
  326. value = RADEON_VA_RESERVED_SIZE;
  327. break;
  328. case RADEON_INFO_IB_VM_MAX_SIZE:
  329. /* this is where we report if vm is supported or not */
  330. if (rdev->family < CHIP_CAYMAN)
  331. return -EINVAL;
  332. value = RADEON_IB_VM_MAX_SIZE;
  333. break;
  334. case RADEON_INFO_MAX_PIPES:
  335. if (rdev->family >= CHIP_TAHITI)
  336. value = rdev->config.si.max_cu_per_sh;
  337. else if (rdev->family >= CHIP_CAYMAN)
  338. value = rdev->config.cayman.max_pipes_per_simd;
  339. else if (rdev->family >= CHIP_CEDAR)
  340. value = rdev->config.evergreen.max_pipes;
  341. else if (rdev->family >= CHIP_RV770)
  342. value = rdev->config.rv770.max_pipes;
  343. else if (rdev->family >= CHIP_R600)
  344. value = rdev->config.r600.max_pipes;
  345. else {
  346. return -EINVAL;
  347. }
  348. break;
  349. default:
  350. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  351. return -EINVAL;
  352. }
  353. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  354. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  355. return -EFAULT;
  356. }
  357. return 0;
  358. }
  359. /*
  360. * Outdated mess for old drm with Xorg being in charge (void function now).
  361. */
  362. /**
  363. * radeon_driver_firstopen_kms - drm callback for first open
  364. *
  365. * @dev: drm dev pointer
  366. *
  367. * Nothing to be done for KMS (all asics).
  368. * Returns 0 on success.
  369. */
  370. int radeon_driver_firstopen_kms(struct drm_device *dev)
  371. {
  372. return 0;
  373. }
  374. /**
  375. * radeon_driver_firstopen_kms - drm callback for last close
  376. *
  377. * @dev: drm dev pointer
  378. *
  379. * Switch vga switcheroo state after last close (all asics).
  380. */
  381. void radeon_driver_lastclose_kms(struct drm_device *dev)
  382. {
  383. vga_switcheroo_process_delayed_switch();
  384. }
  385. /**
  386. * radeon_driver_open_kms - drm callback for open
  387. *
  388. * @dev: drm dev pointer
  389. * @file_priv: drm file
  390. *
  391. * On device open, init vm on cayman+ (all asics).
  392. * Returns 0 on success, error on failure.
  393. */
  394. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  395. {
  396. struct radeon_device *rdev = dev->dev_private;
  397. file_priv->driver_priv = NULL;
  398. /* new gpu have virtual address space support */
  399. if (rdev->family >= CHIP_CAYMAN) {
  400. struct radeon_fpriv *fpriv;
  401. int r;
  402. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  403. if (unlikely(!fpriv)) {
  404. return -ENOMEM;
  405. }
  406. r = radeon_vm_init(rdev, &fpriv->vm);
  407. if (r) {
  408. radeon_vm_fini(rdev, &fpriv->vm);
  409. kfree(fpriv);
  410. return r;
  411. }
  412. file_priv->driver_priv = fpriv;
  413. }
  414. return 0;
  415. }
  416. /**
  417. * radeon_driver_postclose_kms - drm callback for post close
  418. *
  419. * @dev: drm dev pointer
  420. * @file_priv: drm file
  421. *
  422. * On device post close, tear down vm on cayman+ (all asics).
  423. */
  424. void radeon_driver_postclose_kms(struct drm_device *dev,
  425. struct drm_file *file_priv)
  426. {
  427. struct radeon_device *rdev = dev->dev_private;
  428. /* new gpu have virtual address space support */
  429. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  430. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  431. radeon_vm_fini(rdev, &fpriv->vm);
  432. kfree(fpriv);
  433. file_priv->driver_priv = NULL;
  434. }
  435. }
  436. /**
  437. * radeon_driver_preclose_kms - drm callback for pre close
  438. *
  439. * @dev: drm dev pointer
  440. * @file_priv: drm file
  441. *
  442. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  443. * (all asics).
  444. */
  445. void radeon_driver_preclose_kms(struct drm_device *dev,
  446. struct drm_file *file_priv)
  447. {
  448. struct radeon_device *rdev = dev->dev_private;
  449. if (rdev->hyperz_filp == file_priv)
  450. rdev->hyperz_filp = NULL;
  451. if (rdev->cmask_filp == file_priv)
  452. rdev->cmask_filp = NULL;
  453. }
  454. /*
  455. * VBlank related functions.
  456. */
  457. /**
  458. * radeon_get_vblank_counter_kms - get frame count
  459. *
  460. * @dev: drm dev pointer
  461. * @crtc: crtc to get the frame count from
  462. *
  463. * Gets the frame count on the requested crtc (all asics).
  464. * Returns frame count on success, -EINVAL on failure.
  465. */
  466. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  467. {
  468. struct radeon_device *rdev = dev->dev_private;
  469. if (crtc < 0 || crtc >= rdev->num_crtc) {
  470. DRM_ERROR("Invalid crtc %d\n", crtc);
  471. return -EINVAL;
  472. }
  473. return radeon_get_vblank_counter(rdev, crtc);
  474. }
  475. /**
  476. * radeon_enable_vblank_kms - enable vblank interrupt
  477. *
  478. * @dev: drm dev pointer
  479. * @crtc: crtc to enable vblank interrupt for
  480. *
  481. * Enable the interrupt on the requested crtc (all asics).
  482. * Returns 0 on success, -EINVAL on failure.
  483. */
  484. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  485. {
  486. struct radeon_device *rdev = dev->dev_private;
  487. unsigned long irqflags;
  488. int r;
  489. if (crtc < 0 || crtc >= rdev->num_crtc) {
  490. DRM_ERROR("Invalid crtc %d\n", crtc);
  491. return -EINVAL;
  492. }
  493. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  494. rdev->irq.crtc_vblank_int[crtc] = true;
  495. r = radeon_irq_set(rdev);
  496. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  497. return r;
  498. }
  499. /**
  500. * radeon_disable_vblank_kms - disable vblank interrupt
  501. *
  502. * @dev: drm dev pointer
  503. * @crtc: crtc to disable vblank interrupt for
  504. *
  505. * Disable the interrupt on the requested crtc (all asics).
  506. */
  507. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  508. {
  509. struct radeon_device *rdev = dev->dev_private;
  510. unsigned long irqflags;
  511. if (crtc < 0 || crtc >= rdev->num_crtc) {
  512. DRM_ERROR("Invalid crtc %d\n", crtc);
  513. return;
  514. }
  515. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  516. rdev->irq.crtc_vblank_int[crtc] = false;
  517. radeon_irq_set(rdev);
  518. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  519. }
  520. /**
  521. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  522. *
  523. * @dev: drm dev pointer
  524. * @crtc: crtc to get the timestamp for
  525. * @max_error: max error
  526. * @vblank_time: time value
  527. * @flags: flags passed to the driver
  528. *
  529. * Gets the timestamp on the requested crtc based on the
  530. * scanout position. (all asics).
  531. * Returns postive status flags on success, negative error on failure.
  532. */
  533. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  534. int *max_error,
  535. struct timeval *vblank_time,
  536. unsigned flags)
  537. {
  538. struct drm_crtc *drmcrtc;
  539. struct radeon_device *rdev = dev->dev_private;
  540. if (crtc < 0 || crtc >= dev->num_crtcs) {
  541. DRM_ERROR("Invalid crtc %d\n", crtc);
  542. return -EINVAL;
  543. }
  544. /* Get associated drm_crtc: */
  545. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  546. /* Helper routine in DRM core does all the work: */
  547. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  548. vblank_time, flags,
  549. drmcrtc);
  550. }
  551. /*
  552. * IOCTL.
  553. */
  554. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  555. struct drm_file *file_priv)
  556. {
  557. /* Not valid in KMS. */
  558. return -EINVAL;
  559. }
  560. #define KMS_INVALID_IOCTL(name) \
  561. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  562. { \
  563. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  564. return -EINVAL; \
  565. }
  566. /*
  567. * All these ioctls are invalid in kms world.
  568. */
  569. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  570. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  571. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  572. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  573. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  574. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  575. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  576. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  577. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  578. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  579. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  580. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  581. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  582. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  583. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  584. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  585. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  586. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  587. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  588. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  589. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  590. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  591. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  592. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  593. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  594. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  595. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  596. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  597. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  598. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  599. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  600. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  601. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  602. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  603. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  604. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  605. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  606. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  607. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  608. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  609. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  610. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  611. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  612. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  613. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  614. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  615. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  616. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  617. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  618. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  619. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  620. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  621. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  622. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  623. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  624. /* KMS */
  625. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  626. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  627. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  628. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  629. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  630. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  631. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  632. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  633. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  634. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  635. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  636. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  637. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  638. };
  639. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);