exynos_dp_reg.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223
  1. /*
  2. * Samsung DP (Display port) register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <video/exynos_dp.h>
  16. #include "exynos_dp_core.h"
  17. #include "exynos_dp_reg.h"
  18. #define COMMON_INT_MASK_1 (0)
  19. #define COMMON_INT_MASK_2 (0)
  20. #define COMMON_INT_MASK_3 (0)
  21. #define COMMON_INT_MASK_4 (0)
  22. #define INT_STA_MASK (0)
  23. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable)
  24. {
  25. u32 reg;
  26. if (enable) {
  27. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  28. reg |= HDCP_VIDEO_MUTE;
  29. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  30. } else {
  31. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  32. reg &= ~HDCP_VIDEO_MUTE;
  33. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  34. }
  35. }
  36. void exynos_dp_stop_video(struct exynos_dp_device *dp)
  37. {
  38. u32 reg;
  39. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  40. reg &= ~VIDEO_EN;
  41. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  42. }
  43. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable)
  44. {
  45. u32 reg;
  46. if (enable)
  47. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  48. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  49. else
  50. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  51. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  52. writel(reg, dp->reg_base + EXYNOS_DP_LANE_MAP);
  53. }
  54. void exynos_dp_init_analog_param(struct exynos_dp_device *dp)
  55. {
  56. u32 reg;
  57. reg = TX_TERMINAL_CTRL_50_OHM;
  58. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_1);
  59. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  60. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_2);
  61. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  62. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_3);
  63. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  64. TX_CUR1_2X | TX_CUR_8_MA;
  65. writel(reg, dp->reg_base + EXYNOS_DP_PLL_FILTER_CTL_1);
  66. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  67. CH1_AMP_400_MV | CH0_AMP_400_MV;
  68. writel(reg, dp->reg_base + EXYNOS_DP_TX_AMP_TUNING_CTL);
  69. }
  70. void exynos_dp_init_interrupt(struct exynos_dp_device *dp)
  71. {
  72. /* Set interrupt pin assertion polarity as high */
  73. writel(INT_POL, dp->reg_base + EXYNOS_DP_INT_CTL);
  74. /* Clear pending regisers */
  75. writel(0xff, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  76. writel(0x4f, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_2);
  77. writel(0xe0, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_3);
  78. writel(0xe7, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  79. writel(0x63, dp->reg_base + EXYNOS_DP_INT_STA);
  80. /* 0:mask,1: unmask */
  81. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  82. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  83. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  84. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  85. writel(0x00, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  86. }
  87. void exynos_dp_reset(struct exynos_dp_device *dp)
  88. {
  89. u32 reg;
  90. exynos_dp_stop_video(dp);
  91. exynos_dp_enable_video_mute(dp, 0);
  92. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  93. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  94. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  95. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  96. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  97. SERDES_FIFO_FUNC_EN_N |
  98. LS_CLK_DOMAIN_FUNC_EN_N;
  99. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  100. usleep_range(20, 30);
  101. exynos_dp_lane_swap(dp, 0);
  102. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  103. writel(0x40, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  104. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  105. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  106. writel(0x0, dp->reg_base + EXYNOS_DP_PKT_SEND_CTL);
  107. writel(0x0, dp->reg_base + EXYNOS_DP_HDCP_CTL);
  108. writel(0x5e, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_L);
  109. writel(0x1a, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_H);
  110. writel(0x10, dp->reg_base + EXYNOS_DP_LINK_DEBUG_CTL);
  111. writel(0x0, dp->reg_base + EXYNOS_DP_PHY_TEST);
  112. writel(0x0, dp->reg_base + EXYNOS_DP_VIDEO_FIFO_THRD);
  113. writel(0x20, dp->reg_base + EXYNOS_DP_AUDIO_MARGIN);
  114. writel(0x4, dp->reg_base + EXYNOS_DP_M_VID_GEN_FILTER_TH);
  115. writel(0x2, dp->reg_base + EXYNOS_DP_M_AUD_GEN_FILTER_TH);
  116. writel(0x00000101, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  117. exynos_dp_init_analog_param(dp);
  118. exynos_dp_init_interrupt(dp);
  119. }
  120. void exynos_dp_swreset(struct exynos_dp_device *dp)
  121. {
  122. writel(RESET_DP_TX, dp->reg_base + EXYNOS_DP_TX_SW_RESET);
  123. }
  124. void exynos_dp_config_interrupt(struct exynos_dp_device *dp)
  125. {
  126. u32 reg;
  127. /* 0: mask, 1: unmask */
  128. reg = COMMON_INT_MASK_1;
  129. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  130. reg = COMMON_INT_MASK_2;
  131. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  132. reg = COMMON_INT_MASK_3;
  133. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  134. reg = COMMON_INT_MASK_4;
  135. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  136. reg = INT_STA_MASK;
  137. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  138. }
  139. u32 exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp)
  140. {
  141. u32 reg;
  142. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  143. if (reg & PLL_LOCK)
  144. return PLL_LOCKED;
  145. else
  146. return PLL_UNLOCKED;
  147. }
  148. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable)
  149. {
  150. u32 reg;
  151. if (enable) {
  152. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  153. reg |= DP_PLL_PD;
  154. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  155. } else {
  156. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  157. reg &= ~DP_PLL_PD;
  158. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  159. }
  160. }
  161. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  162. enum analog_power_block block,
  163. bool enable)
  164. {
  165. u32 reg;
  166. switch (block) {
  167. case AUX_BLOCK:
  168. if (enable) {
  169. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  170. reg |= AUX_PD;
  171. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  172. } else {
  173. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  174. reg &= ~AUX_PD;
  175. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  176. }
  177. break;
  178. case CH0_BLOCK:
  179. if (enable) {
  180. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  181. reg |= CH0_PD;
  182. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  183. } else {
  184. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  185. reg &= ~CH0_PD;
  186. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  187. }
  188. break;
  189. case CH1_BLOCK:
  190. if (enable) {
  191. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  192. reg |= CH1_PD;
  193. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  194. } else {
  195. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  196. reg &= ~CH1_PD;
  197. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  198. }
  199. break;
  200. case CH2_BLOCK:
  201. if (enable) {
  202. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  203. reg |= CH2_PD;
  204. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  205. } else {
  206. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  207. reg &= ~CH2_PD;
  208. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  209. }
  210. break;
  211. case CH3_BLOCK:
  212. if (enable) {
  213. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  214. reg |= CH3_PD;
  215. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  216. } else {
  217. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  218. reg &= ~CH3_PD;
  219. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  220. }
  221. break;
  222. case ANALOG_TOTAL:
  223. if (enable) {
  224. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  225. reg |= DP_PHY_PD;
  226. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  227. } else {
  228. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  229. reg &= ~DP_PHY_PD;
  230. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  231. }
  232. break;
  233. case POWER_ALL:
  234. if (enable) {
  235. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  236. CH1_PD | CH0_PD;
  237. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  238. } else {
  239. writel(0x00, dp->reg_base + EXYNOS_DP_PHY_PD);
  240. }
  241. break;
  242. default:
  243. break;
  244. }
  245. }
  246. void exynos_dp_init_analog_func(struct exynos_dp_device *dp)
  247. {
  248. u32 reg;
  249. int timeout_loop = 0;
  250. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  251. reg = PLL_LOCK_CHG;
  252. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  253. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  254. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  255. writel(reg, dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  256. /* Power up PLL */
  257. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  258. exynos_dp_set_pll_power_down(dp, 0);
  259. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  260. timeout_loop++;
  261. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  262. dev_err(dp->dev, "failed to get pll lock status\n");
  263. return;
  264. }
  265. usleep_range(10, 20);
  266. }
  267. }
  268. /* Enable Serdes FIFO function and Link symbol clock domain module */
  269. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  270. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  271. | AUX_FUNC_EN_N);
  272. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  273. }
  274. void exynos_dp_init_hpd(struct exynos_dp_device *dp)
  275. {
  276. u32 reg;
  277. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  278. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  279. reg = INT_HPD;
  280. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  281. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  282. reg &= ~(F_HPD | HPD_CTRL);
  283. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  284. }
  285. void exynos_dp_reset_aux(struct exynos_dp_device *dp)
  286. {
  287. u32 reg;
  288. /* Disable AUX channel module */
  289. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  290. reg |= AUX_FUNC_EN_N;
  291. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  292. }
  293. void exynos_dp_init_aux(struct exynos_dp_device *dp)
  294. {
  295. u32 reg;
  296. /* Clear inerrupts related to AUX channel */
  297. reg = RPLY_RECEIV | AUX_ERR;
  298. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  299. exynos_dp_reset_aux(dp);
  300. /* Disable AUX transaction H/W retry */
  301. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(0)|
  302. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  303. writel(reg, dp->reg_base + EXYNOS_DP_AUX_HW_RETRY_CTL) ;
  304. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  305. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  306. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_DEFER_CTL);
  307. /* Enable AUX channel module */
  308. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  309. reg &= ~AUX_FUNC_EN_N;
  310. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  311. }
  312. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp)
  313. {
  314. u32 reg;
  315. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  316. if (reg & HPD_STATUS)
  317. return 0;
  318. return -EINVAL;
  319. }
  320. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp)
  321. {
  322. u32 reg;
  323. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  324. reg &= ~SW_FUNC_EN_N;
  325. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  326. }
  327. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp)
  328. {
  329. int reg;
  330. int retval = 0;
  331. int timeout_loop = 0;
  332. /* Enable AUX CH operation */
  333. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  334. reg |= AUX_EN;
  335. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  336. /* Is AUX CH command reply received? */
  337. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  338. while (!(reg & RPLY_RECEIV)) {
  339. timeout_loop++;
  340. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  341. dev_err(dp->dev, "AUX CH command reply failed!\n");
  342. return -ETIMEDOUT;
  343. }
  344. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  345. usleep_range(10, 11);
  346. }
  347. /* Clear interrupt source for AUX CH command reply */
  348. writel(RPLY_RECEIV, dp->reg_base + EXYNOS_DP_INT_STA);
  349. /* Clear interrupt source for AUX CH access error */
  350. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  351. if (reg & AUX_ERR) {
  352. writel(AUX_ERR, dp->reg_base + EXYNOS_DP_INT_STA);
  353. return -EREMOTEIO;
  354. }
  355. /* Check AUX CH error access status */
  356. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_STA);
  357. if ((reg & AUX_STATUS_MASK) != 0) {
  358. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  359. reg & AUX_STATUS_MASK);
  360. return -EREMOTEIO;
  361. }
  362. return retval;
  363. }
  364. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  365. unsigned int reg_addr,
  366. unsigned char data)
  367. {
  368. u32 reg;
  369. int i;
  370. int retval;
  371. for (i = 0; i < 3; i++) {
  372. /* Clear AUX CH data buffer */
  373. reg = BUF_CLR;
  374. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  375. /* Select DPCD device address */
  376. reg = AUX_ADDR_7_0(reg_addr);
  377. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  378. reg = AUX_ADDR_15_8(reg_addr);
  379. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  380. reg = AUX_ADDR_19_16(reg_addr);
  381. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  382. /* Write data buffer */
  383. reg = (unsigned int)data;
  384. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  385. /*
  386. * Set DisplayPort transaction and write 1 byte
  387. * If bit 3 is 1, DisplayPort transaction.
  388. * If Bit 3 is 0, I2C transaction.
  389. */
  390. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  391. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  392. /* Start AUX transaction */
  393. retval = exynos_dp_start_aux_transaction(dp);
  394. if (retval == 0)
  395. break;
  396. else
  397. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  398. __func__);
  399. }
  400. return retval;
  401. }
  402. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  403. unsigned int reg_addr,
  404. unsigned char *data)
  405. {
  406. u32 reg;
  407. int i;
  408. int retval;
  409. for (i = 0; i < 10; i++) {
  410. /* Clear AUX CH data buffer */
  411. reg = BUF_CLR;
  412. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  413. /* Select DPCD device address */
  414. reg = AUX_ADDR_7_0(reg_addr);
  415. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  416. reg = AUX_ADDR_15_8(reg_addr);
  417. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  418. reg = AUX_ADDR_19_16(reg_addr);
  419. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  420. /*
  421. * Set DisplayPort transaction and read 1 byte
  422. * If bit 3 is 1, DisplayPort transaction.
  423. * If Bit 3 is 0, I2C transaction.
  424. */
  425. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  426. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  427. /* Start AUX transaction */
  428. retval = exynos_dp_start_aux_transaction(dp);
  429. if (retval == 0)
  430. break;
  431. else
  432. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  433. __func__);
  434. }
  435. /* Read data buffer */
  436. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  437. *data = (unsigned char)(reg & 0xff);
  438. return retval;
  439. }
  440. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  441. unsigned int reg_addr,
  442. unsigned int count,
  443. unsigned char data[])
  444. {
  445. u32 reg;
  446. unsigned int start_offset;
  447. unsigned int cur_data_count;
  448. unsigned int cur_data_idx;
  449. int i;
  450. int retval = 0;
  451. /* Clear AUX CH data buffer */
  452. reg = BUF_CLR;
  453. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  454. start_offset = 0;
  455. while (start_offset < count) {
  456. /* Buffer size of AUX CH is 16 * 4bytes */
  457. if ((count - start_offset) > 16)
  458. cur_data_count = 16;
  459. else
  460. cur_data_count = count - start_offset;
  461. for (i = 0; i < 10; i++) {
  462. /* Select DPCD device address */
  463. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  464. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  465. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  466. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  467. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  468. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  469. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  470. cur_data_idx++) {
  471. reg = data[start_offset + cur_data_idx];
  472. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0
  473. + 4 * cur_data_idx);
  474. }
  475. /*
  476. * Set DisplayPort transaction and write
  477. * If bit 3 is 1, DisplayPort transaction.
  478. * If Bit 3 is 0, I2C transaction.
  479. */
  480. reg = AUX_LENGTH(cur_data_count) |
  481. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  482. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  483. /* Start AUX transaction */
  484. retval = exynos_dp_start_aux_transaction(dp);
  485. if (retval == 0)
  486. break;
  487. else
  488. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  489. __func__);
  490. }
  491. start_offset += cur_data_count;
  492. }
  493. return retval;
  494. }
  495. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  496. unsigned int reg_addr,
  497. unsigned int count,
  498. unsigned char data[])
  499. {
  500. u32 reg;
  501. unsigned int start_offset;
  502. unsigned int cur_data_count;
  503. unsigned int cur_data_idx;
  504. int i;
  505. int retval = 0;
  506. /* Clear AUX CH data buffer */
  507. reg = BUF_CLR;
  508. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  509. start_offset = 0;
  510. while (start_offset < count) {
  511. /* Buffer size of AUX CH is 16 * 4bytes */
  512. if ((count - start_offset) > 16)
  513. cur_data_count = 16;
  514. else
  515. cur_data_count = count - start_offset;
  516. /* AUX CH Request Transaction process */
  517. for (i = 0; i < 10; i++) {
  518. /* Select DPCD device address */
  519. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  520. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  521. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  522. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  523. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  524. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  525. /*
  526. * Set DisplayPort transaction and read
  527. * If bit 3 is 1, DisplayPort transaction.
  528. * If Bit 3 is 0, I2C transaction.
  529. */
  530. reg = AUX_LENGTH(cur_data_count) |
  531. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  532. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  533. /* Start AUX transaction */
  534. retval = exynos_dp_start_aux_transaction(dp);
  535. if (retval == 0)
  536. break;
  537. else
  538. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  539. __func__);
  540. }
  541. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  542. cur_data_idx++) {
  543. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  544. + 4 * cur_data_idx);
  545. data[start_offset + cur_data_idx] =
  546. (unsigned char)reg;
  547. }
  548. start_offset += cur_data_count;
  549. }
  550. return retval;
  551. }
  552. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  553. unsigned int device_addr,
  554. unsigned int reg_addr)
  555. {
  556. u32 reg;
  557. int retval;
  558. /* Set EDID device address */
  559. reg = device_addr;
  560. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  561. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  562. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  563. /* Set offset from base address of EDID device */
  564. writel(reg_addr, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  565. /*
  566. * Set I2C transaction and write address
  567. * If bit 3 is 1, DisplayPort transaction.
  568. * If Bit 3 is 0, I2C transaction.
  569. */
  570. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  571. AUX_TX_COMM_WRITE;
  572. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  573. /* Start AUX transaction */
  574. retval = exynos_dp_start_aux_transaction(dp);
  575. if (retval != 0)
  576. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  577. return retval;
  578. }
  579. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  580. unsigned int device_addr,
  581. unsigned int reg_addr,
  582. unsigned int *data)
  583. {
  584. u32 reg;
  585. int i;
  586. int retval;
  587. for (i = 0; i < 10; i++) {
  588. /* Clear AUX CH data buffer */
  589. reg = BUF_CLR;
  590. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  591. /* Select EDID device */
  592. retval = exynos_dp_select_i2c_device(dp, device_addr, reg_addr);
  593. if (retval != 0) {
  594. dev_err(dp->dev, "Select EDID device fail!\n");
  595. continue;
  596. }
  597. /*
  598. * Set I2C transaction and read data
  599. * If bit 3 is 1, DisplayPort transaction.
  600. * If Bit 3 is 0, I2C transaction.
  601. */
  602. reg = AUX_TX_COMM_I2C_TRANSACTION |
  603. AUX_TX_COMM_READ;
  604. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  605. /* Start AUX transaction */
  606. retval = exynos_dp_start_aux_transaction(dp);
  607. if (retval == 0)
  608. break;
  609. else
  610. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  611. __func__);
  612. }
  613. /* Read data */
  614. if (retval == 0)
  615. *data = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  616. return retval;
  617. }
  618. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  619. unsigned int device_addr,
  620. unsigned int reg_addr,
  621. unsigned int count,
  622. unsigned char edid[])
  623. {
  624. u32 reg;
  625. unsigned int i, j;
  626. unsigned int cur_data_idx;
  627. unsigned int defer = 0;
  628. int retval = 0;
  629. for (i = 0; i < count; i += 16) {
  630. for (j = 0; j < 100; j++) {
  631. /* Clear AUX CH data buffer */
  632. reg = BUF_CLR;
  633. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  634. /* Set normal AUX CH command */
  635. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  636. reg &= ~ADDR_ONLY;
  637. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  638. /*
  639. * If Rx sends defer, Tx sends only reads
  640. * request without sending address
  641. */
  642. if (!defer)
  643. retval = exynos_dp_select_i2c_device(dp,
  644. device_addr, reg_addr + i);
  645. else
  646. defer = 0;
  647. if (retval == 0) {
  648. /*
  649. * Set I2C transaction and write data
  650. * If bit 3 is 1, DisplayPort transaction.
  651. * If Bit 3 is 0, I2C transaction.
  652. */
  653. reg = AUX_LENGTH(16) |
  654. AUX_TX_COMM_I2C_TRANSACTION |
  655. AUX_TX_COMM_READ;
  656. writel(reg, dp->reg_base +
  657. EXYNOS_DP_AUX_CH_CTL_1);
  658. /* Start AUX transaction */
  659. retval = exynos_dp_start_aux_transaction(dp);
  660. if (retval == 0)
  661. break;
  662. else
  663. dev_dbg(dp->dev,
  664. "%s: Aux Transaction fail!\n",
  665. __func__);
  666. }
  667. /* Check if Rx sends defer */
  668. reg = readl(dp->reg_base + EXYNOS_DP_AUX_RX_COMM);
  669. if (reg == AUX_RX_COMM_AUX_DEFER ||
  670. reg == AUX_RX_COMM_I2C_DEFER) {
  671. dev_err(dp->dev, "Defer: %d\n\n", reg);
  672. defer = 1;
  673. }
  674. }
  675. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  676. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  677. + 4 * cur_data_idx);
  678. edid[i + cur_data_idx] = (unsigned char)reg;
  679. }
  680. }
  681. return retval;
  682. }
  683. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype)
  684. {
  685. u32 reg;
  686. reg = bwtype;
  687. if ((bwtype == LINK_RATE_2_70GBPS) || (bwtype == LINK_RATE_1_62GBPS))
  688. writel(reg, dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  689. }
  690. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype)
  691. {
  692. u32 reg;
  693. reg = readl(dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  694. *bwtype = reg;
  695. }
  696. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count)
  697. {
  698. u32 reg;
  699. reg = count;
  700. writel(reg, dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  701. }
  702. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count)
  703. {
  704. u32 reg;
  705. reg = readl(dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  706. *count = reg;
  707. }
  708. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable)
  709. {
  710. u32 reg;
  711. if (enable) {
  712. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  713. reg |= ENHANCED;
  714. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  715. } else {
  716. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  717. reg &= ~ENHANCED;
  718. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  719. }
  720. }
  721. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  722. enum pattern_set pattern)
  723. {
  724. u32 reg;
  725. switch (pattern) {
  726. case PRBS7:
  727. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  728. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  729. break;
  730. case D10_2:
  731. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  732. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  733. break;
  734. case TRAINING_PTN1:
  735. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  736. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  737. break;
  738. case TRAINING_PTN2:
  739. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  740. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  741. break;
  742. case DP_NONE:
  743. reg = SCRAMBLING_ENABLE |
  744. LINK_QUAL_PATTERN_SET_DISABLE |
  745. SW_TRAINING_PATTERN_SET_NORMAL;
  746. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  747. break;
  748. default:
  749. break;
  750. }
  751. }
  752. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  753. {
  754. u32 reg;
  755. reg = level << PRE_EMPHASIS_SET_SHIFT;
  756. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  757. }
  758. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  759. {
  760. u32 reg;
  761. reg = level << PRE_EMPHASIS_SET_SHIFT;
  762. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  763. }
  764. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  765. {
  766. u32 reg;
  767. reg = level << PRE_EMPHASIS_SET_SHIFT;
  768. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  769. }
  770. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  771. {
  772. u32 reg;
  773. reg = level << PRE_EMPHASIS_SET_SHIFT;
  774. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  775. }
  776. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  777. u32 training_lane)
  778. {
  779. u32 reg;
  780. reg = training_lane;
  781. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  782. }
  783. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  784. u32 training_lane)
  785. {
  786. u32 reg;
  787. reg = training_lane;
  788. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  789. }
  790. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  791. u32 training_lane)
  792. {
  793. u32 reg;
  794. reg = training_lane;
  795. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  796. }
  797. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  798. u32 training_lane)
  799. {
  800. u32 reg;
  801. reg = training_lane;
  802. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  803. }
  804. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp)
  805. {
  806. u32 reg;
  807. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  808. return reg;
  809. }
  810. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp)
  811. {
  812. u32 reg;
  813. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  814. return reg;
  815. }
  816. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp)
  817. {
  818. u32 reg;
  819. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  820. return reg;
  821. }
  822. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp)
  823. {
  824. u32 reg;
  825. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  826. return reg;
  827. }
  828. void exynos_dp_reset_macro(struct exynos_dp_device *dp)
  829. {
  830. u32 reg;
  831. reg = readl(dp->reg_base + EXYNOS_DP_PHY_TEST);
  832. reg |= MACRO_RST;
  833. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  834. /* 10 us is the minimum reset time. */
  835. usleep_range(10, 20);
  836. reg &= ~MACRO_RST;
  837. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  838. }
  839. int exynos_dp_init_video(struct exynos_dp_device *dp)
  840. {
  841. u32 reg;
  842. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  843. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  844. reg = 0x0;
  845. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  846. reg = CHA_CRI(4) | CHA_CTRL;
  847. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  848. reg = 0x0;
  849. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  850. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  851. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_8);
  852. return 0;
  853. }
  854. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp,
  855. u32 color_depth,
  856. u32 color_space,
  857. u32 dynamic_range,
  858. u32 ycbcr_coeff)
  859. {
  860. u32 reg;
  861. /* Configure the input color depth, color space, dynamic range */
  862. reg = (dynamic_range << IN_D_RANGE_SHIFT) |
  863. (color_depth << IN_BPC_SHIFT) |
  864. (color_space << IN_COLOR_F_SHIFT);
  865. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_2);
  866. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  867. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  868. reg &= ~IN_YC_COEFFI_MASK;
  869. if (ycbcr_coeff)
  870. reg |= IN_YC_COEFFI_ITU709;
  871. else
  872. reg |= IN_YC_COEFFI_ITU601;
  873. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  874. }
  875. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp)
  876. {
  877. u32 reg;
  878. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  879. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  880. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  881. if (!(reg & DET_STA)) {
  882. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  883. return -EINVAL;
  884. }
  885. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  886. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  887. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  888. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  889. if (reg & CHA_STA) {
  890. dev_dbg(dp->dev, "Input stream clk is changing\n");
  891. return -EINVAL;
  892. }
  893. return 0;
  894. }
  895. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  896. enum clock_recovery_m_value_type type,
  897. u32 m_value,
  898. u32 n_value)
  899. {
  900. u32 reg;
  901. if (type == REGISTER_M) {
  902. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  903. reg |= FIX_M_VID;
  904. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  905. reg = m_value & 0xff;
  906. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_0);
  907. reg = (m_value >> 8) & 0xff;
  908. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_1);
  909. reg = (m_value >> 16) & 0xff;
  910. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_2);
  911. reg = n_value & 0xff;
  912. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_0);
  913. reg = (n_value >> 8) & 0xff;
  914. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_1);
  915. reg = (n_value >> 16) & 0xff;
  916. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_2);
  917. } else {
  918. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  919. reg &= ~FIX_M_VID;
  920. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  921. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_0);
  922. writel(0x80, dp->reg_base + EXYNOS_DP_N_VID_1);
  923. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_2);
  924. }
  925. }
  926. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type)
  927. {
  928. u32 reg;
  929. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  930. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  931. reg &= ~FORMAT_SEL;
  932. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  933. } else {
  934. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  935. reg |= FORMAT_SEL;
  936. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  937. }
  938. }
  939. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable)
  940. {
  941. u32 reg;
  942. if (enable) {
  943. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  944. reg &= ~VIDEO_MODE_MASK;
  945. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  946. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  947. } else {
  948. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  949. reg &= ~VIDEO_MODE_MASK;
  950. reg |= VIDEO_MODE_SLAVE_MODE;
  951. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  952. }
  953. }
  954. void exynos_dp_start_video(struct exynos_dp_device *dp)
  955. {
  956. u32 reg;
  957. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  958. reg |= VIDEO_EN;
  959. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  960. }
  961. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp)
  962. {
  963. u32 reg;
  964. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  965. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  966. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  967. if (!(reg & STRM_VALID)) {
  968. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  969. return -EINVAL;
  970. }
  971. return 0;
  972. }
  973. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp,
  974. struct video_info *video_info)
  975. {
  976. u32 reg;
  977. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  978. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  979. reg |= MASTER_VID_FUNC_EN_N;
  980. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  981. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  982. reg &= ~INTERACE_SCAN_CFG;
  983. reg |= (video_info->interlaced << 2);
  984. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  985. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  986. reg &= ~VSYNC_POLARITY_CFG;
  987. reg |= (video_info->v_sync_polarity << 1);
  988. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  989. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  990. reg &= ~HSYNC_POLARITY_CFG;
  991. reg |= (video_info->h_sync_polarity << 0);
  992. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  993. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  994. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  995. }
  996. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp)
  997. {
  998. u32 reg;
  999. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1000. reg &= ~SCRAMBLING_DISABLE;
  1001. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1002. }
  1003. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp)
  1004. {
  1005. u32 reg;
  1006. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1007. reg |= SCRAMBLING_DISABLE;
  1008. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1009. }