clock44xx_data.c 102 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <plat/clkdev_omap.h>
  30. #include "soc.h"
  31. #include "iomap.h"
  32. #include "clock.h"
  33. #include "clock44xx.h"
  34. #include "cm1_44xx.h"
  35. #include "cm2_44xx.h"
  36. #include "cm-regbits-44xx.h"
  37. #include "prm44xx.h"
  38. #include "prm-regbits-44xx.h"
  39. #include "control.h"
  40. #include "scrm44xx.h"
  41. /* OMAP4 modulemode control */
  42. #define OMAP4430_MODULEMODE_HWCTRL 0
  43. #define OMAP4430_MODULEMODE_SWCTRL 1
  44. /* Root clocks */
  45. static struct clk extalt_clkin_ck = {
  46. .name = "extalt_clkin_ck",
  47. .rate = 59000000,
  48. .ops = &clkops_null,
  49. };
  50. static struct clk pad_clks_ck = {
  51. .name = "pad_clks_ck",
  52. .rate = 12000000,
  53. .ops = &clkops_omap2_dflt,
  54. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  55. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  56. };
  57. static struct clk pad_slimbus_core_clks_ck = {
  58. .name = "pad_slimbus_core_clks_ck",
  59. .rate = 12000000,
  60. .ops = &clkops_null,
  61. };
  62. static struct clk secure_32k_clk_src_ck = {
  63. .name = "secure_32k_clk_src_ck",
  64. .rate = 32768,
  65. .ops = &clkops_null,
  66. };
  67. static struct clk slimbus_clk = {
  68. .name = "slimbus_clk",
  69. .rate = 12000000,
  70. .ops = &clkops_omap2_dflt,
  71. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  72. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  73. };
  74. static struct clk sys_32k_ck = {
  75. .name = "sys_32k_ck",
  76. .clkdm_name = "prm_clkdm",
  77. .rate = 32768,
  78. .ops = &clkops_null,
  79. };
  80. static struct clk virt_12000000_ck = {
  81. .name = "virt_12000000_ck",
  82. .ops = &clkops_null,
  83. .rate = 12000000,
  84. };
  85. static struct clk virt_13000000_ck = {
  86. .name = "virt_13000000_ck",
  87. .ops = &clkops_null,
  88. .rate = 13000000,
  89. };
  90. static struct clk virt_16800000_ck = {
  91. .name = "virt_16800000_ck",
  92. .ops = &clkops_null,
  93. .rate = 16800000,
  94. };
  95. static struct clk virt_27000000_ck = {
  96. .name = "virt_27000000_ck",
  97. .ops = &clkops_null,
  98. .rate = 27000000,
  99. };
  100. static struct clk virt_38400000_ck = {
  101. .name = "virt_38400000_ck",
  102. .ops = &clkops_null,
  103. .rate = 38400000,
  104. };
  105. static const struct clksel_rate div_1_5_rates[] = {
  106. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  107. { .div = 0 },
  108. };
  109. static const struct clksel_rate div_1_6_rates[] = {
  110. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  111. { .div = 0 },
  112. };
  113. static const struct clksel_rate div_1_7_rates[] = {
  114. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  115. { .div = 0 },
  116. };
  117. static const struct clksel sys_clkin_sel[] = {
  118. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  119. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  120. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  121. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  122. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  123. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  124. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  125. { .parent = NULL },
  126. };
  127. static struct clk sys_clkin_ck = {
  128. .name = "sys_clkin_ck",
  129. .rate = 38400000,
  130. .clksel = sys_clkin_sel,
  131. .init = &omap2_init_clksel_parent,
  132. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  133. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  134. .ops = &clkops_null,
  135. .recalc = &omap2_clksel_recalc,
  136. };
  137. static struct clk tie_low_clock_ck = {
  138. .name = "tie_low_clock_ck",
  139. .rate = 0,
  140. .ops = &clkops_null,
  141. };
  142. static struct clk utmi_phy_clkout_ck = {
  143. .name = "utmi_phy_clkout_ck",
  144. .rate = 60000000,
  145. .ops = &clkops_null,
  146. };
  147. static struct clk xclk60mhsp1_ck = {
  148. .name = "xclk60mhsp1_ck",
  149. .rate = 60000000,
  150. .ops = &clkops_null,
  151. };
  152. static struct clk xclk60mhsp2_ck = {
  153. .name = "xclk60mhsp2_ck",
  154. .rate = 60000000,
  155. .ops = &clkops_null,
  156. };
  157. static struct clk xclk60motg_ck = {
  158. .name = "xclk60motg_ck",
  159. .rate = 60000000,
  160. .ops = &clkops_null,
  161. };
  162. /* Module clocks and DPLL outputs */
  163. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  164. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  165. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  166. { .parent = NULL },
  167. };
  168. static struct clk abe_dpll_bypass_clk_mux_ck = {
  169. .name = "abe_dpll_bypass_clk_mux_ck",
  170. .parent = &sys_clkin_ck,
  171. .ops = &clkops_null,
  172. .recalc = &followparent_recalc,
  173. };
  174. static struct clk abe_dpll_refclk_mux_ck = {
  175. .name = "abe_dpll_refclk_mux_ck",
  176. .parent = &sys_clkin_ck,
  177. .clksel = abe_dpll_bypass_clk_mux_sel,
  178. .init = &omap2_init_clksel_parent,
  179. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  180. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  181. .ops = &clkops_null,
  182. .recalc = &omap2_clksel_recalc,
  183. };
  184. /* DPLL_ABE */
  185. static struct dpll_data dpll_abe_dd = {
  186. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  187. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  188. .clk_ref = &abe_dpll_refclk_mux_ck,
  189. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  190. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  191. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  192. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  193. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  194. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  195. .enable_mask = OMAP4430_DPLL_EN_MASK,
  196. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  197. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  198. .max_multiplier = 2047,
  199. .max_divider = 128,
  200. .min_divider = 1,
  201. };
  202. static struct clk dpll_abe_ck = {
  203. .name = "dpll_abe_ck",
  204. .parent = &abe_dpll_refclk_mux_ck,
  205. .dpll_data = &dpll_abe_dd,
  206. .init = &omap2_init_dpll_parent,
  207. .ops = &clkops_omap3_noncore_dpll_ops,
  208. .recalc = &omap4_dpll_regm4xen_recalc,
  209. .round_rate = &omap4_dpll_regm4xen_round_rate,
  210. .set_rate = &omap3_noncore_dpll_set_rate,
  211. };
  212. static struct clk dpll_abe_x2_ck = {
  213. .name = "dpll_abe_x2_ck",
  214. .parent = &dpll_abe_ck,
  215. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  216. .flags = CLOCK_CLKOUTX2,
  217. .ops = &clkops_omap4_dpllmx_ops,
  218. .recalc = &omap3_clkoutx2_recalc,
  219. };
  220. static const struct clksel dpll_abe_m2x2_div[] = {
  221. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  222. { .parent = NULL },
  223. };
  224. static struct clk dpll_abe_m2x2_ck = {
  225. .name = "dpll_abe_m2x2_ck",
  226. .parent = &dpll_abe_x2_ck,
  227. .clksel = dpll_abe_m2x2_div,
  228. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  229. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  230. .ops = &clkops_omap4_dpllmx_ops,
  231. .recalc = &omap2_clksel_recalc,
  232. .round_rate = &omap2_clksel_round_rate,
  233. .set_rate = &omap2_clksel_set_rate,
  234. };
  235. static struct clk abe_24m_fclk = {
  236. .name = "abe_24m_fclk",
  237. .parent = &dpll_abe_m2x2_ck,
  238. .ops = &clkops_null,
  239. .fixed_div = 8,
  240. .recalc = &omap_fixed_divisor_recalc,
  241. };
  242. static const struct clksel_rate div3_1to4_rates[] = {
  243. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  244. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  245. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  246. { .div = 0 },
  247. };
  248. static const struct clksel abe_clk_div[] = {
  249. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  250. { .parent = NULL },
  251. };
  252. static struct clk abe_clk = {
  253. .name = "abe_clk",
  254. .parent = &dpll_abe_m2x2_ck,
  255. .clksel = abe_clk_div,
  256. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  257. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  258. .ops = &clkops_null,
  259. .recalc = &omap2_clksel_recalc,
  260. .round_rate = &omap2_clksel_round_rate,
  261. .set_rate = &omap2_clksel_set_rate,
  262. };
  263. static const struct clksel_rate div2_1to2_rates[] = {
  264. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  265. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  266. { .div = 0 },
  267. };
  268. static const struct clksel aess_fclk_div[] = {
  269. { .parent = &abe_clk, .rates = div2_1to2_rates },
  270. { .parent = NULL },
  271. };
  272. static struct clk aess_fclk = {
  273. .name = "aess_fclk",
  274. .parent = &abe_clk,
  275. .clksel = aess_fclk_div,
  276. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  277. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  278. .ops = &clkops_null,
  279. .recalc = &omap2_clksel_recalc,
  280. .round_rate = &omap2_clksel_round_rate,
  281. .set_rate = &omap2_clksel_set_rate,
  282. };
  283. static struct clk dpll_abe_m3x2_ck = {
  284. .name = "dpll_abe_m3x2_ck",
  285. .parent = &dpll_abe_x2_ck,
  286. .clksel = dpll_abe_m2x2_div,
  287. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  288. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  289. .ops = &clkops_omap4_dpllmx_ops,
  290. .recalc = &omap2_clksel_recalc,
  291. .round_rate = &omap2_clksel_round_rate,
  292. .set_rate = &omap2_clksel_set_rate,
  293. };
  294. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  295. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  296. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  297. { .parent = NULL },
  298. };
  299. static struct clk core_hsd_byp_clk_mux_ck = {
  300. .name = "core_hsd_byp_clk_mux_ck",
  301. .parent = &sys_clkin_ck,
  302. .clksel = core_hsd_byp_clk_mux_sel,
  303. .init = &omap2_init_clksel_parent,
  304. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  305. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  306. .ops = &clkops_null,
  307. .recalc = &omap2_clksel_recalc,
  308. };
  309. /* DPLL_CORE */
  310. static struct dpll_data dpll_core_dd = {
  311. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  312. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  313. .clk_ref = &sys_clkin_ck,
  314. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  315. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  316. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  317. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  318. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  319. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  320. .enable_mask = OMAP4430_DPLL_EN_MASK,
  321. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  322. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  323. .max_multiplier = 2047,
  324. .max_divider = 128,
  325. .min_divider = 1,
  326. };
  327. static struct clk dpll_core_ck = {
  328. .name = "dpll_core_ck",
  329. .parent = &sys_clkin_ck,
  330. .dpll_data = &dpll_core_dd,
  331. .init = &omap2_init_dpll_parent,
  332. .ops = &clkops_omap3_core_dpll_ops,
  333. .recalc = &omap3_dpll_recalc,
  334. };
  335. static struct clk dpll_core_x2_ck = {
  336. .name = "dpll_core_x2_ck",
  337. .parent = &dpll_core_ck,
  338. .flags = CLOCK_CLKOUTX2,
  339. .ops = &clkops_null,
  340. .recalc = &omap3_clkoutx2_recalc,
  341. };
  342. static const struct clksel dpll_core_m6x2_div[] = {
  343. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  344. { .parent = NULL },
  345. };
  346. static struct clk dpll_core_m6x2_ck = {
  347. .name = "dpll_core_m6x2_ck",
  348. .parent = &dpll_core_x2_ck,
  349. .clksel = dpll_core_m6x2_div,
  350. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  351. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  352. .ops = &clkops_omap4_dpllmx_ops,
  353. .recalc = &omap2_clksel_recalc,
  354. .round_rate = &omap2_clksel_round_rate,
  355. .set_rate = &omap2_clksel_set_rate,
  356. };
  357. static const struct clksel dbgclk_mux_sel[] = {
  358. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  359. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  360. { .parent = NULL },
  361. };
  362. static struct clk dbgclk_mux_ck = {
  363. .name = "dbgclk_mux_ck",
  364. .parent = &sys_clkin_ck,
  365. .ops = &clkops_null,
  366. .recalc = &followparent_recalc,
  367. };
  368. static const struct clksel dpll_core_m2_div[] = {
  369. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  370. { .parent = NULL },
  371. };
  372. static struct clk dpll_core_m2_ck = {
  373. .name = "dpll_core_m2_ck",
  374. .parent = &dpll_core_ck,
  375. .clksel = dpll_core_m2_div,
  376. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  377. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  378. .ops = &clkops_omap4_dpllmx_ops,
  379. .recalc = &omap2_clksel_recalc,
  380. .round_rate = &omap2_clksel_round_rate,
  381. .set_rate = &omap2_clksel_set_rate,
  382. };
  383. static struct clk ddrphy_ck = {
  384. .name = "ddrphy_ck",
  385. .parent = &dpll_core_m2_ck,
  386. .ops = &clkops_null,
  387. .clkdm_name = "l3_emif_clkdm",
  388. .fixed_div = 2,
  389. .recalc = &omap_fixed_divisor_recalc,
  390. };
  391. static struct clk dpll_core_m5x2_ck = {
  392. .name = "dpll_core_m5x2_ck",
  393. .parent = &dpll_core_x2_ck,
  394. .clksel = dpll_core_m6x2_div,
  395. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  396. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  397. .ops = &clkops_omap4_dpllmx_ops,
  398. .recalc = &omap2_clksel_recalc,
  399. .round_rate = &omap2_clksel_round_rate,
  400. .set_rate = &omap2_clksel_set_rate,
  401. };
  402. static const struct clksel div_core_div[] = {
  403. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  404. { .parent = NULL },
  405. };
  406. static struct clk div_core_ck = {
  407. .name = "div_core_ck",
  408. .parent = &dpll_core_m5x2_ck,
  409. .clksel = div_core_div,
  410. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  411. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  412. .ops = &clkops_null,
  413. .recalc = &omap2_clksel_recalc,
  414. .round_rate = &omap2_clksel_round_rate,
  415. .set_rate = &omap2_clksel_set_rate,
  416. };
  417. static const struct clksel_rate div4_1to8_rates[] = {
  418. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  419. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  420. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  421. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  422. { .div = 0 },
  423. };
  424. static const struct clksel div_iva_hs_clk_div[] = {
  425. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  426. { .parent = NULL },
  427. };
  428. static struct clk div_iva_hs_clk = {
  429. .name = "div_iva_hs_clk",
  430. .parent = &dpll_core_m5x2_ck,
  431. .clksel = div_iva_hs_clk_div,
  432. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  433. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  434. .ops = &clkops_null,
  435. .recalc = &omap2_clksel_recalc,
  436. .round_rate = &omap2_clksel_round_rate,
  437. .set_rate = &omap2_clksel_set_rate,
  438. };
  439. static struct clk div_mpu_hs_clk = {
  440. .name = "div_mpu_hs_clk",
  441. .parent = &dpll_core_m5x2_ck,
  442. .clksel = div_iva_hs_clk_div,
  443. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  444. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  445. .ops = &clkops_null,
  446. .recalc = &omap2_clksel_recalc,
  447. .round_rate = &omap2_clksel_round_rate,
  448. .set_rate = &omap2_clksel_set_rate,
  449. };
  450. static struct clk dpll_core_m4x2_ck = {
  451. .name = "dpll_core_m4x2_ck",
  452. .parent = &dpll_core_x2_ck,
  453. .clksel = dpll_core_m6x2_div,
  454. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  455. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  456. .ops = &clkops_omap4_dpllmx_ops,
  457. .recalc = &omap2_clksel_recalc,
  458. .round_rate = &omap2_clksel_round_rate,
  459. .set_rate = &omap2_clksel_set_rate,
  460. };
  461. static struct clk dll_clk_div_ck = {
  462. .name = "dll_clk_div_ck",
  463. .parent = &dpll_core_m4x2_ck,
  464. .ops = &clkops_null,
  465. .fixed_div = 2,
  466. .recalc = &omap_fixed_divisor_recalc,
  467. };
  468. static const struct clksel dpll_abe_m2_div[] = {
  469. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  470. { .parent = NULL },
  471. };
  472. static struct clk dpll_abe_m2_ck = {
  473. .name = "dpll_abe_m2_ck",
  474. .parent = &dpll_abe_ck,
  475. .clksel = dpll_abe_m2_div,
  476. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  477. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  478. .ops = &clkops_omap4_dpllmx_ops,
  479. .recalc = &omap2_clksel_recalc,
  480. .round_rate = &omap2_clksel_round_rate,
  481. .set_rate = &omap2_clksel_set_rate,
  482. };
  483. static struct clk dpll_core_m3x2_ck = {
  484. .name = "dpll_core_m3x2_ck",
  485. .parent = &dpll_core_x2_ck,
  486. .clksel = dpll_core_m6x2_div,
  487. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  488. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  489. .ops = &clkops_omap2_dflt,
  490. .recalc = &omap2_clksel_recalc,
  491. .round_rate = &omap2_clksel_round_rate,
  492. .set_rate = &omap2_clksel_set_rate,
  493. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  494. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  495. };
  496. static struct clk dpll_core_m7x2_ck = {
  497. .name = "dpll_core_m7x2_ck",
  498. .parent = &dpll_core_x2_ck,
  499. .clksel = dpll_core_m6x2_div,
  500. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  501. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  502. .ops = &clkops_omap4_dpllmx_ops,
  503. .recalc = &omap2_clksel_recalc,
  504. .round_rate = &omap2_clksel_round_rate,
  505. .set_rate = &omap2_clksel_set_rate,
  506. };
  507. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  508. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  509. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  510. { .parent = NULL },
  511. };
  512. static struct clk iva_hsd_byp_clk_mux_ck = {
  513. .name = "iva_hsd_byp_clk_mux_ck",
  514. .parent = &sys_clkin_ck,
  515. .clksel = iva_hsd_byp_clk_mux_sel,
  516. .init = &omap2_init_clksel_parent,
  517. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  518. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  519. .ops = &clkops_null,
  520. .recalc = &omap2_clksel_recalc,
  521. };
  522. /* DPLL_IVA */
  523. static struct dpll_data dpll_iva_dd = {
  524. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  525. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  526. .clk_ref = &sys_clkin_ck,
  527. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  528. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  529. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  530. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  531. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  532. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  533. .enable_mask = OMAP4430_DPLL_EN_MASK,
  534. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  535. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  536. .max_multiplier = 2047,
  537. .max_divider = 128,
  538. .min_divider = 1,
  539. };
  540. static struct clk dpll_iva_ck = {
  541. .name = "dpll_iva_ck",
  542. .parent = &sys_clkin_ck,
  543. .dpll_data = &dpll_iva_dd,
  544. .init = &omap2_init_dpll_parent,
  545. .ops = &clkops_omap3_noncore_dpll_ops,
  546. .recalc = &omap3_dpll_recalc,
  547. .round_rate = &omap2_dpll_round_rate,
  548. .set_rate = &omap3_noncore_dpll_set_rate,
  549. };
  550. static struct clk dpll_iva_x2_ck = {
  551. .name = "dpll_iva_x2_ck",
  552. .parent = &dpll_iva_ck,
  553. .flags = CLOCK_CLKOUTX2,
  554. .ops = &clkops_null,
  555. .recalc = &omap3_clkoutx2_recalc,
  556. };
  557. static const struct clksel dpll_iva_m4x2_div[] = {
  558. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  559. { .parent = NULL },
  560. };
  561. static struct clk dpll_iva_m4x2_ck = {
  562. .name = "dpll_iva_m4x2_ck",
  563. .parent = &dpll_iva_x2_ck,
  564. .clksel = dpll_iva_m4x2_div,
  565. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  566. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  567. .ops = &clkops_omap4_dpllmx_ops,
  568. .recalc = &omap2_clksel_recalc,
  569. .round_rate = &omap2_clksel_round_rate,
  570. .set_rate = &omap2_clksel_set_rate,
  571. };
  572. static struct clk dpll_iva_m5x2_ck = {
  573. .name = "dpll_iva_m5x2_ck",
  574. .parent = &dpll_iva_x2_ck,
  575. .clksel = dpll_iva_m4x2_div,
  576. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  577. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  578. .ops = &clkops_omap4_dpllmx_ops,
  579. .recalc = &omap2_clksel_recalc,
  580. .round_rate = &omap2_clksel_round_rate,
  581. .set_rate = &omap2_clksel_set_rate,
  582. };
  583. /* DPLL_MPU */
  584. static struct dpll_data dpll_mpu_dd = {
  585. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  586. .clk_bypass = &div_mpu_hs_clk,
  587. .clk_ref = &sys_clkin_ck,
  588. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  589. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  590. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  591. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  592. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  593. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  594. .enable_mask = OMAP4430_DPLL_EN_MASK,
  595. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  596. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  597. .max_multiplier = 2047,
  598. .max_divider = 128,
  599. .min_divider = 1,
  600. };
  601. static struct clk dpll_mpu_ck = {
  602. .name = "dpll_mpu_ck",
  603. .parent = &sys_clkin_ck,
  604. .dpll_data = &dpll_mpu_dd,
  605. .init = &omap2_init_dpll_parent,
  606. .ops = &clkops_omap3_noncore_dpll_ops,
  607. .recalc = &omap3_dpll_recalc,
  608. .round_rate = &omap2_dpll_round_rate,
  609. .set_rate = &omap3_noncore_dpll_set_rate,
  610. };
  611. static const struct clksel dpll_mpu_m2_div[] = {
  612. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  613. { .parent = NULL },
  614. };
  615. static struct clk dpll_mpu_m2_ck = {
  616. .name = "dpll_mpu_m2_ck",
  617. .parent = &dpll_mpu_ck,
  618. .clkdm_name = "cm_clkdm",
  619. .clksel = dpll_mpu_m2_div,
  620. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  621. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  622. .ops = &clkops_omap4_dpllmx_ops,
  623. .recalc = &omap2_clksel_recalc,
  624. .round_rate = &omap2_clksel_round_rate,
  625. .set_rate = &omap2_clksel_set_rate,
  626. };
  627. static struct clk per_hs_clk_div_ck = {
  628. .name = "per_hs_clk_div_ck",
  629. .parent = &dpll_abe_m3x2_ck,
  630. .ops = &clkops_null,
  631. .fixed_div = 2,
  632. .recalc = &omap_fixed_divisor_recalc,
  633. };
  634. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  635. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  636. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  637. { .parent = NULL },
  638. };
  639. static struct clk per_hsd_byp_clk_mux_ck = {
  640. .name = "per_hsd_byp_clk_mux_ck",
  641. .parent = &sys_clkin_ck,
  642. .clksel = per_hsd_byp_clk_mux_sel,
  643. .init = &omap2_init_clksel_parent,
  644. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  645. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  646. .ops = &clkops_null,
  647. .recalc = &omap2_clksel_recalc,
  648. };
  649. /* DPLL_PER */
  650. static struct dpll_data dpll_per_dd = {
  651. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  652. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  653. .clk_ref = &sys_clkin_ck,
  654. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  655. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  656. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  657. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  658. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  659. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  660. .enable_mask = OMAP4430_DPLL_EN_MASK,
  661. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  662. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  663. .max_multiplier = 2047,
  664. .max_divider = 128,
  665. .min_divider = 1,
  666. };
  667. static struct clk dpll_per_ck = {
  668. .name = "dpll_per_ck",
  669. .parent = &sys_clkin_ck,
  670. .dpll_data = &dpll_per_dd,
  671. .init = &omap2_init_dpll_parent,
  672. .ops = &clkops_omap3_noncore_dpll_ops,
  673. .recalc = &omap3_dpll_recalc,
  674. .round_rate = &omap2_dpll_round_rate,
  675. .set_rate = &omap3_noncore_dpll_set_rate,
  676. };
  677. static const struct clksel dpll_per_m2_div[] = {
  678. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  679. { .parent = NULL },
  680. };
  681. static struct clk dpll_per_m2_ck = {
  682. .name = "dpll_per_m2_ck",
  683. .parent = &dpll_per_ck,
  684. .clksel = dpll_per_m2_div,
  685. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  686. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  687. .ops = &clkops_omap4_dpllmx_ops,
  688. .recalc = &omap2_clksel_recalc,
  689. .round_rate = &omap2_clksel_round_rate,
  690. .set_rate = &omap2_clksel_set_rate,
  691. };
  692. static struct clk dpll_per_x2_ck = {
  693. .name = "dpll_per_x2_ck",
  694. .parent = &dpll_per_ck,
  695. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  696. .flags = CLOCK_CLKOUTX2,
  697. .ops = &clkops_omap4_dpllmx_ops,
  698. .recalc = &omap3_clkoutx2_recalc,
  699. };
  700. static const struct clksel dpll_per_m2x2_div[] = {
  701. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  702. { .parent = NULL },
  703. };
  704. static struct clk dpll_per_m2x2_ck = {
  705. .name = "dpll_per_m2x2_ck",
  706. .parent = &dpll_per_x2_ck,
  707. .clksel = dpll_per_m2x2_div,
  708. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  709. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  710. .ops = &clkops_omap4_dpllmx_ops,
  711. .recalc = &omap2_clksel_recalc,
  712. .round_rate = &omap2_clksel_round_rate,
  713. .set_rate = &omap2_clksel_set_rate,
  714. };
  715. static struct clk dpll_per_m3x2_ck = {
  716. .name = "dpll_per_m3x2_ck",
  717. .parent = &dpll_per_x2_ck,
  718. .clksel = dpll_per_m2x2_div,
  719. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  720. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  721. .ops = &clkops_omap2_dflt,
  722. .recalc = &omap2_clksel_recalc,
  723. .round_rate = &omap2_clksel_round_rate,
  724. .set_rate = &omap2_clksel_set_rate,
  725. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  726. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  727. };
  728. static struct clk dpll_per_m4x2_ck = {
  729. .name = "dpll_per_m4x2_ck",
  730. .parent = &dpll_per_x2_ck,
  731. .clksel = dpll_per_m2x2_div,
  732. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  733. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  734. .ops = &clkops_omap4_dpllmx_ops,
  735. .recalc = &omap2_clksel_recalc,
  736. .round_rate = &omap2_clksel_round_rate,
  737. .set_rate = &omap2_clksel_set_rate,
  738. };
  739. static struct clk dpll_per_m5x2_ck = {
  740. .name = "dpll_per_m5x2_ck",
  741. .parent = &dpll_per_x2_ck,
  742. .clksel = dpll_per_m2x2_div,
  743. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  744. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  745. .ops = &clkops_omap4_dpllmx_ops,
  746. .recalc = &omap2_clksel_recalc,
  747. .round_rate = &omap2_clksel_round_rate,
  748. .set_rate = &omap2_clksel_set_rate,
  749. };
  750. static struct clk dpll_per_m6x2_ck = {
  751. .name = "dpll_per_m6x2_ck",
  752. .parent = &dpll_per_x2_ck,
  753. .clksel = dpll_per_m2x2_div,
  754. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  755. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  756. .ops = &clkops_omap4_dpllmx_ops,
  757. .recalc = &omap2_clksel_recalc,
  758. .round_rate = &omap2_clksel_round_rate,
  759. .set_rate = &omap2_clksel_set_rate,
  760. };
  761. static struct clk dpll_per_m7x2_ck = {
  762. .name = "dpll_per_m7x2_ck",
  763. .parent = &dpll_per_x2_ck,
  764. .clksel = dpll_per_m2x2_div,
  765. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  766. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  767. .ops = &clkops_omap4_dpllmx_ops,
  768. .recalc = &omap2_clksel_recalc,
  769. .round_rate = &omap2_clksel_round_rate,
  770. .set_rate = &omap2_clksel_set_rate,
  771. };
  772. static struct clk usb_hs_clk_div_ck = {
  773. .name = "usb_hs_clk_div_ck",
  774. .parent = &dpll_abe_m3x2_ck,
  775. .ops = &clkops_null,
  776. .fixed_div = 3,
  777. .recalc = &omap_fixed_divisor_recalc,
  778. };
  779. /* DPLL_USB */
  780. static struct dpll_data dpll_usb_dd = {
  781. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  782. .clk_bypass = &usb_hs_clk_div_ck,
  783. .flags = DPLL_J_TYPE,
  784. .clk_ref = &sys_clkin_ck,
  785. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  786. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  787. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  788. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  789. .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
  790. .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
  791. .enable_mask = OMAP4430_DPLL_EN_MASK,
  792. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  793. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  794. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  795. .max_multiplier = 4095,
  796. .max_divider = 256,
  797. .min_divider = 1,
  798. };
  799. static struct clk dpll_usb_ck = {
  800. .name = "dpll_usb_ck",
  801. .parent = &sys_clkin_ck,
  802. .dpll_data = &dpll_usb_dd,
  803. .init = &omap2_init_dpll_parent,
  804. .ops = &clkops_omap3_noncore_dpll_ops,
  805. .recalc = &omap3_dpll_recalc,
  806. .round_rate = &omap2_dpll_round_rate,
  807. .set_rate = &omap3_noncore_dpll_set_rate,
  808. .clkdm_name = "l3_init_clkdm",
  809. };
  810. static struct clk dpll_usb_clkdcoldo_ck = {
  811. .name = "dpll_usb_clkdcoldo_ck",
  812. .parent = &dpll_usb_ck,
  813. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  814. .ops = &clkops_omap4_dpllmx_ops,
  815. .recalc = &followparent_recalc,
  816. };
  817. static const struct clksel dpll_usb_m2_div[] = {
  818. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  819. { .parent = NULL },
  820. };
  821. static struct clk dpll_usb_m2_ck = {
  822. .name = "dpll_usb_m2_ck",
  823. .parent = &dpll_usb_ck,
  824. .clksel = dpll_usb_m2_div,
  825. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  826. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  827. .ops = &clkops_omap4_dpllmx_ops,
  828. .recalc = &omap2_clksel_recalc,
  829. .round_rate = &omap2_clksel_round_rate,
  830. .set_rate = &omap2_clksel_set_rate,
  831. };
  832. static const struct clksel ducati_clk_mux_sel[] = {
  833. { .parent = &div_core_ck, .rates = div_1_0_rates },
  834. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  835. { .parent = NULL },
  836. };
  837. static struct clk ducati_clk_mux_ck = {
  838. .name = "ducati_clk_mux_ck",
  839. .parent = &div_core_ck,
  840. .clksel = ducati_clk_mux_sel,
  841. .init = &omap2_init_clksel_parent,
  842. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  843. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  844. .ops = &clkops_null,
  845. .recalc = &omap2_clksel_recalc,
  846. };
  847. static struct clk func_12m_fclk = {
  848. .name = "func_12m_fclk",
  849. .parent = &dpll_per_m2x2_ck,
  850. .ops = &clkops_null,
  851. .fixed_div = 16,
  852. .recalc = &omap_fixed_divisor_recalc,
  853. };
  854. static struct clk func_24m_clk = {
  855. .name = "func_24m_clk",
  856. .parent = &dpll_per_m2_ck,
  857. .ops = &clkops_null,
  858. .fixed_div = 4,
  859. .recalc = &omap_fixed_divisor_recalc,
  860. };
  861. static struct clk func_24mc_fclk = {
  862. .name = "func_24mc_fclk",
  863. .parent = &dpll_per_m2x2_ck,
  864. .ops = &clkops_null,
  865. .fixed_div = 8,
  866. .recalc = &omap_fixed_divisor_recalc,
  867. };
  868. static const struct clksel_rate div2_4to8_rates[] = {
  869. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  870. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  871. { .div = 0 },
  872. };
  873. static const struct clksel func_48m_fclk_div[] = {
  874. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  875. { .parent = NULL },
  876. };
  877. static struct clk func_48m_fclk = {
  878. .name = "func_48m_fclk",
  879. .parent = &dpll_per_m2x2_ck,
  880. .clksel = func_48m_fclk_div,
  881. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  882. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  883. .ops = &clkops_null,
  884. .recalc = &omap2_clksel_recalc,
  885. .round_rate = &omap2_clksel_round_rate,
  886. .set_rate = &omap2_clksel_set_rate,
  887. };
  888. static struct clk func_48mc_fclk = {
  889. .name = "func_48mc_fclk",
  890. .parent = &dpll_per_m2x2_ck,
  891. .ops = &clkops_null,
  892. .fixed_div = 4,
  893. .recalc = &omap_fixed_divisor_recalc,
  894. };
  895. static const struct clksel_rate div2_2to4_rates[] = {
  896. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  897. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  898. { .div = 0 },
  899. };
  900. static const struct clksel func_64m_fclk_div[] = {
  901. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  902. { .parent = NULL },
  903. };
  904. static struct clk func_64m_fclk = {
  905. .name = "func_64m_fclk",
  906. .parent = &dpll_per_m4x2_ck,
  907. .clksel = func_64m_fclk_div,
  908. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  909. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  910. .ops = &clkops_null,
  911. .recalc = &omap2_clksel_recalc,
  912. .round_rate = &omap2_clksel_round_rate,
  913. .set_rate = &omap2_clksel_set_rate,
  914. };
  915. static const struct clksel func_96m_fclk_div[] = {
  916. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  917. { .parent = NULL },
  918. };
  919. static struct clk func_96m_fclk = {
  920. .name = "func_96m_fclk",
  921. .parent = &dpll_per_m2x2_ck,
  922. .clksel = func_96m_fclk_div,
  923. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  924. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  925. .ops = &clkops_null,
  926. .recalc = &omap2_clksel_recalc,
  927. .round_rate = &omap2_clksel_round_rate,
  928. .set_rate = &omap2_clksel_set_rate,
  929. };
  930. static const struct clksel_rate div2_1to8_rates[] = {
  931. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  932. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  933. { .div = 0 },
  934. };
  935. static const struct clksel init_60m_fclk_div[] = {
  936. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  937. { .parent = NULL },
  938. };
  939. static struct clk init_60m_fclk = {
  940. .name = "init_60m_fclk",
  941. .parent = &dpll_usb_m2_ck,
  942. .clksel = init_60m_fclk_div,
  943. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  944. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  945. .ops = &clkops_null,
  946. .recalc = &omap2_clksel_recalc,
  947. .round_rate = &omap2_clksel_round_rate,
  948. .set_rate = &omap2_clksel_set_rate,
  949. };
  950. static const struct clksel l3_div_div[] = {
  951. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  952. { .parent = NULL },
  953. };
  954. static struct clk l3_div_ck = {
  955. .name = "l3_div_ck",
  956. .parent = &div_core_ck,
  957. .clkdm_name = "cm_clkdm",
  958. .clksel = l3_div_div,
  959. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  960. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  961. .ops = &clkops_null,
  962. .recalc = &omap2_clksel_recalc,
  963. .round_rate = &omap2_clksel_round_rate,
  964. .set_rate = &omap2_clksel_set_rate,
  965. };
  966. static const struct clksel l4_div_div[] = {
  967. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  968. { .parent = NULL },
  969. };
  970. static struct clk l4_div_ck = {
  971. .name = "l4_div_ck",
  972. .parent = &l3_div_ck,
  973. .clksel = l4_div_div,
  974. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  975. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  976. .ops = &clkops_null,
  977. .recalc = &omap2_clksel_recalc,
  978. .round_rate = &omap2_clksel_round_rate,
  979. .set_rate = &omap2_clksel_set_rate,
  980. };
  981. static struct clk lp_clk_div_ck = {
  982. .name = "lp_clk_div_ck",
  983. .parent = &dpll_abe_m2x2_ck,
  984. .ops = &clkops_null,
  985. .fixed_div = 16,
  986. .recalc = &omap_fixed_divisor_recalc,
  987. };
  988. static const struct clksel l4_wkup_clk_mux_sel[] = {
  989. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  990. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  991. { .parent = NULL },
  992. };
  993. static struct clk l4_wkup_clk_mux_ck = {
  994. .name = "l4_wkup_clk_mux_ck",
  995. .parent = &sys_clkin_ck,
  996. .clksel = l4_wkup_clk_mux_sel,
  997. .init = &omap2_init_clksel_parent,
  998. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  999. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1000. .ops = &clkops_null,
  1001. .recalc = &omap2_clksel_recalc,
  1002. };
  1003. static const struct clksel_rate div2_2to1_rates[] = {
  1004. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  1005. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  1006. { .div = 0 },
  1007. };
  1008. static const struct clksel ocp_abe_iclk_div[] = {
  1009. { .parent = &aess_fclk, .rates = div2_2to1_rates },
  1010. { .parent = NULL },
  1011. };
  1012. static struct clk mpu_periphclk = {
  1013. .name = "mpu_periphclk",
  1014. .parent = &dpll_mpu_ck,
  1015. .ops = &clkops_null,
  1016. .fixed_div = 2,
  1017. .recalc = &omap_fixed_divisor_recalc,
  1018. };
  1019. static struct clk ocp_abe_iclk = {
  1020. .name = "ocp_abe_iclk",
  1021. .parent = &aess_fclk,
  1022. .clksel = ocp_abe_iclk_div,
  1023. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1024. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  1025. .ops = &clkops_null,
  1026. .recalc = &omap2_clksel_recalc,
  1027. };
  1028. static struct clk per_abe_24m_fclk = {
  1029. .name = "per_abe_24m_fclk",
  1030. .parent = &dpll_abe_m2_ck,
  1031. .ops = &clkops_null,
  1032. .fixed_div = 4,
  1033. .recalc = &omap_fixed_divisor_recalc,
  1034. };
  1035. static const struct clksel per_abe_nc_fclk_div[] = {
  1036. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1037. { .parent = NULL },
  1038. };
  1039. static struct clk per_abe_nc_fclk = {
  1040. .name = "per_abe_nc_fclk",
  1041. .parent = &dpll_abe_m2_ck,
  1042. .clksel = per_abe_nc_fclk_div,
  1043. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1044. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1045. .ops = &clkops_null,
  1046. .recalc = &omap2_clksel_recalc,
  1047. .round_rate = &omap2_clksel_round_rate,
  1048. .set_rate = &omap2_clksel_set_rate,
  1049. };
  1050. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1051. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1052. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1053. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1054. { .parent = NULL },
  1055. };
  1056. static struct clk pmd_stm_clock_mux_ck = {
  1057. .name = "pmd_stm_clock_mux_ck",
  1058. .parent = &sys_clkin_ck,
  1059. .ops = &clkops_null,
  1060. .recalc = &followparent_recalc,
  1061. };
  1062. static struct clk pmd_trace_clk_mux_ck = {
  1063. .name = "pmd_trace_clk_mux_ck",
  1064. .parent = &sys_clkin_ck,
  1065. .ops = &clkops_null,
  1066. .recalc = &followparent_recalc,
  1067. };
  1068. static const struct clksel syc_clk_div_div[] = {
  1069. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1070. { .parent = NULL },
  1071. };
  1072. static struct clk syc_clk_div_ck = {
  1073. .name = "syc_clk_div_ck",
  1074. .parent = &sys_clkin_ck,
  1075. .clksel = syc_clk_div_div,
  1076. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1077. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1078. .ops = &clkops_null,
  1079. .recalc = &omap2_clksel_recalc,
  1080. .round_rate = &omap2_clksel_round_rate,
  1081. .set_rate = &omap2_clksel_set_rate,
  1082. };
  1083. /* Leaf clocks controlled by modules */
  1084. static struct clk aes1_fck = {
  1085. .name = "aes1_fck",
  1086. .ops = &clkops_omap2_dflt,
  1087. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1088. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1089. .clkdm_name = "l4_secure_clkdm",
  1090. .parent = &l3_div_ck,
  1091. .recalc = &followparent_recalc,
  1092. };
  1093. static struct clk aes2_fck = {
  1094. .name = "aes2_fck",
  1095. .ops = &clkops_omap2_dflt,
  1096. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1097. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1098. .clkdm_name = "l4_secure_clkdm",
  1099. .parent = &l3_div_ck,
  1100. .recalc = &followparent_recalc,
  1101. };
  1102. static struct clk aess_fck = {
  1103. .name = "aess_fck",
  1104. .ops = &clkops_omap2_dflt,
  1105. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1106. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1107. .clkdm_name = "abe_clkdm",
  1108. .parent = &aess_fclk,
  1109. .recalc = &followparent_recalc,
  1110. };
  1111. static struct clk bandgap_fclk = {
  1112. .name = "bandgap_fclk",
  1113. .ops = &clkops_omap2_dflt,
  1114. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1115. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1116. .clkdm_name = "l4_wkup_clkdm",
  1117. .parent = &sys_32k_ck,
  1118. .recalc = &followparent_recalc,
  1119. };
  1120. static struct clk des3des_fck = {
  1121. .name = "des3des_fck",
  1122. .ops = &clkops_omap2_dflt,
  1123. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1124. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1125. .clkdm_name = "l4_secure_clkdm",
  1126. .parent = &l4_div_ck,
  1127. .recalc = &followparent_recalc,
  1128. };
  1129. static const struct clksel dmic_sync_mux_sel[] = {
  1130. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1131. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1132. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1133. { .parent = NULL },
  1134. };
  1135. static struct clk dmic_sync_mux_ck = {
  1136. .name = "dmic_sync_mux_ck",
  1137. .parent = &abe_24m_fclk,
  1138. .clksel = dmic_sync_mux_sel,
  1139. .init = &omap2_init_clksel_parent,
  1140. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1141. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1142. .ops = &clkops_null,
  1143. .recalc = &omap2_clksel_recalc,
  1144. };
  1145. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1146. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1147. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1148. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1149. { .parent = NULL },
  1150. };
  1151. /* Merged func_dmic_abe_gfclk into dmic */
  1152. static struct clk dmic_fck = {
  1153. .name = "dmic_fck",
  1154. .parent = &dmic_sync_mux_ck,
  1155. .clksel = func_dmic_abe_gfclk_sel,
  1156. .init = &omap2_init_clksel_parent,
  1157. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1158. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1159. .ops = &clkops_omap2_dflt,
  1160. .recalc = &omap2_clksel_recalc,
  1161. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1162. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1163. .clkdm_name = "abe_clkdm",
  1164. };
  1165. static struct clk dsp_fck = {
  1166. .name = "dsp_fck",
  1167. .ops = &clkops_omap2_dflt,
  1168. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1169. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1170. .clkdm_name = "tesla_clkdm",
  1171. .parent = &dpll_iva_m4x2_ck,
  1172. .recalc = &followparent_recalc,
  1173. };
  1174. static struct clk dss_sys_clk = {
  1175. .name = "dss_sys_clk",
  1176. .ops = &clkops_omap2_dflt,
  1177. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1178. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1179. .clkdm_name = "l3_dss_clkdm",
  1180. .parent = &syc_clk_div_ck,
  1181. .recalc = &followparent_recalc,
  1182. };
  1183. static struct clk dss_tv_clk = {
  1184. .name = "dss_tv_clk",
  1185. .ops = &clkops_omap2_dflt,
  1186. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1187. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1188. .clkdm_name = "l3_dss_clkdm",
  1189. .parent = &extalt_clkin_ck,
  1190. .recalc = &followparent_recalc,
  1191. };
  1192. static struct clk dss_dss_clk = {
  1193. .name = "dss_dss_clk",
  1194. .ops = &clkops_omap2_dflt,
  1195. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1196. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1197. .clkdm_name = "l3_dss_clkdm",
  1198. .parent = &dpll_per_m5x2_ck,
  1199. .recalc = &followparent_recalc,
  1200. };
  1201. static const struct clksel_rate div3_8to32_rates[] = {
  1202. { .div = 8, .val = 0, .flags = RATE_IN_4460 },
  1203. { .div = 16, .val = 1, .flags = RATE_IN_4460 },
  1204. { .div = 32, .val = 2, .flags = RATE_IN_4460 },
  1205. { .div = 0 },
  1206. };
  1207. static const struct clksel div_ts_div[] = {
  1208. { .parent = &l4_wkup_clk_mux_ck, .rates = div3_8to32_rates },
  1209. { .parent = NULL },
  1210. };
  1211. static struct clk div_ts_ck = {
  1212. .name = "div_ts_ck",
  1213. .parent = &l4_wkup_clk_mux_ck,
  1214. .clksel = div_ts_div,
  1215. .clksel_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1216. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1217. .ops = &clkops_null,
  1218. .recalc = &omap2_clksel_recalc,
  1219. .round_rate = &omap2_clksel_round_rate,
  1220. .set_rate = &omap2_clksel_set_rate,
  1221. };
  1222. static struct clk bandgap_ts_fclk = {
  1223. .name = "bandgap_ts_fclk",
  1224. .ops = &clkops_omap2_dflt,
  1225. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1226. .enable_bit = OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  1227. .clkdm_name = "l4_wkup_clkdm",
  1228. .parent = &div_ts_ck,
  1229. .recalc = &followparent_recalc,
  1230. };
  1231. static struct clk dss_48mhz_clk = {
  1232. .name = "dss_48mhz_clk",
  1233. .ops = &clkops_omap2_dflt,
  1234. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1235. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1236. .clkdm_name = "l3_dss_clkdm",
  1237. .parent = &func_48mc_fclk,
  1238. .recalc = &followparent_recalc,
  1239. };
  1240. static struct clk dss_fck = {
  1241. .name = "dss_fck",
  1242. .ops = &clkops_omap2_dflt,
  1243. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1244. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1245. .clkdm_name = "l3_dss_clkdm",
  1246. .parent = &l3_div_ck,
  1247. .recalc = &followparent_recalc,
  1248. };
  1249. static struct clk efuse_ctrl_cust_fck = {
  1250. .name = "efuse_ctrl_cust_fck",
  1251. .ops = &clkops_omap2_dflt,
  1252. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1253. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1254. .clkdm_name = "l4_cefuse_clkdm",
  1255. .parent = &sys_clkin_ck,
  1256. .recalc = &followparent_recalc,
  1257. };
  1258. static struct clk emif1_fck = {
  1259. .name = "emif1_fck",
  1260. .ops = &clkops_omap2_dflt,
  1261. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1262. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1263. .flags = ENABLE_ON_INIT,
  1264. .clkdm_name = "l3_emif_clkdm",
  1265. .parent = &ddrphy_ck,
  1266. .recalc = &followparent_recalc,
  1267. };
  1268. static struct clk emif2_fck = {
  1269. .name = "emif2_fck",
  1270. .ops = &clkops_omap2_dflt,
  1271. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1272. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1273. .flags = ENABLE_ON_INIT,
  1274. .clkdm_name = "l3_emif_clkdm",
  1275. .parent = &ddrphy_ck,
  1276. .recalc = &followparent_recalc,
  1277. };
  1278. static const struct clksel fdif_fclk_div[] = {
  1279. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1280. { .parent = NULL },
  1281. };
  1282. /* Merged fdif_fclk into fdif */
  1283. static struct clk fdif_fck = {
  1284. .name = "fdif_fck",
  1285. .parent = &dpll_per_m4x2_ck,
  1286. .clksel = fdif_fclk_div,
  1287. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1288. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1289. .ops = &clkops_omap2_dflt,
  1290. .recalc = &omap2_clksel_recalc,
  1291. .round_rate = &omap2_clksel_round_rate,
  1292. .set_rate = &omap2_clksel_set_rate,
  1293. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1294. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1295. .clkdm_name = "iss_clkdm",
  1296. };
  1297. static struct clk fpka_fck = {
  1298. .name = "fpka_fck",
  1299. .ops = &clkops_omap2_dflt,
  1300. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1301. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1302. .clkdm_name = "l4_secure_clkdm",
  1303. .parent = &l4_div_ck,
  1304. .recalc = &followparent_recalc,
  1305. };
  1306. static struct clk gpio1_dbclk = {
  1307. .name = "gpio1_dbclk",
  1308. .ops = &clkops_omap2_dflt,
  1309. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1310. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1311. .clkdm_name = "l4_wkup_clkdm",
  1312. .parent = &sys_32k_ck,
  1313. .recalc = &followparent_recalc,
  1314. };
  1315. static struct clk gpio1_ick = {
  1316. .name = "gpio1_ick",
  1317. .ops = &clkops_omap2_dflt,
  1318. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1319. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1320. .clkdm_name = "l4_wkup_clkdm",
  1321. .parent = &l4_wkup_clk_mux_ck,
  1322. .recalc = &followparent_recalc,
  1323. };
  1324. static struct clk gpio2_dbclk = {
  1325. .name = "gpio2_dbclk",
  1326. .ops = &clkops_omap2_dflt,
  1327. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1328. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1329. .clkdm_name = "l4_per_clkdm",
  1330. .parent = &sys_32k_ck,
  1331. .recalc = &followparent_recalc,
  1332. };
  1333. static struct clk gpio2_ick = {
  1334. .name = "gpio2_ick",
  1335. .ops = &clkops_omap2_dflt,
  1336. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1337. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1338. .clkdm_name = "l4_per_clkdm",
  1339. .parent = &l4_div_ck,
  1340. .recalc = &followparent_recalc,
  1341. };
  1342. static struct clk gpio3_dbclk = {
  1343. .name = "gpio3_dbclk",
  1344. .ops = &clkops_omap2_dflt,
  1345. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1346. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1347. .clkdm_name = "l4_per_clkdm",
  1348. .parent = &sys_32k_ck,
  1349. .recalc = &followparent_recalc,
  1350. };
  1351. static struct clk gpio3_ick = {
  1352. .name = "gpio3_ick",
  1353. .ops = &clkops_omap2_dflt,
  1354. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1355. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1356. .clkdm_name = "l4_per_clkdm",
  1357. .parent = &l4_div_ck,
  1358. .recalc = &followparent_recalc,
  1359. };
  1360. static struct clk gpio4_dbclk = {
  1361. .name = "gpio4_dbclk",
  1362. .ops = &clkops_omap2_dflt,
  1363. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1364. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1365. .clkdm_name = "l4_per_clkdm",
  1366. .parent = &sys_32k_ck,
  1367. .recalc = &followparent_recalc,
  1368. };
  1369. static struct clk gpio4_ick = {
  1370. .name = "gpio4_ick",
  1371. .ops = &clkops_omap2_dflt,
  1372. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1373. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1374. .clkdm_name = "l4_per_clkdm",
  1375. .parent = &l4_div_ck,
  1376. .recalc = &followparent_recalc,
  1377. };
  1378. static struct clk gpio5_dbclk = {
  1379. .name = "gpio5_dbclk",
  1380. .ops = &clkops_omap2_dflt,
  1381. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1382. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1383. .clkdm_name = "l4_per_clkdm",
  1384. .parent = &sys_32k_ck,
  1385. .recalc = &followparent_recalc,
  1386. };
  1387. static struct clk gpio5_ick = {
  1388. .name = "gpio5_ick",
  1389. .ops = &clkops_omap2_dflt,
  1390. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1391. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1392. .clkdm_name = "l4_per_clkdm",
  1393. .parent = &l4_div_ck,
  1394. .recalc = &followparent_recalc,
  1395. };
  1396. static struct clk gpio6_dbclk = {
  1397. .name = "gpio6_dbclk",
  1398. .ops = &clkops_omap2_dflt,
  1399. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1400. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1401. .clkdm_name = "l4_per_clkdm",
  1402. .parent = &sys_32k_ck,
  1403. .recalc = &followparent_recalc,
  1404. };
  1405. static struct clk gpio6_ick = {
  1406. .name = "gpio6_ick",
  1407. .ops = &clkops_omap2_dflt,
  1408. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1409. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1410. .clkdm_name = "l4_per_clkdm",
  1411. .parent = &l4_div_ck,
  1412. .recalc = &followparent_recalc,
  1413. };
  1414. static struct clk gpmc_ick = {
  1415. .name = "gpmc_ick",
  1416. .ops = &clkops_omap2_dflt,
  1417. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1418. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1419. .flags = ENABLE_ON_INIT,
  1420. .clkdm_name = "l3_2_clkdm",
  1421. .parent = &l3_div_ck,
  1422. .recalc = &followparent_recalc,
  1423. };
  1424. static const struct clksel sgx_clk_mux_sel[] = {
  1425. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1426. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1427. { .parent = NULL },
  1428. };
  1429. /* Merged sgx_clk_mux into gpu */
  1430. static struct clk gpu_fck = {
  1431. .name = "gpu_fck",
  1432. .parent = &dpll_core_m7x2_ck,
  1433. .clksel = sgx_clk_mux_sel,
  1434. .init = &omap2_init_clksel_parent,
  1435. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1436. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1437. .ops = &clkops_omap2_dflt,
  1438. .recalc = &omap2_clksel_recalc,
  1439. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1440. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1441. .clkdm_name = "l3_gfx_clkdm",
  1442. };
  1443. static struct clk hdq1w_fck = {
  1444. .name = "hdq1w_fck",
  1445. .ops = &clkops_omap2_dflt,
  1446. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1447. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1448. .clkdm_name = "l4_per_clkdm",
  1449. .parent = &func_12m_fclk,
  1450. .recalc = &followparent_recalc,
  1451. };
  1452. static const struct clksel hsi_fclk_div[] = {
  1453. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1454. { .parent = NULL },
  1455. };
  1456. /* Merged hsi_fclk into hsi */
  1457. static struct clk hsi_fck = {
  1458. .name = "hsi_fck",
  1459. .parent = &dpll_per_m2x2_ck,
  1460. .clksel = hsi_fclk_div,
  1461. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1462. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1463. .ops = &clkops_omap2_dflt,
  1464. .recalc = &omap2_clksel_recalc,
  1465. .round_rate = &omap2_clksel_round_rate,
  1466. .set_rate = &omap2_clksel_set_rate,
  1467. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1468. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1469. .clkdm_name = "l3_init_clkdm",
  1470. };
  1471. static struct clk i2c1_fck = {
  1472. .name = "i2c1_fck",
  1473. .ops = &clkops_omap2_dflt,
  1474. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1475. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1476. .clkdm_name = "l4_per_clkdm",
  1477. .parent = &func_96m_fclk,
  1478. .recalc = &followparent_recalc,
  1479. };
  1480. static struct clk i2c2_fck = {
  1481. .name = "i2c2_fck",
  1482. .ops = &clkops_omap2_dflt,
  1483. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1484. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1485. .clkdm_name = "l4_per_clkdm",
  1486. .parent = &func_96m_fclk,
  1487. .recalc = &followparent_recalc,
  1488. };
  1489. static struct clk i2c3_fck = {
  1490. .name = "i2c3_fck",
  1491. .ops = &clkops_omap2_dflt,
  1492. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1493. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1494. .clkdm_name = "l4_per_clkdm",
  1495. .parent = &func_96m_fclk,
  1496. .recalc = &followparent_recalc,
  1497. };
  1498. static struct clk i2c4_fck = {
  1499. .name = "i2c4_fck",
  1500. .ops = &clkops_omap2_dflt,
  1501. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1502. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1503. .clkdm_name = "l4_per_clkdm",
  1504. .parent = &func_96m_fclk,
  1505. .recalc = &followparent_recalc,
  1506. };
  1507. static struct clk ipu_fck = {
  1508. .name = "ipu_fck",
  1509. .ops = &clkops_omap2_dflt,
  1510. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1511. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1512. .clkdm_name = "ducati_clkdm",
  1513. .parent = &ducati_clk_mux_ck,
  1514. .recalc = &followparent_recalc,
  1515. };
  1516. static struct clk iss_ctrlclk = {
  1517. .name = "iss_ctrlclk",
  1518. .ops = &clkops_omap2_dflt,
  1519. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1520. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1521. .clkdm_name = "iss_clkdm",
  1522. .parent = &func_96m_fclk,
  1523. .recalc = &followparent_recalc,
  1524. };
  1525. static struct clk iss_fck = {
  1526. .name = "iss_fck",
  1527. .ops = &clkops_omap2_dflt,
  1528. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1529. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1530. .clkdm_name = "iss_clkdm",
  1531. .parent = &ducati_clk_mux_ck,
  1532. .recalc = &followparent_recalc,
  1533. };
  1534. static struct clk iva_fck = {
  1535. .name = "iva_fck",
  1536. .ops = &clkops_omap2_dflt,
  1537. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1538. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1539. .clkdm_name = "ivahd_clkdm",
  1540. .parent = &dpll_iva_m5x2_ck,
  1541. .recalc = &followparent_recalc,
  1542. };
  1543. static struct clk kbd_fck = {
  1544. .name = "kbd_fck",
  1545. .ops = &clkops_omap2_dflt,
  1546. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1547. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1548. .clkdm_name = "l4_wkup_clkdm",
  1549. .parent = &sys_32k_ck,
  1550. .recalc = &followparent_recalc,
  1551. };
  1552. static struct clk l3_instr_ick = {
  1553. .name = "l3_instr_ick",
  1554. .ops = &clkops_omap2_dflt,
  1555. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1556. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1557. .flags = ENABLE_ON_INIT,
  1558. .clkdm_name = "l3_instr_clkdm",
  1559. .parent = &l3_div_ck,
  1560. .recalc = &followparent_recalc,
  1561. };
  1562. static struct clk l3_main_3_ick = {
  1563. .name = "l3_main_3_ick",
  1564. .ops = &clkops_omap2_dflt,
  1565. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1566. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1567. .flags = ENABLE_ON_INIT,
  1568. .clkdm_name = "l3_instr_clkdm",
  1569. .parent = &l3_div_ck,
  1570. .recalc = &followparent_recalc,
  1571. };
  1572. static struct clk mcasp_sync_mux_ck = {
  1573. .name = "mcasp_sync_mux_ck",
  1574. .parent = &abe_24m_fclk,
  1575. .clksel = dmic_sync_mux_sel,
  1576. .init = &omap2_init_clksel_parent,
  1577. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1578. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1579. .ops = &clkops_null,
  1580. .recalc = &omap2_clksel_recalc,
  1581. };
  1582. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1583. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1584. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1585. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1586. { .parent = NULL },
  1587. };
  1588. /* Merged func_mcasp_abe_gfclk into mcasp */
  1589. static struct clk mcasp_fck = {
  1590. .name = "mcasp_fck",
  1591. .parent = &mcasp_sync_mux_ck,
  1592. .clksel = func_mcasp_abe_gfclk_sel,
  1593. .init = &omap2_init_clksel_parent,
  1594. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1595. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1596. .ops = &clkops_omap2_dflt,
  1597. .recalc = &omap2_clksel_recalc,
  1598. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1599. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1600. .clkdm_name = "abe_clkdm",
  1601. };
  1602. static struct clk mcbsp1_sync_mux_ck = {
  1603. .name = "mcbsp1_sync_mux_ck",
  1604. .parent = &abe_24m_fclk,
  1605. .clksel = dmic_sync_mux_sel,
  1606. .init = &omap2_init_clksel_parent,
  1607. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1608. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1609. .ops = &clkops_null,
  1610. .recalc = &omap2_clksel_recalc,
  1611. };
  1612. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1613. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1614. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1615. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1616. { .parent = NULL },
  1617. };
  1618. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1619. static struct clk mcbsp1_fck = {
  1620. .name = "mcbsp1_fck",
  1621. .parent = &mcbsp1_sync_mux_ck,
  1622. .clksel = func_mcbsp1_gfclk_sel,
  1623. .init = &omap2_init_clksel_parent,
  1624. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1625. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1626. .ops = &clkops_omap2_dflt,
  1627. .recalc = &omap2_clksel_recalc,
  1628. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1629. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1630. .clkdm_name = "abe_clkdm",
  1631. };
  1632. static struct clk mcbsp2_sync_mux_ck = {
  1633. .name = "mcbsp2_sync_mux_ck",
  1634. .parent = &abe_24m_fclk,
  1635. .clksel = dmic_sync_mux_sel,
  1636. .init = &omap2_init_clksel_parent,
  1637. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1638. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1639. .ops = &clkops_null,
  1640. .recalc = &omap2_clksel_recalc,
  1641. };
  1642. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1643. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1644. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1645. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1646. { .parent = NULL },
  1647. };
  1648. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1649. static struct clk mcbsp2_fck = {
  1650. .name = "mcbsp2_fck",
  1651. .parent = &mcbsp2_sync_mux_ck,
  1652. .clksel = func_mcbsp2_gfclk_sel,
  1653. .init = &omap2_init_clksel_parent,
  1654. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1655. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1656. .ops = &clkops_omap2_dflt,
  1657. .recalc = &omap2_clksel_recalc,
  1658. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1659. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1660. .clkdm_name = "abe_clkdm",
  1661. };
  1662. static struct clk mcbsp3_sync_mux_ck = {
  1663. .name = "mcbsp3_sync_mux_ck",
  1664. .parent = &abe_24m_fclk,
  1665. .clksel = dmic_sync_mux_sel,
  1666. .init = &omap2_init_clksel_parent,
  1667. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1668. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1669. .ops = &clkops_null,
  1670. .recalc = &omap2_clksel_recalc,
  1671. };
  1672. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1673. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1674. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1675. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1676. { .parent = NULL },
  1677. };
  1678. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1679. static struct clk mcbsp3_fck = {
  1680. .name = "mcbsp3_fck",
  1681. .parent = &mcbsp3_sync_mux_ck,
  1682. .clksel = func_mcbsp3_gfclk_sel,
  1683. .init = &omap2_init_clksel_parent,
  1684. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1685. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1686. .ops = &clkops_omap2_dflt,
  1687. .recalc = &omap2_clksel_recalc,
  1688. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1689. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1690. .clkdm_name = "abe_clkdm",
  1691. };
  1692. static const struct clksel mcbsp4_sync_mux_sel[] = {
  1693. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1694. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1695. { .parent = NULL },
  1696. };
  1697. static struct clk mcbsp4_sync_mux_ck = {
  1698. .name = "mcbsp4_sync_mux_ck",
  1699. .parent = &func_96m_fclk,
  1700. .clksel = mcbsp4_sync_mux_sel,
  1701. .init = &omap2_init_clksel_parent,
  1702. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1703. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1704. .ops = &clkops_null,
  1705. .recalc = &omap2_clksel_recalc,
  1706. };
  1707. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1708. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1709. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1710. { .parent = NULL },
  1711. };
  1712. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1713. static struct clk mcbsp4_fck = {
  1714. .name = "mcbsp4_fck",
  1715. .parent = &mcbsp4_sync_mux_ck,
  1716. .clksel = per_mcbsp4_gfclk_sel,
  1717. .init = &omap2_init_clksel_parent,
  1718. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1719. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1720. .ops = &clkops_omap2_dflt,
  1721. .recalc = &omap2_clksel_recalc,
  1722. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1723. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1724. .clkdm_name = "l4_per_clkdm",
  1725. };
  1726. static struct clk mcpdm_fck = {
  1727. .name = "mcpdm_fck",
  1728. .ops = &clkops_omap2_dflt,
  1729. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1730. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1731. .clkdm_name = "abe_clkdm",
  1732. .parent = &pad_clks_ck,
  1733. .recalc = &followparent_recalc,
  1734. };
  1735. static struct clk mcspi1_fck = {
  1736. .name = "mcspi1_fck",
  1737. .ops = &clkops_omap2_dflt,
  1738. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1739. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1740. .clkdm_name = "l4_per_clkdm",
  1741. .parent = &func_48m_fclk,
  1742. .recalc = &followparent_recalc,
  1743. };
  1744. static struct clk mcspi2_fck = {
  1745. .name = "mcspi2_fck",
  1746. .ops = &clkops_omap2_dflt,
  1747. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1748. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1749. .clkdm_name = "l4_per_clkdm",
  1750. .parent = &func_48m_fclk,
  1751. .recalc = &followparent_recalc,
  1752. };
  1753. static struct clk mcspi3_fck = {
  1754. .name = "mcspi3_fck",
  1755. .ops = &clkops_omap2_dflt,
  1756. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1757. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1758. .clkdm_name = "l4_per_clkdm",
  1759. .parent = &func_48m_fclk,
  1760. .recalc = &followparent_recalc,
  1761. };
  1762. static struct clk mcspi4_fck = {
  1763. .name = "mcspi4_fck",
  1764. .ops = &clkops_omap2_dflt,
  1765. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1766. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1767. .clkdm_name = "l4_per_clkdm",
  1768. .parent = &func_48m_fclk,
  1769. .recalc = &followparent_recalc,
  1770. };
  1771. static const struct clksel hsmmc1_fclk_sel[] = {
  1772. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1773. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1774. { .parent = NULL },
  1775. };
  1776. /* Merged hsmmc1_fclk into mmc1 */
  1777. static struct clk mmc1_fck = {
  1778. .name = "mmc1_fck",
  1779. .parent = &func_64m_fclk,
  1780. .clksel = hsmmc1_fclk_sel,
  1781. .init = &omap2_init_clksel_parent,
  1782. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1783. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1784. .ops = &clkops_omap2_dflt,
  1785. .recalc = &omap2_clksel_recalc,
  1786. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1787. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1788. .clkdm_name = "l3_init_clkdm",
  1789. };
  1790. /* Merged hsmmc2_fclk into mmc2 */
  1791. static struct clk mmc2_fck = {
  1792. .name = "mmc2_fck",
  1793. .parent = &func_64m_fclk,
  1794. .clksel = hsmmc1_fclk_sel,
  1795. .init = &omap2_init_clksel_parent,
  1796. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1797. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1798. .ops = &clkops_omap2_dflt,
  1799. .recalc = &omap2_clksel_recalc,
  1800. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1801. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1802. .clkdm_name = "l3_init_clkdm",
  1803. };
  1804. static struct clk mmc3_fck = {
  1805. .name = "mmc3_fck",
  1806. .ops = &clkops_omap2_dflt,
  1807. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1808. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1809. .clkdm_name = "l4_per_clkdm",
  1810. .parent = &func_48m_fclk,
  1811. .recalc = &followparent_recalc,
  1812. };
  1813. static struct clk mmc4_fck = {
  1814. .name = "mmc4_fck",
  1815. .ops = &clkops_omap2_dflt,
  1816. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1817. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1818. .clkdm_name = "l4_per_clkdm",
  1819. .parent = &func_48m_fclk,
  1820. .recalc = &followparent_recalc,
  1821. };
  1822. static struct clk mmc5_fck = {
  1823. .name = "mmc5_fck",
  1824. .ops = &clkops_omap2_dflt,
  1825. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1826. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1827. .clkdm_name = "l4_per_clkdm",
  1828. .parent = &func_48m_fclk,
  1829. .recalc = &followparent_recalc,
  1830. };
  1831. static struct clk ocp2scp_usb_phy_phy_48m = {
  1832. .name = "ocp2scp_usb_phy_phy_48m",
  1833. .ops = &clkops_omap2_dflt,
  1834. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1835. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1836. .clkdm_name = "l3_init_clkdm",
  1837. .parent = &func_48m_fclk,
  1838. .recalc = &followparent_recalc,
  1839. };
  1840. static struct clk ocp2scp_usb_phy_ick = {
  1841. .name = "ocp2scp_usb_phy_ick",
  1842. .ops = &clkops_omap2_dflt,
  1843. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1844. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1845. .clkdm_name = "l3_init_clkdm",
  1846. .parent = &l4_div_ck,
  1847. .recalc = &followparent_recalc,
  1848. };
  1849. static struct clk ocp_wp_noc_ick = {
  1850. .name = "ocp_wp_noc_ick",
  1851. .ops = &clkops_omap2_dflt,
  1852. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1853. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1854. .flags = ENABLE_ON_INIT,
  1855. .clkdm_name = "l3_instr_clkdm",
  1856. .parent = &l3_div_ck,
  1857. .recalc = &followparent_recalc,
  1858. };
  1859. static struct clk rng_ick = {
  1860. .name = "rng_ick",
  1861. .ops = &clkops_omap2_dflt,
  1862. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1863. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1864. .clkdm_name = "l4_secure_clkdm",
  1865. .parent = &l4_div_ck,
  1866. .recalc = &followparent_recalc,
  1867. };
  1868. static struct clk sha2md5_fck = {
  1869. .name = "sha2md5_fck",
  1870. .ops = &clkops_omap2_dflt,
  1871. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1872. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1873. .clkdm_name = "l4_secure_clkdm",
  1874. .parent = &l3_div_ck,
  1875. .recalc = &followparent_recalc,
  1876. };
  1877. static struct clk sl2if_ick = {
  1878. .name = "sl2if_ick",
  1879. .ops = &clkops_omap2_dflt,
  1880. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1881. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1882. .clkdm_name = "ivahd_clkdm",
  1883. .parent = &dpll_iva_m5x2_ck,
  1884. .recalc = &followparent_recalc,
  1885. };
  1886. static struct clk slimbus1_fclk_1 = {
  1887. .name = "slimbus1_fclk_1",
  1888. .ops = &clkops_omap2_dflt,
  1889. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1890. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1891. .clkdm_name = "abe_clkdm",
  1892. .parent = &func_24m_clk,
  1893. .recalc = &followparent_recalc,
  1894. };
  1895. static struct clk slimbus1_fclk_0 = {
  1896. .name = "slimbus1_fclk_0",
  1897. .ops = &clkops_omap2_dflt,
  1898. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1899. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1900. .clkdm_name = "abe_clkdm",
  1901. .parent = &abe_24m_fclk,
  1902. .recalc = &followparent_recalc,
  1903. };
  1904. static struct clk slimbus1_fclk_2 = {
  1905. .name = "slimbus1_fclk_2",
  1906. .ops = &clkops_omap2_dflt,
  1907. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1908. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1909. .clkdm_name = "abe_clkdm",
  1910. .parent = &pad_clks_ck,
  1911. .recalc = &followparent_recalc,
  1912. };
  1913. static struct clk slimbus1_slimbus_clk = {
  1914. .name = "slimbus1_slimbus_clk",
  1915. .ops = &clkops_omap2_dflt,
  1916. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1917. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1918. .clkdm_name = "abe_clkdm",
  1919. .parent = &slimbus_clk,
  1920. .recalc = &followparent_recalc,
  1921. };
  1922. static struct clk slimbus1_fck = {
  1923. .name = "slimbus1_fck",
  1924. .ops = &clkops_omap2_dflt,
  1925. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1926. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1927. .clkdm_name = "abe_clkdm",
  1928. .parent = &ocp_abe_iclk,
  1929. .recalc = &followparent_recalc,
  1930. };
  1931. static struct clk slimbus2_fclk_1 = {
  1932. .name = "slimbus2_fclk_1",
  1933. .ops = &clkops_omap2_dflt,
  1934. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1935. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1936. .clkdm_name = "l4_per_clkdm",
  1937. .parent = &per_abe_24m_fclk,
  1938. .recalc = &followparent_recalc,
  1939. };
  1940. static struct clk slimbus2_fclk_0 = {
  1941. .name = "slimbus2_fclk_0",
  1942. .ops = &clkops_omap2_dflt,
  1943. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1944. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  1945. .clkdm_name = "l4_per_clkdm",
  1946. .parent = &func_24mc_fclk,
  1947. .recalc = &followparent_recalc,
  1948. };
  1949. static struct clk slimbus2_slimbus_clk = {
  1950. .name = "slimbus2_slimbus_clk",
  1951. .ops = &clkops_omap2_dflt,
  1952. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1953. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  1954. .clkdm_name = "l4_per_clkdm",
  1955. .parent = &pad_slimbus_core_clks_ck,
  1956. .recalc = &followparent_recalc,
  1957. };
  1958. static struct clk slimbus2_fck = {
  1959. .name = "slimbus2_fck",
  1960. .ops = &clkops_omap2_dflt,
  1961. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1962. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1963. .clkdm_name = "l4_per_clkdm",
  1964. .parent = &l4_div_ck,
  1965. .recalc = &followparent_recalc,
  1966. };
  1967. static struct clk smartreflex_core_fck = {
  1968. .name = "smartreflex_core_fck",
  1969. .ops = &clkops_omap2_dflt,
  1970. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  1971. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1972. .clkdm_name = "l4_ao_clkdm",
  1973. .parent = &l4_wkup_clk_mux_ck,
  1974. .recalc = &followparent_recalc,
  1975. };
  1976. static struct clk smartreflex_iva_fck = {
  1977. .name = "smartreflex_iva_fck",
  1978. .ops = &clkops_omap2_dflt,
  1979. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  1980. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1981. .clkdm_name = "l4_ao_clkdm",
  1982. .parent = &l4_wkup_clk_mux_ck,
  1983. .recalc = &followparent_recalc,
  1984. };
  1985. static struct clk smartreflex_mpu_fck = {
  1986. .name = "smartreflex_mpu_fck",
  1987. .ops = &clkops_omap2_dflt,
  1988. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  1989. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1990. .clkdm_name = "l4_ao_clkdm",
  1991. .parent = &l4_wkup_clk_mux_ck,
  1992. .recalc = &followparent_recalc,
  1993. };
  1994. /* Merged dmt1_clk_mux into timer1 */
  1995. static struct clk timer1_fck = {
  1996. .name = "timer1_fck",
  1997. .parent = &sys_clkin_ck,
  1998. .clksel = abe_dpll_bypass_clk_mux_sel,
  1999. .init = &omap2_init_clksel_parent,
  2000. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2001. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2002. .ops = &clkops_omap2_dflt,
  2003. .recalc = &omap2_clksel_recalc,
  2004. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2005. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2006. .clkdm_name = "l4_wkup_clkdm",
  2007. };
  2008. /* Merged cm2_dm10_mux into timer10 */
  2009. static struct clk timer10_fck = {
  2010. .name = "timer10_fck",
  2011. .parent = &sys_clkin_ck,
  2012. .clksel = abe_dpll_bypass_clk_mux_sel,
  2013. .init = &omap2_init_clksel_parent,
  2014. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2015. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2016. .ops = &clkops_omap2_dflt,
  2017. .recalc = &omap2_clksel_recalc,
  2018. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2019. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2020. .clkdm_name = "l4_per_clkdm",
  2021. };
  2022. /* Merged cm2_dm11_mux into timer11 */
  2023. static struct clk timer11_fck = {
  2024. .name = "timer11_fck",
  2025. .parent = &sys_clkin_ck,
  2026. .clksel = abe_dpll_bypass_clk_mux_sel,
  2027. .init = &omap2_init_clksel_parent,
  2028. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2029. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2030. .ops = &clkops_omap2_dflt,
  2031. .recalc = &omap2_clksel_recalc,
  2032. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2033. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2034. .clkdm_name = "l4_per_clkdm",
  2035. };
  2036. /* Merged cm2_dm2_mux into timer2 */
  2037. static struct clk timer2_fck = {
  2038. .name = "timer2_fck",
  2039. .parent = &sys_clkin_ck,
  2040. .clksel = abe_dpll_bypass_clk_mux_sel,
  2041. .init = &omap2_init_clksel_parent,
  2042. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2043. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2044. .ops = &clkops_omap2_dflt,
  2045. .recalc = &omap2_clksel_recalc,
  2046. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2047. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2048. .clkdm_name = "l4_per_clkdm",
  2049. };
  2050. /* Merged cm2_dm3_mux into timer3 */
  2051. static struct clk timer3_fck = {
  2052. .name = "timer3_fck",
  2053. .parent = &sys_clkin_ck,
  2054. .clksel = abe_dpll_bypass_clk_mux_sel,
  2055. .init = &omap2_init_clksel_parent,
  2056. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2057. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2058. .ops = &clkops_omap2_dflt,
  2059. .recalc = &omap2_clksel_recalc,
  2060. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2061. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2062. .clkdm_name = "l4_per_clkdm",
  2063. };
  2064. /* Merged cm2_dm4_mux into timer4 */
  2065. static struct clk timer4_fck = {
  2066. .name = "timer4_fck",
  2067. .parent = &sys_clkin_ck,
  2068. .clksel = abe_dpll_bypass_clk_mux_sel,
  2069. .init = &omap2_init_clksel_parent,
  2070. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2071. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2072. .ops = &clkops_omap2_dflt,
  2073. .recalc = &omap2_clksel_recalc,
  2074. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2075. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2076. .clkdm_name = "l4_per_clkdm",
  2077. };
  2078. static const struct clksel timer5_sync_mux_sel[] = {
  2079. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2080. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2081. { .parent = NULL },
  2082. };
  2083. /* Merged timer5_sync_mux into timer5 */
  2084. static struct clk timer5_fck = {
  2085. .name = "timer5_fck",
  2086. .parent = &syc_clk_div_ck,
  2087. .clksel = timer5_sync_mux_sel,
  2088. .init = &omap2_init_clksel_parent,
  2089. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2090. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2091. .ops = &clkops_omap2_dflt,
  2092. .recalc = &omap2_clksel_recalc,
  2093. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2094. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2095. .clkdm_name = "abe_clkdm",
  2096. };
  2097. /* Merged timer6_sync_mux into timer6 */
  2098. static struct clk timer6_fck = {
  2099. .name = "timer6_fck",
  2100. .parent = &syc_clk_div_ck,
  2101. .clksel = timer5_sync_mux_sel,
  2102. .init = &omap2_init_clksel_parent,
  2103. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2104. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2105. .ops = &clkops_omap2_dflt,
  2106. .recalc = &omap2_clksel_recalc,
  2107. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2108. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2109. .clkdm_name = "abe_clkdm",
  2110. };
  2111. /* Merged timer7_sync_mux into timer7 */
  2112. static struct clk timer7_fck = {
  2113. .name = "timer7_fck",
  2114. .parent = &syc_clk_div_ck,
  2115. .clksel = timer5_sync_mux_sel,
  2116. .init = &omap2_init_clksel_parent,
  2117. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2118. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2119. .ops = &clkops_omap2_dflt,
  2120. .recalc = &omap2_clksel_recalc,
  2121. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2122. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2123. .clkdm_name = "abe_clkdm",
  2124. };
  2125. /* Merged timer8_sync_mux into timer8 */
  2126. static struct clk timer8_fck = {
  2127. .name = "timer8_fck",
  2128. .parent = &syc_clk_div_ck,
  2129. .clksel = timer5_sync_mux_sel,
  2130. .init = &omap2_init_clksel_parent,
  2131. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2132. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2133. .ops = &clkops_omap2_dflt,
  2134. .recalc = &omap2_clksel_recalc,
  2135. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2136. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2137. .clkdm_name = "abe_clkdm",
  2138. };
  2139. /* Merged cm2_dm9_mux into timer9 */
  2140. static struct clk timer9_fck = {
  2141. .name = "timer9_fck",
  2142. .parent = &sys_clkin_ck,
  2143. .clksel = abe_dpll_bypass_clk_mux_sel,
  2144. .init = &omap2_init_clksel_parent,
  2145. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2146. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2147. .ops = &clkops_omap2_dflt,
  2148. .recalc = &omap2_clksel_recalc,
  2149. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2150. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2151. .clkdm_name = "l4_per_clkdm",
  2152. };
  2153. static struct clk uart1_fck = {
  2154. .name = "uart1_fck",
  2155. .ops = &clkops_omap2_dflt,
  2156. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2157. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2158. .clkdm_name = "l4_per_clkdm",
  2159. .parent = &func_48m_fclk,
  2160. .recalc = &followparent_recalc,
  2161. };
  2162. static struct clk uart2_fck = {
  2163. .name = "uart2_fck",
  2164. .ops = &clkops_omap2_dflt,
  2165. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2166. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2167. .clkdm_name = "l4_per_clkdm",
  2168. .parent = &func_48m_fclk,
  2169. .recalc = &followparent_recalc,
  2170. };
  2171. static struct clk uart3_fck = {
  2172. .name = "uart3_fck",
  2173. .ops = &clkops_omap2_dflt,
  2174. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2175. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2176. .clkdm_name = "l4_per_clkdm",
  2177. .parent = &func_48m_fclk,
  2178. .recalc = &followparent_recalc,
  2179. };
  2180. static struct clk uart4_fck = {
  2181. .name = "uart4_fck",
  2182. .ops = &clkops_omap2_dflt,
  2183. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2184. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2185. .clkdm_name = "l4_per_clkdm",
  2186. .parent = &func_48m_fclk,
  2187. .recalc = &followparent_recalc,
  2188. };
  2189. static struct clk usb_host_fs_fck = {
  2190. .name = "usb_host_fs_fck",
  2191. .ops = &clkops_omap2_dflt,
  2192. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2193. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2194. .clkdm_name = "l3_init_clkdm",
  2195. .parent = &func_48mc_fclk,
  2196. .recalc = &followparent_recalc,
  2197. };
  2198. static const struct clksel utmi_p1_gfclk_sel[] = {
  2199. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2200. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2201. { .parent = NULL },
  2202. };
  2203. static struct clk utmi_p1_gfclk = {
  2204. .name = "utmi_p1_gfclk",
  2205. .parent = &init_60m_fclk,
  2206. .clksel = utmi_p1_gfclk_sel,
  2207. .init = &omap2_init_clksel_parent,
  2208. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2209. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2210. .ops = &clkops_null,
  2211. .recalc = &omap2_clksel_recalc,
  2212. };
  2213. static struct clk usb_host_hs_utmi_p1_clk = {
  2214. .name = "usb_host_hs_utmi_p1_clk",
  2215. .ops = &clkops_omap2_dflt,
  2216. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2217. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2218. .clkdm_name = "l3_init_clkdm",
  2219. .parent = &utmi_p1_gfclk,
  2220. .recalc = &followparent_recalc,
  2221. };
  2222. static const struct clksel utmi_p2_gfclk_sel[] = {
  2223. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2224. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2225. { .parent = NULL },
  2226. };
  2227. static struct clk utmi_p2_gfclk = {
  2228. .name = "utmi_p2_gfclk",
  2229. .parent = &init_60m_fclk,
  2230. .clksel = utmi_p2_gfclk_sel,
  2231. .init = &omap2_init_clksel_parent,
  2232. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2233. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2234. .ops = &clkops_null,
  2235. .recalc = &omap2_clksel_recalc,
  2236. };
  2237. static struct clk usb_host_hs_utmi_p2_clk = {
  2238. .name = "usb_host_hs_utmi_p2_clk",
  2239. .ops = &clkops_omap2_dflt,
  2240. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2241. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2242. .clkdm_name = "l3_init_clkdm",
  2243. .parent = &utmi_p2_gfclk,
  2244. .recalc = &followparent_recalc,
  2245. };
  2246. static struct clk usb_host_hs_utmi_p3_clk = {
  2247. .name = "usb_host_hs_utmi_p3_clk",
  2248. .ops = &clkops_omap2_dflt,
  2249. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2250. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2251. .clkdm_name = "l3_init_clkdm",
  2252. .parent = &init_60m_fclk,
  2253. .recalc = &followparent_recalc,
  2254. };
  2255. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2256. .name = "usb_host_hs_hsic480m_p1_clk",
  2257. .ops = &clkops_omap2_dflt,
  2258. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2259. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2260. .clkdm_name = "l3_init_clkdm",
  2261. .parent = &dpll_usb_m2_ck,
  2262. .recalc = &followparent_recalc,
  2263. };
  2264. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2265. .name = "usb_host_hs_hsic60m_p1_clk",
  2266. .ops = &clkops_omap2_dflt,
  2267. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2268. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2269. .clkdm_name = "l3_init_clkdm",
  2270. .parent = &init_60m_fclk,
  2271. .recalc = &followparent_recalc,
  2272. };
  2273. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2274. .name = "usb_host_hs_hsic60m_p2_clk",
  2275. .ops = &clkops_omap2_dflt,
  2276. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2277. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2278. .clkdm_name = "l3_init_clkdm",
  2279. .parent = &init_60m_fclk,
  2280. .recalc = &followparent_recalc,
  2281. };
  2282. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2283. .name = "usb_host_hs_hsic480m_p2_clk",
  2284. .ops = &clkops_omap2_dflt,
  2285. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2286. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2287. .clkdm_name = "l3_init_clkdm",
  2288. .parent = &dpll_usb_m2_ck,
  2289. .recalc = &followparent_recalc,
  2290. };
  2291. static struct clk usb_host_hs_func48mclk = {
  2292. .name = "usb_host_hs_func48mclk",
  2293. .ops = &clkops_omap2_dflt,
  2294. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2295. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2296. .clkdm_name = "l3_init_clkdm",
  2297. .parent = &func_48mc_fclk,
  2298. .recalc = &followparent_recalc,
  2299. };
  2300. static struct clk usb_host_hs_fck = {
  2301. .name = "usb_host_hs_fck",
  2302. .ops = &clkops_omap2_dflt,
  2303. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2304. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2305. .clkdm_name = "l3_init_clkdm",
  2306. .parent = &init_60m_fclk,
  2307. .recalc = &followparent_recalc,
  2308. };
  2309. static const struct clksel otg_60m_gfclk_sel[] = {
  2310. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2311. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2312. { .parent = NULL },
  2313. };
  2314. static struct clk otg_60m_gfclk = {
  2315. .name = "otg_60m_gfclk",
  2316. .parent = &utmi_phy_clkout_ck,
  2317. .clksel = otg_60m_gfclk_sel,
  2318. .init = &omap2_init_clksel_parent,
  2319. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2320. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2321. .ops = &clkops_null,
  2322. .recalc = &omap2_clksel_recalc,
  2323. };
  2324. static struct clk usb_otg_hs_xclk = {
  2325. .name = "usb_otg_hs_xclk",
  2326. .ops = &clkops_omap2_dflt,
  2327. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2328. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2329. .clkdm_name = "l3_init_clkdm",
  2330. .parent = &otg_60m_gfclk,
  2331. .recalc = &followparent_recalc,
  2332. };
  2333. static struct clk usb_otg_hs_ick = {
  2334. .name = "usb_otg_hs_ick",
  2335. .ops = &clkops_omap2_dflt,
  2336. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2337. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2338. .clkdm_name = "l3_init_clkdm",
  2339. .parent = &l3_div_ck,
  2340. .recalc = &followparent_recalc,
  2341. };
  2342. static struct clk usb_phy_cm_clk32k = {
  2343. .name = "usb_phy_cm_clk32k",
  2344. .ops = &clkops_omap2_dflt,
  2345. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2346. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2347. .clkdm_name = "l4_ao_clkdm",
  2348. .parent = &sys_32k_ck,
  2349. .recalc = &followparent_recalc,
  2350. };
  2351. static struct clk usb_tll_hs_usb_ch2_clk = {
  2352. .name = "usb_tll_hs_usb_ch2_clk",
  2353. .ops = &clkops_omap2_dflt,
  2354. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2355. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2356. .clkdm_name = "l3_init_clkdm",
  2357. .parent = &init_60m_fclk,
  2358. .recalc = &followparent_recalc,
  2359. };
  2360. static struct clk usb_tll_hs_usb_ch0_clk = {
  2361. .name = "usb_tll_hs_usb_ch0_clk",
  2362. .ops = &clkops_omap2_dflt,
  2363. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2364. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2365. .clkdm_name = "l3_init_clkdm",
  2366. .parent = &init_60m_fclk,
  2367. .recalc = &followparent_recalc,
  2368. };
  2369. static struct clk usb_tll_hs_usb_ch1_clk = {
  2370. .name = "usb_tll_hs_usb_ch1_clk",
  2371. .ops = &clkops_omap2_dflt,
  2372. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2373. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2374. .clkdm_name = "l3_init_clkdm",
  2375. .parent = &init_60m_fclk,
  2376. .recalc = &followparent_recalc,
  2377. };
  2378. static struct clk usb_tll_hs_ick = {
  2379. .name = "usb_tll_hs_ick",
  2380. .ops = &clkops_omap2_dflt,
  2381. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2382. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2383. .clkdm_name = "l3_init_clkdm",
  2384. .parent = &l4_div_ck,
  2385. .recalc = &followparent_recalc,
  2386. };
  2387. static const struct clksel_rate div2_14to18_rates[] = {
  2388. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2389. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2390. { .div = 0 },
  2391. };
  2392. static const struct clksel usim_fclk_div[] = {
  2393. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2394. { .parent = NULL },
  2395. };
  2396. static struct clk usim_ck = {
  2397. .name = "usim_ck",
  2398. .parent = &dpll_per_m4x2_ck,
  2399. .clksel = usim_fclk_div,
  2400. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2401. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2402. .ops = &clkops_null,
  2403. .recalc = &omap2_clksel_recalc,
  2404. .round_rate = &omap2_clksel_round_rate,
  2405. .set_rate = &omap2_clksel_set_rate,
  2406. };
  2407. static struct clk usim_fclk = {
  2408. .name = "usim_fclk",
  2409. .ops = &clkops_omap2_dflt,
  2410. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2411. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2412. .clkdm_name = "l4_wkup_clkdm",
  2413. .parent = &usim_ck,
  2414. .recalc = &followparent_recalc,
  2415. };
  2416. static struct clk usim_fck = {
  2417. .name = "usim_fck",
  2418. .ops = &clkops_omap2_dflt,
  2419. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2420. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2421. .clkdm_name = "l4_wkup_clkdm",
  2422. .parent = &sys_32k_ck,
  2423. .recalc = &followparent_recalc,
  2424. };
  2425. static struct clk wd_timer2_fck = {
  2426. .name = "wd_timer2_fck",
  2427. .ops = &clkops_omap2_dflt,
  2428. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2429. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2430. .clkdm_name = "l4_wkup_clkdm",
  2431. .parent = &sys_32k_ck,
  2432. .recalc = &followparent_recalc,
  2433. };
  2434. static struct clk wd_timer3_fck = {
  2435. .name = "wd_timer3_fck",
  2436. .ops = &clkops_omap2_dflt,
  2437. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2438. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2439. .clkdm_name = "abe_clkdm",
  2440. .parent = &sys_32k_ck,
  2441. .recalc = &followparent_recalc,
  2442. };
  2443. /* Remaining optional clocks */
  2444. static const struct clksel stm_clk_div_div[] = {
  2445. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2446. { .parent = NULL },
  2447. };
  2448. static struct clk stm_clk_div_ck = {
  2449. .name = "stm_clk_div_ck",
  2450. .parent = &pmd_stm_clock_mux_ck,
  2451. .clksel = stm_clk_div_div,
  2452. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2453. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2454. .ops = &clkops_null,
  2455. .recalc = &omap2_clksel_recalc,
  2456. .round_rate = &omap2_clksel_round_rate,
  2457. .set_rate = &omap2_clksel_set_rate,
  2458. };
  2459. static const struct clksel trace_clk_div_div[] = {
  2460. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2461. { .parent = NULL },
  2462. };
  2463. static struct clk trace_clk_div_ck = {
  2464. .name = "trace_clk_div_ck",
  2465. .parent = &pmd_trace_clk_mux_ck,
  2466. .clkdm_name = "emu_sys_clkdm",
  2467. .clksel = trace_clk_div_div,
  2468. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2469. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2470. .ops = &clkops_null,
  2471. .recalc = &omap2_clksel_recalc,
  2472. .round_rate = &omap2_clksel_round_rate,
  2473. .set_rate = &omap2_clksel_set_rate,
  2474. };
  2475. /* SCRM aux clk nodes */
  2476. static const struct clksel auxclk_src_sel[] = {
  2477. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2478. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2479. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2480. { .parent = NULL },
  2481. };
  2482. static const struct clksel_rate div16_1to16_rates[] = {
  2483. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  2484. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  2485. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  2486. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  2487. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  2488. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  2489. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  2490. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  2491. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  2492. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  2493. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  2494. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  2495. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  2496. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  2497. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  2498. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  2499. { .div = 0 },
  2500. };
  2501. static struct clk auxclk0_src_ck = {
  2502. .name = "auxclk0_src_ck",
  2503. .parent = &sys_clkin_ck,
  2504. .init = &omap2_init_clksel_parent,
  2505. .ops = &clkops_omap2_dflt,
  2506. .clksel = auxclk_src_sel,
  2507. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2508. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2509. .recalc = &omap2_clksel_recalc,
  2510. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2511. .enable_bit = OMAP4_ENABLE_SHIFT,
  2512. };
  2513. static const struct clksel auxclk0_sel[] = {
  2514. { .parent = &auxclk0_src_ck, .rates = div16_1to16_rates },
  2515. { .parent = NULL },
  2516. };
  2517. static struct clk auxclk0_ck = {
  2518. .name = "auxclk0_ck",
  2519. .parent = &auxclk0_src_ck,
  2520. .clksel = auxclk0_sel,
  2521. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2522. .clksel_mask = OMAP4_CLKDIV_MASK,
  2523. .ops = &clkops_null,
  2524. .recalc = &omap2_clksel_recalc,
  2525. .round_rate = &omap2_clksel_round_rate,
  2526. .set_rate = &omap2_clksel_set_rate,
  2527. };
  2528. static struct clk auxclk1_src_ck = {
  2529. .name = "auxclk1_src_ck",
  2530. .parent = &sys_clkin_ck,
  2531. .init = &omap2_init_clksel_parent,
  2532. .ops = &clkops_omap2_dflt,
  2533. .clksel = auxclk_src_sel,
  2534. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2535. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2536. .recalc = &omap2_clksel_recalc,
  2537. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2538. .enable_bit = OMAP4_ENABLE_SHIFT,
  2539. };
  2540. static const struct clksel auxclk1_sel[] = {
  2541. { .parent = &auxclk1_src_ck, .rates = div16_1to16_rates },
  2542. { .parent = NULL },
  2543. };
  2544. static struct clk auxclk1_ck = {
  2545. .name = "auxclk1_ck",
  2546. .parent = &auxclk1_src_ck,
  2547. .clksel = auxclk1_sel,
  2548. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2549. .clksel_mask = OMAP4_CLKDIV_MASK,
  2550. .ops = &clkops_null,
  2551. .recalc = &omap2_clksel_recalc,
  2552. .round_rate = &omap2_clksel_round_rate,
  2553. .set_rate = &omap2_clksel_set_rate,
  2554. };
  2555. static struct clk auxclk2_src_ck = {
  2556. .name = "auxclk2_src_ck",
  2557. .parent = &sys_clkin_ck,
  2558. .init = &omap2_init_clksel_parent,
  2559. .ops = &clkops_omap2_dflt,
  2560. .clksel = auxclk_src_sel,
  2561. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2562. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2563. .recalc = &omap2_clksel_recalc,
  2564. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2565. .enable_bit = OMAP4_ENABLE_SHIFT,
  2566. };
  2567. static const struct clksel auxclk2_sel[] = {
  2568. { .parent = &auxclk2_src_ck, .rates = div16_1to16_rates },
  2569. { .parent = NULL },
  2570. };
  2571. static struct clk auxclk2_ck = {
  2572. .name = "auxclk2_ck",
  2573. .parent = &auxclk2_src_ck,
  2574. .clksel = auxclk2_sel,
  2575. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2576. .clksel_mask = OMAP4_CLKDIV_MASK,
  2577. .ops = &clkops_null,
  2578. .recalc = &omap2_clksel_recalc,
  2579. .round_rate = &omap2_clksel_round_rate,
  2580. .set_rate = &omap2_clksel_set_rate,
  2581. };
  2582. static struct clk auxclk3_src_ck = {
  2583. .name = "auxclk3_src_ck",
  2584. .parent = &sys_clkin_ck,
  2585. .init = &omap2_init_clksel_parent,
  2586. .ops = &clkops_omap2_dflt,
  2587. .clksel = auxclk_src_sel,
  2588. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2589. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2590. .recalc = &omap2_clksel_recalc,
  2591. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2592. .enable_bit = OMAP4_ENABLE_SHIFT,
  2593. };
  2594. static const struct clksel auxclk3_sel[] = {
  2595. { .parent = &auxclk3_src_ck, .rates = div16_1to16_rates },
  2596. { .parent = NULL },
  2597. };
  2598. static struct clk auxclk3_ck = {
  2599. .name = "auxclk3_ck",
  2600. .parent = &auxclk3_src_ck,
  2601. .clksel = auxclk3_sel,
  2602. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2603. .clksel_mask = OMAP4_CLKDIV_MASK,
  2604. .ops = &clkops_null,
  2605. .recalc = &omap2_clksel_recalc,
  2606. .round_rate = &omap2_clksel_round_rate,
  2607. .set_rate = &omap2_clksel_set_rate,
  2608. };
  2609. static struct clk auxclk4_src_ck = {
  2610. .name = "auxclk4_src_ck",
  2611. .parent = &sys_clkin_ck,
  2612. .init = &omap2_init_clksel_parent,
  2613. .ops = &clkops_omap2_dflt,
  2614. .clksel = auxclk_src_sel,
  2615. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2616. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2617. .recalc = &omap2_clksel_recalc,
  2618. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2619. .enable_bit = OMAP4_ENABLE_SHIFT,
  2620. };
  2621. static const struct clksel auxclk4_sel[] = {
  2622. { .parent = &auxclk4_src_ck, .rates = div16_1to16_rates },
  2623. { .parent = NULL },
  2624. };
  2625. static struct clk auxclk4_ck = {
  2626. .name = "auxclk4_ck",
  2627. .parent = &auxclk4_src_ck,
  2628. .clksel = auxclk4_sel,
  2629. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2630. .clksel_mask = OMAP4_CLKDIV_MASK,
  2631. .ops = &clkops_null,
  2632. .recalc = &omap2_clksel_recalc,
  2633. .round_rate = &omap2_clksel_round_rate,
  2634. .set_rate = &omap2_clksel_set_rate,
  2635. };
  2636. static struct clk auxclk5_src_ck = {
  2637. .name = "auxclk5_src_ck",
  2638. .parent = &sys_clkin_ck,
  2639. .init = &omap2_init_clksel_parent,
  2640. .ops = &clkops_omap2_dflt,
  2641. .clksel = auxclk_src_sel,
  2642. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2643. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2644. .recalc = &omap2_clksel_recalc,
  2645. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2646. .enable_bit = OMAP4_ENABLE_SHIFT,
  2647. };
  2648. static const struct clksel auxclk5_sel[] = {
  2649. { .parent = &auxclk5_src_ck, .rates = div16_1to16_rates },
  2650. { .parent = NULL },
  2651. };
  2652. static struct clk auxclk5_ck = {
  2653. .name = "auxclk5_ck",
  2654. .parent = &auxclk5_src_ck,
  2655. .clksel = auxclk5_sel,
  2656. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2657. .clksel_mask = OMAP4_CLKDIV_MASK,
  2658. .ops = &clkops_null,
  2659. .recalc = &omap2_clksel_recalc,
  2660. .round_rate = &omap2_clksel_round_rate,
  2661. .set_rate = &omap2_clksel_set_rate,
  2662. };
  2663. static const struct clksel auxclkreq_sel[] = {
  2664. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2665. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2666. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2667. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2668. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2669. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2670. { .parent = NULL },
  2671. };
  2672. static struct clk auxclkreq0_ck = {
  2673. .name = "auxclkreq0_ck",
  2674. .parent = &auxclk0_ck,
  2675. .init = &omap2_init_clksel_parent,
  2676. .ops = &clkops_null,
  2677. .clksel = auxclkreq_sel,
  2678. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2679. .clksel_mask = OMAP4_MAPPING_MASK,
  2680. .recalc = &omap2_clksel_recalc,
  2681. };
  2682. static struct clk auxclkreq1_ck = {
  2683. .name = "auxclkreq1_ck",
  2684. .parent = &auxclk1_ck,
  2685. .init = &omap2_init_clksel_parent,
  2686. .ops = &clkops_null,
  2687. .clksel = auxclkreq_sel,
  2688. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2689. .clksel_mask = OMAP4_MAPPING_MASK,
  2690. .recalc = &omap2_clksel_recalc,
  2691. };
  2692. static struct clk auxclkreq2_ck = {
  2693. .name = "auxclkreq2_ck",
  2694. .parent = &auxclk2_ck,
  2695. .init = &omap2_init_clksel_parent,
  2696. .ops = &clkops_null,
  2697. .clksel = auxclkreq_sel,
  2698. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2699. .clksel_mask = OMAP4_MAPPING_MASK,
  2700. .recalc = &omap2_clksel_recalc,
  2701. };
  2702. static struct clk auxclkreq3_ck = {
  2703. .name = "auxclkreq3_ck",
  2704. .parent = &auxclk3_ck,
  2705. .init = &omap2_init_clksel_parent,
  2706. .ops = &clkops_null,
  2707. .clksel = auxclkreq_sel,
  2708. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2709. .clksel_mask = OMAP4_MAPPING_MASK,
  2710. .recalc = &omap2_clksel_recalc,
  2711. };
  2712. static struct clk auxclkreq4_ck = {
  2713. .name = "auxclkreq4_ck",
  2714. .parent = &auxclk4_ck,
  2715. .init = &omap2_init_clksel_parent,
  2716. .ops = &clkops_null,
  2717. .clksel = auxclkreq_sel,
  2718. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2719. .clksel_mask = OMAP4_MAPPING_MASK,
  2720. .recalc = &omap2_clksel_recalc,
  2721. };
  2722. static struct clk auxclkreq5_ck = {
  2723. .name = "auxclkreq5_ck",
  2724. .parent = &auxclk5_ck,
  2725. .init = &omap2_init_clksel_parent,
  2726. .ops = &clkops_null,
  2727. .clksel = auxclkreq_sel,
  2728. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2729. .clksel_mask = OMAP4_MAPPING_MASK,
  2730. .recalc = &omap2_clksel_recalc,
  2731. };
  2732. /*
  2733. * clkdev
  2734. */
  2735. static struct omap_clk omap44xx_clks[] = {
  2736. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2737. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2738. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2739. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2740. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2741. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2742. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2743. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2744. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2745. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2746. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2747. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2748. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2749. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2750. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2751. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2752. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2753. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2754. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2755. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2756. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2757. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2758. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2759. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2760. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2761. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2762. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2763. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2764. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2765. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2766. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2767. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2768. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2769. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2770. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2771. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2772. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2773. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2774. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2775. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2776. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2777. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2778. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2779. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2780. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2781. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2782. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2783. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2784. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2785. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2786. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2787. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2788. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2789. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2790. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2791. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2792. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2793. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2794. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2795. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2796. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2797. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2798. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2799. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2800. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2801. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2802. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2803. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2804. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2805. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2806. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2807. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2808. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2809. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2810. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2811. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2812. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2813. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2814. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2815. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  2816. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2817. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2818. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2819. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2820. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2821. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2822. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2823. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2824. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2825. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2826. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  2827. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2828. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  2829. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2830. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2831. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2832. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2833. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2834. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2835. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2836. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  2837. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2838. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2839. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2840. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2841. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2842. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2843. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2844. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2845. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2846. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2847. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2848. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2849. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2850. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2851. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2852. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2853. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2854. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2855. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2856. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  2857. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2858. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  2859. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  2860. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  2861. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  2862. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2863. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2864. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2865. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2866. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2867. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2868. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2869. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2870. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2871. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2872. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  2873. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2874. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  2875. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2876. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  2877. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2878. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  2879. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2880. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  2881. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  2882. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  2883. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  2884. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  2885. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  2886. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  2887. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  2888. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  2889. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2890. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2891. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2892. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2893. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2894. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2895. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2896. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2897. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2898. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2899. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2900. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2901. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2902. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2903. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2904. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2905. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2906. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2907. CLK(NULL, "timer1_fck", &timer1_fck, CK_443X),
  2908. CLK(NULL, "timer10_fck", &timer10_fck, CK_443X),
  2909. CLK(NULL, "timer11_fck", &timer11_fck, CK_443X),
  2910. CLK(NULL, "timer2_fck", &timer2_fck, CK_443X),
  2911. CLK(NULL, "timer3_fck", &timer3_fck, CK_443X),
  2912. CLK(NULL, "timer4_fck", &timer4_fck, CK_443X),
  2913. CLK(NULL, "timer5_fck", &timer5_fck, CK_443X),
  2914. CLK(NULL, "timer6_fck", &timer6_fck, CK_443X),
  2915. CLK(NULL, "timer7_fck", &timer7_fck, CK_443X),
  2916. CLK(NULL, "timer8_fck", &timer8_fck, CK_443X),
  2917. CLK(NULL, "timer9_fck", &timer9_fck, CK_443X),
  2918. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2919. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2920. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2921. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2922. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  2923. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2924. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2925. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2926. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2927. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2928. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2929. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2930. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2931. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2932. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2933. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  2934. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2935. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2936. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  2937. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2938. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2939. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2940. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2941. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  2942. CLK("usbhs_tll", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  2943. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2944. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2945. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2946. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  2947. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2948. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2949. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2950. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  2951. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  2952. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  2953. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  2954. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  2955. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  2956. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  2957. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  2958. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  2959. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  2960. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  2961. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  2962. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  2963. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  2964. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  2965. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  2966. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  2967. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  2968. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  2969. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  2970. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  2971. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  2972. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  2973. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  2974. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  2975. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  2976. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  2977. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  2978. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  2979. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2980. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2981. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2982. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2983. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2984. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2985. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2986. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  2987. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  2988. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  2989. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  2990. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  2991. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  2992. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  2993. CLK("usbhs_tll", "usbtll_fck", &dummy_ck, CK_443X),
  2994. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  2995. CLK(NULL, "timer_32k_ck", &sys_32k_ck, CK_443X),
  2996. CLK("omap_timer.1", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  2997. CLK("omap_timer.2", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  2998. CLK("omap_timer.3", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  2999. CLK("omap_timer.4", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3000. CLK("omap_timer.9", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3001. CLK("omap_timer.10", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3002. CLK("omap_timer.11", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3003. CLK("omap_timer.5", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3004. CLK("omap_timer.6", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3005. CLK("omap_timer.7", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3006. CLK("omap_timer.8", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3007. };
  3008. int __init omap4xxx_clk_init(void)
  3009. {
  3010. struct omap_clk *c;
  3011. u32 cpu_clkflg;
  3012. if (cpu_is_omap443x()) {
  3013. cpu_mask = RATE_IN_4430;
  3014. cpu_clkflg = CK_443X;
  3015. } else if (cpu_is_omap446x() || cpu_is_omap447x()) {
  3016. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  3017. cpu_clkflg = CK_446X | CK_443X;
  3018. if (cpu_is_omap447x())
  3019. pr_warn("WARNING: OMAP4470 clock data incomplete!\n");
  3020. } else {
  3021. return 0;
  3022. }
  3023. clk_init(&omap2_clk_functions);
  3024. /*
  3025. * Must stay commented until all OMAP SoC drivers are
  3026. * converted to runtime PM, or drivers may start crashing
  3027. *
  3028. * omap2_clk_disable_clkdm_control();
  3029. */
  3030. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3031. c++)
  3032. clk_preinit(c->lk.clk);
  3033. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3034. c++)
  3035. if (c->cpu & cpu_clkflg) {
  3036. clkdev_add(&c->lk);
  3037. clk_register(c->lk.clk);
  3038. omap2_init_clk_clkdm(c->lk.clk);
  3039. }
  3040. /* Disable autoidle on all clocks; let the PM code enable it later */
  3041. omap_clk_disable_autoidle_all();
  3042. recalculate_root_clocks();
  3043. /*
  3044. * Only enable those clocks we will need, let the drivers
  3045. * enable other clocks as necessary
  3046. */
  3047. clk_enable_init_clocks();
  3048. return 0;
  3049. }