gpio-omap.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/irqdomain.h>
  27. #include <linux/gpio.h>
  28. #include <linux/platform_data/gpio-omap.h>
  29. #include <asm/mach/irq.h>
  30. #define OFF_MODE 1
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. u16 irq;
  50. int irq_base;
  51. struct irq_domain *domain;
  52. u32 non_wakeup_gpios;
  53. u32 enabled_non_wakeup_gpios;
  54. struct gpio_regs context;
  55. u32 saved_datain;
  56. u32 level_mask;
  57. u32 toggle_mask;
  58. spinlock_t lock;
  59. struct gpio_chip chip;
  60. struct clk *dbck;
  61. u32 mod_usage;
  62. u32 dbck_enable_mask;
  63. bool dbck_enabled;
  64. struct device *dev;
  65. bool is_mpuio;
  66. bool dbck_flag;
  67. bool loses_context;
  68. int stride;
  69. u32 width;
  70. int context_loss_count;
  71. int power_mode;
  72. bool workaround_enabled;
  73. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  74. int (*get_context_loss_count)(struct device *dev);
  75. struct omap_gpio_reg_offs *regs;
  76. };
  77. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  78. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  79. #define GPIO_MOD_CTRL_BIT BIT(0)
  80. static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  81. {
  82. return gpio_irq - bank->irq_base + bank->chip.base;
  83. }
  84. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  85. {
  86. void __iomem *reg = bank->base;
  87. u32 l;
  88. reg += bank->regs->direction;
  89. l = __raw_readl(reg);
  90. if (is_input)
  91. l |= 1 << gpio;
  92. else
  93. l &= ~(1 << gpio);
  94. __raw_writel(l, reg);
  95. bank->context.oe = l;
  96. }
  97. /* set data out value using dedicate set/clear register */
  98. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  99. {
  100. void __iomem *reg = bank->base;
  101. u32 l = GPIO_BIT(bank, gpio);
  102. if (enable) {
  103. reg += bank->regs->set_dataout;
  104. bank->context.dataout |= l;
  105. } else {
  106. reg += bank->regs->clr_dataout;
  107. bank->context.dataout &= ~l;
  108. }
  109. __raw_writel(l, reg);
  110. }
  111. /* set data out value using mask register */
  112. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  113. {
  114. void __iomem *reg = bank->base + bank->regs->dataout;
  115. u32 gpio_bit = GPIO_BIT(bank, gpio);
  116. u32 l;
  117. l = __raw_readl(reg);
  118. if (enable)
  119. l |= gpio_bit;
  120. else
  121. l &= ~gpio_bit;
  122. __raw_writel(l, reg);
  123. bank->context.dataout = l;
  124. }
  125. static int _get_gpio_datain(struct gpio_bank *bank, int offset)
  126. {
  127. void __iomem *reg = bank->base + bank->regs->datain;
  128. return (__raw_readl(reg) & (1 << offset)) != 0;
  129. }
  130. static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
  131. {
  132. void __iomem *reg = bank->base + bank->regs->dataout;
  133. return (__raw_readl(reg) & (1 << offset)) != 0;
  134. }
  135. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  136. {
  137. int l = __raw_readl(base + reg);
  138. if (set)
  139. l |= mask;
  140. else
  141. l &= ~mask;
  142. __raw_writel(l, base + reg);
  143. }
  144. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  145. {
  146. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  147. clk_enable(bank->dbck);
  148. bank->dbck_enabled = true;
  149. __raw_writel(bank->dbck_enable_mask,
  150. bank->base + bank->regs->debounce_en);
  151. }
  152. }
  153. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  154. {
  155. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  156. /*
  157. * Disable debounce before cutting it's clock. If debounce is
  158. * enabled but the clock is not, GPIO module seems to be unable
  159. * to detect events and generate interrupts at least on OMAP3.
  160. */
  161. __raw_writel(0, bank->base + bank->regs->debounce_en);
  162. clk_disable(bank->dbck);
  163. bank->dbck_enabled = false;
  164. }
  165. }
  166. /**
  167. * _set_gpio_debounce - low level gpio debounce time
  168. * @bank: the gpio bank we're acting upon
  169. * @gpio: the gpio number on this @gpio
  170. * @debounce: debounce time to use
  171. *
  172. * OMAP's debounce time is in 31us steps so we need
  173. * to convert and round up to the closest unit.
  174. */
  175. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  176. unsigned debounce)
  177. {
  178. void __iomem *reg;
  179. u32 val;
  180. u32 l;
  181. if (!bank->dbck_flag)
  182. return;
  183. if (debounce < 32)
  184. debounce = 0x01;
  185. else if (debounce > 7936)
  186. debounce = 0xff;
  187. else
  188. debounce = (debounce / 0x1f) - 1;
  189. l = GPIO_BIT(bank, gpio);
  190. clk_enable(bank->dbck);
  191. reg = bank->base + bank->regs->debounce;
  192. __raw_writel(debounce, reg);
  193. reg = bank->base + bank->regs->debounce_en;
  194. val = __raw_readl(reg);
  195. if (debounce)
  196. val |= l;
  197. else
  198. val &= ~l;
  199. bank->dbck_enable_mask = val;
  200. __raw_writel(val, reg);
  201. clk_disable(bank->dbck);
  202. /*
  203. * Enable debounce clock per module.
  204. * This call is mandatory because in omap_gpio_request() when
  205. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  206. * runtime callbck fails to turn on dbck because dbck_enable_mask
  207. * used within _gpio_dbck_enable() is still not initialized at
  208. * that point. Therefore we have to enable dbck here.
  209. */
  210. _gpio_dbck_enable(bank);
  211. if (bank->dbck_enable_mask) {
  212. bank->context.debounce = debounce;
  213. bank->context.debounce_en = val;
  214. }
  215. }
  216. /**
  217. * _clear_gpio_debounce - clear debounce settings for a gpio
  218. * @bank: the gpio bank we're acting upon
  219. * @gpio: the gpio number on this @gpio
  220. *
  221. * If a gpio is using debounce, then clear the debounce enable bit and if
  222. * this is the only gpio in this bank using debounce, then clear the debounce
  223. * time too. The debounce clock will also be disabled when calling this function
  224. * if this is the only gpio in the bank using debounce.
  225. */
  226. static void _clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
  227. {
  228. u32 gpio_bit = GPIO_BIT(bank, gpio);
  229. if (!bank->dbck_flag)
  230. return;
  231. if (!(bank->dbck_enable_mask & gpio_bit))
  232. return;
  233. bank->dbck_enable_mask &= ~gpio_bit;
  234. bank->context.debounce_en &= ~gpio_bit;
  235. __raw_writel(bank->context.debounce_en,
  236. bank->base + bank->regs->debounce_en);
  237. if (!bank->dbck_enable_mask) {
  238. bank->context.debounce = 0;
  239. __raw_writel(bank->context.debounce, bank->base +
  240. bank->regs->debounce);
  241. clk_disable(bank->dbck);
  242. bank->dbck_enabled = false;
  243. }
  244. }
  245. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  246. unsigned trigger)
  247. {
  248. void __iomem *base = bank->base;
  249. u32 gpio_bit = 1 << gpio;
  250. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  251. trigger & IRQ_TYPE_LEVEL_LOW);
  252. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  253. trigger & IRQ_TYPE_LEVEL_HIGH);
  254. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  255. trigger & IRQ_TYPE_EDGE_RISING);
  256. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  257. trigger & IRQ_TYPE_EDGE_FALLING);
  258. bank->context.leveldetect0 =
  259. __raw_readl(bank->base + bank->regs->leveldetect0);
  260. bank->context.leveldetect1 =
  261. __raw_readl(bank->base + bank->regs->leveldetect1);
  262. bank->context.risingdetect =
  263. __raw_readl(bank->base + bank->regs->risingdetect);
  264. bank->context.fallingdetect =
  265. __raw_readl(bank->base + bank->regs->fallingdetect);
  266. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  267. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  268. bank->context.wake_en =
  269. __raw_readl(bank->base + bank->regs->wkup_en);
  270. }
  271. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  272. if (!bank->regs->irqctrl) {
  273. /* On omap24xx proceed only when valid GPIO bit is set */
  274. if (bank->non_wakeup_gpios) {
  275. if (!(bank->non_wakeup_gpios & gpio_bit))
  276. goto exit;
  277. }
  278. /*
  279. * Log the edge gpio and manually trigger the IRQ
  280. * after resume if the input level changes
  281. * to avoid irq lost during PER RET/OFF mode
  282. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  283. */
  284. if (trigger & IRQ_TYPE_EDGE_BOTH)
  285. bank->enabled_non_wakeup_gpios |= gpio_bit;
  286. else
  287. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  288. }
  289. exit:
  290. bank->level_mask =
  291. __raw_readl(bank->base + bank->regs->leveldetect0) |
  292. __raw_readl(bank->base + bank->regs->leveldetect1);
  293. }
  294. #ifdef CONFIG_ARCH_OMAP1
  295. /*
  296. * This only applies to chips that can't do both rising and falling edge
  297. * detection at once. For all other chips, this function is a noop.
  298. */
  299. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  300. {
  301. void __iomem *reg = bank->base;
  302. u32 l = 0;
  303. if (!bank->regs->irqctrl)
  304. return;
  305. reg += bank->regs->irqctrl;
  306. l = __raw_readl(reg);
  307. if ((l >> gpio) & 1)
  308. l &= ~(1 << gpio);
  309. else
  310. l |= 1 << gpio;
  311. __raw_writel(l, reg);
  312. }
  313. #else
  314. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  315. #endif
  316. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
  317. unsigned trigger)
  318. {
  319. void __iomem *reg = bank->base;
  320. void __iomem *base = bank->base;
  321. u32 l = 0;
  322. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  323. set_gpio_trigger(bank, gpio, trigger);
  324. } else if (bank->regs->irqctrl) {
  325. reg += bank->regs->irqctrl;
  326. l = __raw_readl(reg);
  327. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  328. bank->toggle_mask |= 1 << gpio;
  329. if (trigger & IRQ_TYPE_EDGE_RISING)
  330. l |= 1 << gpio;
  331. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  332. l &= ~(1 << gpio);
  333. else
  334. return -EINVAL;
  335. __raw_writel(l, reg);
  336. } else if (bank->regs->edgectrl1) {
  337. if (gpio & 0x08)
  338. reg += bank->regs->edgectrl2;
  339. else
  340. reg += bank->regs->edgectrl1;
  341. gpio &= 0x07;
  342. l = __raw_readl(reg);
  343. l &= ~(3 << (gpio << 1));
  344. if (trigger & IRQ_TYPE_EDGE_RISING)
  345. l |= 2 << (gpio << 1);
  346. if (trigger & IRQ_TYPE_EDGE_FALLING)
  347. l |= 1 << (gpio << 1);
  348. /* Enable wake-up during idle for dynamic tick */
  349. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  350. bank->context.wake_en =
  351. __raw_readl(bank->base + bank->regs->wkup_en);
  352. __raw_writel(l, reg);
  353. }
  354. return 0;
  355. }
  356. static int gpio_irq_type(struct irq_data *d, unsigned type)
  357. {
  358. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  359. unsigned gpio = 0;
  360. int retval;
  361. unsigned long flags;
  362. #ifdef CONFIG_ARCH_OMAP1
  363. if (d->irq > IH_MPUIO_BASE)
  364. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  365. #endif
  366. if (!gpio)
  367. gpio = irq_to_gpio(bank, d->irq);
  368. if (type & ~IRQ_TYPE_SENSE_MASK)
  369. return -EINVAL;
  370. if (!bank->regs->leveldetect0 &&
  371. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  372. return -EINVAL;
  373. spin_lock_irqsave(&bank->lock, flags);
  374. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  375. spin_unlock_irqrestore(&bank->lock, flags);
  376. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  377. __irq_set_handler_locked(d->irq, handle_level_irq);
  378. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  379. __irq_set_handler_locked(d->irq, handle_edge_irq);
  380. return retval;
  381. }
  382. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  383. {
  384. void __iomem *reg = bank->base;
  385. reg += bank->regs->irqstatus;
  386. __raw_writel(gpio_mask, reg);
  387. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  388. if (bank->regs->irqstatus2) {
  389. reg = bank->base + bank->regs->irqstatus2;
  390. __raw_writel(gpio_mask, reg);
  391. }
  392. /* Flush posted write for the irq status to avoid spurious interrupts */
  393. __raw_readl(reg);
  394. }
  395. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  396. {
  397. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  398. }
  399. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  400. {
  401. void __iomem *reg = bank->base;
  402. u32 l;
  403. u32 mask = (1 << bank->width) - 1;
  404. reg += bank->regs->irqenable;
  405. l = __raw_readl(reg);
  406. if (bank->regs->irqenable_inv)
  407. l = ~l;
  408. l &= mask;
  409. return l;
  410. }
  411. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  412. {
  413. void __iomem *reg = bank->base;
  414. u32 l;
  415. if (bank->regs->set_irqenable) {
  416. reg += bank->regs->set_irqenable;
  417. l = gpio_mask;
  418. bank->context.irqenable1 |= gpio_mask;
  419. } else {
  420. reg += bank->regs->irqenable;
  421. l = __raw_readl(reg);
  422. if (bank->regs->irqenable_inv)
  423. l &= ~gpio_mask;
  424. else
  425. l |= gpio_mask;
  426. bank->context.irqenable1 = l;
  427. }
  428. __raw_writel(l, reg);
  429. }
  430. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  431. {
  432. void __iomem *reg = bank->base;
  433. u32 l;
  434. if (bank->regs->clr_irqenable) {
  435. reg += bank->regs->clr_irqenable;
  436. l = gpio_mask;
  437. bank->context.irqenable1 &= ~gpio_mask;
  438. } else {
  439. reg += bank->regs->irqenable;
  440. l = __raw_readl(reg);
  441. if (bank->regs->irqenable_inv)
  442. l |= gpio_mask;
  443. else
  444. l &= ~gpio_mask;
  445. bank->context.irqenable1 = l;
  446. }
  447. __raw_writel(l, reg);
  448. }
  449. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  450. {
  451. if (enable)
  452. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  453. else
  454. _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  455. }
  456. /*
  457. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  458. * 1510 does not seem to have a wake-up register. If JTAG is connected
  459. * to the target, system will wake up always on GPIO events. While
  460. * system is running all registered GPIO interrupts need to have wake-up
  461. * enabled. When system is suspended, only selected GPIO interrupts need
  462. * to have wake-up enabled.
  463. */
  464. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  465. {
  466. u32 gpio_bit = GPIO_BIT(bank, gpio);
  467. unsigned long flags;
  468. if (bank->non_wakeup_gpios & gpio_bit) {
  469. dev_err(bank->dev,
  470. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  471. return -EINVAL;
  472. }
  473. spin_lock_irqsave(&bank->lock, flags);
  474. if (enable)
  475. bank->context.wake_en |= gpio_bit;
  476. else
  477. bank->context.wake_en &= ~gpio_bit;
  478. __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
  479. spin_unlock_irqrestore(&bank->lock, flags);
  480. return 0;
  481. }
  482. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  483. {
  484. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  485. _set_gpio_irqenable(bank, gpio, 0);
  486. _clear_gpio_irqstatus(bank, gpio);
  487. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  488. _clear_gpio_debounce(bank, gpio);
  489. }
  490. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  491. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  492. {
  493. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  494. unsigned int gpio = irq_to_gpio(bank, d->irq);
  495. return _set_gpio_wakeup(bank, gpio, enable);
  496. }
  497. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  498. {
  499. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  500. unsigned long flags;
  501. /*
  502. * If this is the first gpio_request for the bank,
  503. * enable the bank module.
  504. */
  505. if (!bank->mod_usage)
  506. pm_runtime_get_sync(bank->dev);
  507. spin_lock_irqsave(&bank->lock, flags);
  508. /* Set trigger to none. You need to enable the desired trigger with
  509. * request_irq() or set_irq_type().
  510. */
  511. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  512. if (bank->regs->pinctrl) {
  513. void __iomem *reg = bank->base + bank->regs->pinctrl;
  514. /* Claim the pin for MPU */
  515. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  516. }
  517. if (bank->regs->ctrl && !bank->mod_usage) {
  518. void __iomem *reg = bank->base + bank->regs->ctrl;
  519. u32 ctrl;
  520. ctrl = __raw_readl(reg);
  521. /* Module is enabled, clocks are not gated */
  522. ctrl &= ~GPIO_MOD_CTRL_BIT;
  523. __raw_writel(ctrl, reg);
  524. bank->context.ctrl = ctrl;
  525. }
  526. bank->mod_usage |= 1 << offset;
  527. spin_unlock_irqrestore(&bank->lock, flags);
  528. return 0;
  529. }
  530. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  531. {
  532. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  533. void __iomem *base = bank->base;
  534. unsigned long flags;
  535. spin_lock_irqsave(&bank->lock, flags);
  536. if (bank->regs->wkup_en) {
  537. /* Disable wake-up during idle for dynamic tick */
  538. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  539. bank->context.wake_en =
  540. __raw_readl(bank->base + bank->regs->wkup_en);
  541. }
  542. bank->mod_usage &= ~(1 << offset);
  543. if (bank->regs->ctrl && !bank->mod_usage) {
  544. void __iomem *reg = bank->base + bank->regs->ctrl;
  545. u32 ctrl;
  546. ctrl = __raw_readl(reg);
  547. /* Module is disabled, clocks are gated */
  548. ctrl |= GPIO_MOD_CTRL_BIT;
  549. __raw_writel(ctrl, reg);
  550. bank->context.ctrl = ctrl;
  551. }
  552. _reset_gpio(bank, bank->chip.base + offset);
  553. spin_unlock_irqrestore(&bank->lock, flags);
  554. /*
  555. * If this is the last gpio to be freed in the bank,
  556. * disable the bank module.
  557. */
  558. if (!bank->mod_usage)
  559. pm_runtime_put(bank->dev);
  560. }
  561. /*
  562. * We need to unmask the GPIO bank interrupt as soon as possible to
  563. * avoid missing GPIO interrupts for other lines in the bank.
  564. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  565. * in the bank to avoid missing nested interrupts for a GPIO line.
  566. * If we wait to unmask individual GPIO lines in the bank after the
  567. * line's interrupt handler has been run, we may miss some nested
  568. * interrupts.
  569. */
  570. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  571. {
  572. void __iomem *isr_reg = NULL;
  573. u32 isr;
  574. unsigned int gpio_irq, gpio_index;
  575. struct gpio_bank *bank;
  576. int unmasked = 0;
  577. struct irq_chip *chip = irq_desc_get_chip(desc);
  578. chained_irq_enter(chip, desc);
  579. bank = irq_get_handler_data(irq);
  580. isr_reg = bank->base + bank->regs->irqstatus;
  581. pm_runtime_get_sync(bank->dev);
  582. if (WARN_ON(!isr_reg))
  583. goto exit;
  584. while(1) {
  585. u32 isr_saved, level_mask = 0;
  586. u32 enabled;
  587. enabled = _get_gpio_irqbank_mask(bank);
  588. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  589. if (bank->level_mask)
  590. level_mask = bank->level_mask & enabled;
  591. /* clear edge sensitive interrupts before handler(s) are
  592. called so that we don't miss any interrupt occurred while
  593. executing them */
  594. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  595. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  596. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  597. /* if there is only edge sensitive GPIO pin interrupts
  598. configured, we could unmask GPIO bank interrupt immediately */
  599. if (!level_mask && !unmasked) {
  600. unmasked = 1;
  601. chained_irq_exit(chip, desc);
  602. }
  603. if (!isr)
  604. break;
  605. gpio_irq = bank->irq_base;
  606. for (; isr != 0; isr >>= 1, gpio_irq++) {
  607. int gpio = irq_to_gpio(bank, gpio_irq);
  608. if (!(isr & 1))
  609. continue;
  610. gpio_index = GPIO_INDEX(bank, gpio);
  611. /*
  612. * Some chips can't respond to both rising and falling
  613. * at the same time. If this irq was requested with
  614. * both flags, we need to flip the ICR data for the IRQ
  615. * to respond to the IRQ for the opposite direction.
  616. * This will be indicated in the bank toggle_mask.
  617. */
  618. if (bank->toggle_mask & (1 << gpio_index))
  619. _toggle_gpio_edge_triggering(bank, gpio_index);
  620. generic_handle_irq(gpio_irq);
  621. }
  622. }
  623. /* if bank has any level sensitive GPIO pin interrupt
  624. configured, we must unmask the bank interrupt only after
  625. handler(s) are executed in order to avoid spurious bank
  626. interrupt */
  627. exit:
  628. if (!unmasked)
  629. chained_irq_exit(chip, desc);
  630. pm_runtime_put(bank->dev);
  631. }
  632. static void gpio_irq_shutdown(struct irq_data *d)
  633. {
  634. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  635. unsigned int gpio = irq_to_gpio(bank, d->irq);
  636. unsigned long flags;
  637. spin_lock_irqsave(&bank->lock, flags);
  638. _reset_gpio(bank, gpio);
  639. spin_unlock_irqrestore(&bank->lock, flags);
  640. }
  641. static void gpio_ack_irq(struct irq_data *d)
  642. {
  643. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  644. unsigned int gpio = irq_to_gpio(bank, d->irq);
  645. _clear_gpio_irqstatus(bank, gpio);
  646. }
  647. static void gpio_mask_irq(struct irq_data *d)
  648. {
  649. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  650. unsigned int gpio = irq_to_gpio(bank, d->irq);
  651. unsigned long flags;
  652. spin_lock_irqsave(&bank->lock, flags);
  653. _set_gpio_irqenable(bank, gpio, 0);
  654. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  655. spin_unlock_irqrestore(&bank->lock, flags);
  656. }
  657. static void gpio_unmask_irq(struct irq_data *d)
  658. {
  659. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  660. unsigned int gpio = irq_to_gpio(bank, d->irq);
  661. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  662. u32 trigger = irqd_get_trigger_type(d);
  663. unsigned long flags;
  664. spin_lock_irqsave(&bank->lock, flags);
  665. if (trigger)
  666. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  667. /* For level-triggered GPIOs, the clearing must be done after
  668. * the HW source is cleared, thus after the handler has run */
  669. if (bank->level_mask & irq_mask) {
  670. _set_gpio_irqenable(bank, gpio, 0);
  671. _clear_gpio_irqstatus(bank, gpio);
  672. }
  673. _set_gpio_irqenable(bank, gpio, 1);
  674. spin_unlock_irqrestore(&bank->lock, flags);
  675. }
  676. static struct irq_chip gpio_irq_chip = {
  677. .name = "GPIO",
  678. .irq_shutdown = gpio_irq_shutdown,
  679. .irq_ack = gpio_ack_irq,
  680. .irq_mask = gpio_mask_irq,
  681. .irq_unmask = gpio_unmask_irq,
  682. .irq_set_type = gpio_irq_type,
  683. .irq_set_wake = gpio_wake_enable,
  684. };
  685. /*---------------------------------------------------------------------*/
  686. static int omap_mpuio_suspend_noirq(struct device *dev)
  687. {
  688. struct platform_device *pdev = to_platform_device(dev);
  689. struct gpio_bank *bank = platform_get_drvdata(pdev);
  690. void __iomem *mask_reg = bank->base +
  691. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  692. unsigned long flags;
  693. spin_lock_irqsave(&bank->lock, flags);
  694. __raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
  695. spin_unlock_irqrestore(&bank->lock, flags);
  696. return 0;
  697. }
  698. static int omap_mpuio_resume_noirq(struct device *dev)
  699. {
  700. struct platform_device *pdev = to_platform_device(dev);
  701. struct gpio_bank *bank = platform_get_drvdata(pdev);
  702. void __iomem *mask_reg = bank->base +
  703. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  704. unsigned long flags;
  705. spin_lock_irqsave(&bank->lock, flags);
  706. __raw_writel(bank->context.wake_en, mask_reg);
  707. spin_unlock_irqrestore(&bank->lock, flags);
  708. return 0;
  709. }
  710. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  711. .suspend_noirq = omap_mpuio_suspend_noirq,
  712. .resume_noirq = omap_mpuio_resume_noirq,
  713. };
  714. /* use platform_driver for this. */
  715. static struct platform_driver omap_mpuio_driver = {
  716. .driver = {
  717. .name = "mpuio",
  718. .pm = &omap_mpuio_dev_pm_ops,
  719. },
  720. };
  721. static struct platform_device omap_mpuio_device = {
  722. .name = "mpuio",
  723. .id = -1,
  724. .dev = {
  725. .driver = &omap_mpuio_driver.driver,
  726. }
  727. /* could list the /proc/iomem resources */
  728. };
  729. static inline void mpuio_init(struct gpio_bank *bank)
  730. {
  731. platform_set_drvdata(&omap_mpuio_device, bank);
  732. if (platform_driver_register(&omap_mpuio_driver) == 0)
  733. (void) platform_device_register(&omap_mpuio_device);
  734. }
  735. /*---------------------------------------------------------------------*/
  736. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  737. {
  738. struct gpio_bank *bank;
  739. unsigned long flags;
  740. bank = container_of(chip, struct gpio_bank, chip);
  741. spin_lock_irqsave(&bank->lock, flags);
  742. _set_gpio_direction(bank, offset, 1);
  743. spin_unlock_irqrestore(&bank->lock, flags);
  744. return 0;
  745. }
  746. static int gpio_is_input(struct gpio_bank *bank, int mask)
  747. {
  748. void __iomem *reg = bank->base + bank->regs->direction;
  749. return __raw_readl(reg) & mask;
  750. }
  751. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  752. {
  753. struct gpio_bank *bank;
  754. u32 mask;
  755. bank = container_of(chip, struct gpio_bank, chip);
  756. mask = (1 << offset);
  757. if (gpio_is_input(bank, mask))
  758. return _get_gpio_datain(bank, offset);
  759. else
  760. return _get_gpio_dataout(bank, offset);
  761. }
  762. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  763. {
  764. struct gpio_bank *bank;
  765. unsigned long flags;
  766. bank = container_of(chip, struct gpio_bank, chip);
  767. spin_lock_irqsave(&bank->lock, flags);
  768. bank->set_dataout(bank, offset, value);
  769. _set_gpio_direction(bank, offset, 0);
  770. spin_unlock_irqrestore(&bank->lock, flags);
  771. return 0;
  772. }
  773. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  774. unsigned debounce)
  775. {
  776. struct gpio_bank *bank;
  777. unsigned long flags;
  778. bank = container_of(chip, struct gpio_bank, chip);
  779. spin_lock_irqsave(&bank->lock, flags);
  780. _set_gpio_debounce(bank, offset, debounce);
  781. spin_unlock_irqrestore(&bank->lock, flags);
  782. return 0;
  783. }
  784. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  785. {
  786. struct gpio_bank *bank;
  787. unsigned long flags;
  788. bank = container_of(chip, struct gpio_bank, chip);
  789. spin_lock_irqsave(&bank->lock, flags);
  790. bank->set_dataout(bank, offset, value);
  791. spin_unlock_irqrestore(&bank->lock, flags);
  792. }
  793. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  794. {
  795. struct gpio_bank *bank;
  796. bank = container_of(chip, struct gpio_bank, chip);
  797. return bank->irq_base + offset;
  798. }
  799. /*---------------------------------------------------------------------*/
  800. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  801. {
  802. static bool called;
  803. u32 rev;
  804. if (called || bank->regs->revision == USHRT_MAX)
  805. return;
  806. rev = __raw_readw(bank->base + bank->regs->revision);
  807. pr_info("OMAP GPIO hardware version %d.%d\n",
  808. (rev >> 4) & 0x0f, rev & 0x0f);
  809. called = true;
  810. }
  811. /* This lock class tells lockdep that GPIO irqs are in a different
  812. * category than their parents, so it won't report false recursion.
  813. */
  814. static struct lock_class_key gpio_lock_class;
  815. static void omap_gpio_mod_init(struct gpio_bank *bank)
  816. {
  817. void __iomem *base = bank->base;
  818. u32 l = 0xffffffff;
  819. if (bank->width == 16)
  820. l = 0xffff;
  821. if (bank->is_mpuio) {
  822. __raw_writel(l, bank->base + bank->regs->irqenable);
  823. return;
  824. }
  825. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  826. _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
  827. if (bank->regs->debounce_en)
  828. __raw_writel(0, base + bank->regs->debounce_en);
  829. /* Save OE default value (0xffffffff) in the context */
  830. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  831. /* Initialize interface clk ungated, module enabled */
  832. if (bank->regs->ctrl)
  833. __raw_writel(0, base + bank->regs->ctrl);
  834. bank->dbck = clk_get(bank->dev, "dbclk");
  835. if (IS_ERR(bank->dbck))
  836. dev_err(bank->dev, "Could not get gpio dbck\n");
  837. }
  838. static __devinit void
  839. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  840. unsigned int num)
  841. {
  842. struct irq_chip_generic *gc;
  843. struct irq_chip_type *ct;
  844. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  845. handle_simple_irq);
  846. if (!gc) {
  847. dev_err(bank->dev, "Memory alloc failed for gc\n");
  848. return;
  849. }
  850. ct = gc->chip_types;
  851. /* NOTE: No ack required, reading IRQ status clears it. */
  852. ct->chip.irq_mask = irq_gc_mask_set_bit;
  853. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  854. ct->chip.irq_set_type = gpio_irq_type;
  855. if (bank->regs->wkup_en)
  856. ct->chip.irq_set_wake = gpio_wake_enable,
  857. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  858. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  859. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  860. }
  861. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  862. {
  863. int j;
  864. static int gpio;
  865. /*
  866. * REVISIT eventually switch from OMAP-specific gpio structs
  867. * over to the generic ones
  868. */
  869. bank->chip.request = omap_gpio_request;
  870. bank->chip.free = omap_gpio_free;
  871. bank->chip.direction_input = gpio_input;
  872. bank->chip.get = gpio_get;
  873. bank->chip.direction_output = gpio_output;
  874. bank->chip.set_debounce = gpio_debounce;
  875. bank->chip.set = gpio_set;
  876. bank->chip.to_irq = gpio_2irq;
  877. if (bank->is_mpuio) {
  878. bank->chip.label = "mpuio";
  879. if (bank->regs->wkup_en)
  880. bank->chip.dev = &omap_mpuio_device.dev;
  881. bank->chip.base = OMAP_MPUIO(0);
  882. } else {
  883. bank->chip.label = "gpio";
  884. bank->chip.base = gpio;
  885. gpio += bank->width;
  886. }
  887. bank->chip.ngpio = bank->width;
  888. gpiochip_add(&bank->chip);
  889. for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
  890. irq_set_lockdep_class(j, &gpio_lock_class);
  891. irq_set_chip_data(j, bank);
  892. if (bank->is_mpuio) {
  893. omap_mpuio_alloc_gc(bank, j, bank->width);
  894. } else {
  895. irq_set_chip(j, &gpio_irq_chip);
  896. irq_set_handler(j, handle_simple_irq);
  897. set_irq_flags(j, IRQF_VALID);
  898. }
  899. }
  900. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  901. irq_set_handler_data(bank->irq, bank);
  902. }
  903. static const struct of_device_id omap_gpio_match[];
  904. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  905. {
  906. struct device *dev = &pdev->dev;
  907. struct device_node *node = dev->of_node;
  908. const struct of_device_id *match;
  909. const struct omap_gpio_platform_data *pdata;
  910. struct resource *res;
  911. struct gpio_bank *bank;
  912. int ret = 0;
  913. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  914. pdata = match ? match->data : dev->platform_data;
  915. if (!pdata)
  916. return -EINVAL;
  917. bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
  918. if (!bank) {
  919. dev_err(dev, "Memory alloc failed\n");
  920. return -ENOMEM;
  921. }
  922. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  923. if (unlikely(!res)) {
  924. dev_err(dev, "Invalid IRQ resource\n");
  925. return -ENODEV;
  926. }
  927. bank->irq = res->start;
  928. bank->dev = dev;
  929. bank->dbck_flag = pdata->dbck_flag;
  930. bank->stride = pdata->bank_stride;
  931. bank->width = pdata->bank_width;
  932. bank->is_mpuio = pdata->is_mpuio;
  933. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  934. bank->loses_context = pdata->loses_context;
  935. bank->regs = pdata->regs;
  936. #ifdef CONFIG_OF_GPIO
  937. bank->chip.of_node = of_node_get(node);
  938. #endif
  939. bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  940. if (bank->irq_base < 0) {
  941. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  942. return -ENODEV;
  943. }
  944. bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
  945. 0, &irq_domain_simple_ops, NULL);
  946. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  947. bank->set_dataout = _set_gpio_dataout_reg;
  948. else
  949. bank->set_dataout = _set_gpio_dataout_mask;
  950. spin_lock_init(&bank->lock);
  951. /* Static mapping, never released */
  952. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  953. if (unlikely(!res)) {
  954. dev_err(dev, "Invalid mem resource\n");
  955. return -ENODEV;
  956. }
  957. if (!devm_request_mem_region(dev, res->start, resource_size(res),
  958. pdev->name)) {
  959. dev_err(dev, "Region already claimed\n");
  960. return -EBUSY;
  961. }
  962. bank->base = devm_ioremap(dev, res->start, resource_size(res));
  963. if (!bank->base) {
  964. dev_err(dev, "Could not ioremap\n");
  965. return -ENOMEM;
  966. }
  967. platform_set_drvdata(pdev, bank);
  968. pm_runtime_enable(bank->dev);
  969. pm_runtime_irq_safe(bank->dev);
  970. pm_runtime_get_sync(bank->dev);
  971. if (bank->is_mpuio)
  972. mpuio_init(bank);
  973. omap_gpio_mod_init(bank);
  974. omap_gpio_chip_init(bank);
  975. omap_gpio_show_rev(bank);
  976. if (bank->loses_context)
  977. bank->get_context_loss_count = pdata->get_context_loss_count;
  978. pm_runtime_put(bank->dev);
  979. list_add_tail(&bank->node, &omap_gpio_list);
  980. return ret;
  981. }
  982. #ifdef CONFIG_ARCH_OMAP2PLUS
  983. #if defined(CONFIG_PM_RUNTIME)
  984. static void omap_gpio_restore_context(struct gpio_bank *bank);
  985. static int omap_gpio_runtime_suspend(struct device *dev)
  986. {
  987. struct platform_device *pdev = to_platform_device(dev);
  988. struct gpio_bank *bank = platform_get_drvdata(pdev);
  989. u32 l1 = 0, l2 = 0;
  990. unsigned long flags;
  991. u32 wake_low, wake_hi;
  992. spin_lock_irqsave(&bank->lock, flags);
  993. /*
  994. * Only edges can generate a wakeup event to the PRCM.
  995. *
  996. * Therefore, ensure any wake-up capable GPIOs have
  997. * edge-detection enabled before going idle to ensure a wakeup
  998. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  999. * NDA TRM 25.5.3.1)
  1000. *
  1001. * The normal values will be restored upon ->runtime_resume()
  1002. * by writing back the values saved in bank->context.
  1003. */
  1004. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1005. if (wake_low)
  1006. __raw_writel(wake_low | bank->context.fallingdetect,
  1007. bank->base + bank->regs->fallingdetect);
  1008. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1009. if (wake_hi)
  1010. __raw_writel(wake_hi | bank->context.risingdetect,
  1011. bank->base + bank->regs->risingdetect);
  1012. if (!bank->enabled_non_wakeup_gpios)
  1013. goto update_gpio_context_count;
  1014. if (bank->power_mode != OFF_MODE) {
  1015. bank->power_mode = 0;
  1016. goto update_gpio_context_count;
  1017. }
  1018. /*
  1019. * If going to OFF, remove triggering for all
  1020. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1021. * generated. See OMAP2420 Errata item 1.101.
  1022. */
  1023. bank->saved_datain = __raw_readl(bank->base +
  1024. bank->regs->datain);
  1025. l1 = bank->context.fallingdetect;
  1026. l2 = bank->context.risingdetect;
  1027. l1 &= ~bank->enabled_non_wakeup_gpios;
  1028. l2 &= ~bank->enabled_non_wakeup_gpios;
  1029. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1030. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1031. bank->workaround_enabled = true;
  1032. update_gpio_context_count:
  1033. if (bank->get_context_loss_count)
  1034. bank->context_loss_count =
  1035. bank->get_context_loss_count(bank->dev);
  1036. _gpio_dbck_disable(bank);
  1037. spin_unlock_irqrestore(&bank->lock, flags);
  1038. return 0;
  1039. }
  1040. static int omap_gpio_runtime_resume(struct device *dev)
  1041. {
  1042. struct platform_device *pdev = to_platform_device(dev);
  1043. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1044. int context_lost_cnt_after;
  1045. u32 l = 0, gen, gen0, gen1;
  1046. unsigned long flags;
  1047. spin_lock_irqsave(&bank->lock, flags);
  1048. _gpio_dbck_enable(bank);
  1049. /*
  1050. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1051. * GPIOs were set to edge trigger also in order to be able to
  1052. * generate a PRCM wakeup. Here we restore the
  1053. * pre-runtime_suspend() values for edge triggering.
  1054. */
  1055. __raw_writel(bank->context.fallingdetect,
  1056. bank->base + bank->regs->fallingdetect);
  1057. __raw_writel(bank->context.risingdetect,
  1058. bank->base + bank->regs->risingdetect);
  1059. if (bank->get_context_loss_count) {
  1060. context_lost_cnt_after =
  1061. bank->get_context_loss_count(bank->dev);
  1062. if (context_lost_cnt_after != bank->context_loss_count) {
  1063. omap_gpio_restore_context(bank);
  1064. } else {
  1065. spin_unlock_irqrestore(&bank->lock, flags);
  1066. return 0;
  1067. }
  1068. }
  1069. if (!bank->workaround_enabled) {
  1070. spin_unlock_irqrestore(&bank->lock, flags);
  1071. return 0;
  1072. }
  1073. __raw_writel(bank->context.fallingdetect,
  1074. bank->base + bank->regs->fallingdetect);
  1075. __raw_writel(bank->context.risingdetect,
  1076. bank->base + bank->regs->risingdetect);
  1077. l = __raw_readl(bank->base + bank->regs->datain);
  1078. /*
  1079. * Check if any of the non-wakeup interrupt GPIOs have changed
  1080. * state. If so, generate an IRQ by software. This is
  1081. * horribly racy, but it's the best we can do to work around
  1082. * this silicon bug.
  1083. */
  1084. l ^= bank->saved_datain;
  1085. l &= bank->enabled_non_wakeup_gpios;
  1086. /*
  1087. * No need to generate IRQs for the rising edge for gpio IRQs
  1088. * configured with falling edge only; and vice versa.
  1089. */
  1090. gen0 = l & bank->context.fallingdetect;
  1091. gen0 &= bank->saved_datain;
  1092. gen1 = l & bank->context.risingdetect;
  1093. gen1 &= ~(bank->saved_datain);
  1094. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1095. gen = l & (~(bank->context.fallingdetect) &
  1096. ~(bank->context.risingdetect));
  1097. /* Consider all GPIO IRQs needed to be updated */
  1098. gen |= gen0 | gen1;
  1099. if (gen) {
  1100. u32 old0, old1;
  1101. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1102. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1103. if (!bank->regs->irqstatus_raw0) {
  1104. __raw_writel(old0 | gen, bank->base +
  1105. bank->regs->leveldetect0);
  1106. __raw_writel(old1 | gen, bank->base +
  1107. bank->regs->leveldetect1);
  1108. }
  1109. if (bank->regs->irqstatus_raw0) {
  1110. __raw_writel(old0 | l, bank->base +
  1111. bank->regs->leveldetect0);
  1112. __raw_writel(old1 | l, bank->base +
  1113. bank->regs->leveldetect1);
  1114. }
  1115. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1116. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1117. }
  1118. bank->workaround_enabled = false;
  1119. spin_unlock_irqrestore(&bank->lock, flags);
  1120. return 0;
  1121. }
  1122. #endif /* CONFIG_PM_RUNTIME */
  1123. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1124. {
  1125. struct gpio_bank *bank;
  1126. list_for_each_entry(bank, &omap_gpio_list, node) {
  1127. if (!bank->mod_usage || !bank->loses_context)
  1128. continue;
  1129. bank->power_mode = pwr_mode;
  1130. pm_runtime_put_sync_suspend(bank->dev);
  1131. }
  1132. }
  1133. void omap2_gpio_resume_after_idle(void)
  1134. {
  1135. struct gpio_bank *bank;
  1136. list_for_each_entry(bank, &omap_gpio_list, node) {
  1137. if (!bank->mod_usage || !bank->loses_context)
  1138. continue;
  1139. pm_runtime_get_sync(bank->dev);
  1140. }
  1141. }
  1142. #if defined(CONFIG_PM_RUNTIME)
  1143. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1144. {
  1145. __raw_writel(bank->context.wake_en,
  1146. bank->base + bank->regs->wkup_en);
  1147. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1148. __raw_writel(bank->context.leveldetect0,
  1149. bank->base + bank->regs->leveldetect0);
  1150. __raw_writel(bank->context.leveldetect1,
  1151. bank->base + bank->regs->leveldetect1);
  1152. __raw_writel(bank->context.risingdetect,
  1153. bank->base + bank->regs->risingdetect);
  1154. __raw_writel(bank->context.fallingdetect,
  1155. bank->base + bank->regs->fallingdetect);
  1156. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1157. __raw_writel(bank->context.dataout,
  1158. bank->base + bank->regs->set_dataout);
  1159. else
  1160. __raw_writel(bank->context.dataout,
  1161. bank->base + bank->regs->dataout);
  1162. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1163. if (bank->dbck_enable_mask) {
  1164. __raw_writel(bank->context.debounce, bank->base +
  1165. bank->regs->debounce);
  1166. __raw_writel(bank->context.debounce_en,
  1167. bank->base + bank->regs->debounce_en);
  1168. }
  1169. __raw_writel(bank->context.irqenable1,
  1170. bank->base + bank->regs->irqenable);
  1171. __raw_writel(bank->context.irqenable2,
  1172. bank->base + bank->regs->irqenable2);
  1173. }
  1174. #endif /* CONFIG_PM_RUNTIME */
  1175. #else
  1176. #define omap_gpio_runtime_suspend NULL
  1177. #define omap_gpio_runtime_resume NULL
  1178. #endif
  1179. static const struct dev_pm_ops gpio_pm_ops = {
  1180. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1181. NULL)
  1182. };
  1183. #if defined(CONFIG_OF)
  1184. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1185. .revision = OMAP24XX_GPIO_REVISION,
  1186. .direction = OMAP24XX_GPIO_OE,
  1187. .datain = OMAP24XX_GPIO_DATAIN,
  1188. .dataout = OMAP24XX_GPIO_DATAOUT,
  1189. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1190. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1191. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1192. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1193. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1194. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1195. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1196. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1197. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1198. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1199. .ctrl = OMAP24XX_GPIO_CTRL,
  1200. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1201. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1202. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1203. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1204. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1205. };
  1206. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1207. .revision = OMAP4_GPIO_REVISION,
  1208. .direction = OMAP4_GPIO_OE,
  1209. .datain = OMAP4_GPIO_DATAIN,
  1210. .dataout = OMAP4_GPIO_DATAOUT,
  1211. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1212. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1213. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1214. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1215. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1216. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1217. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1218. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1219. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1220. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1221. .ctrl = OMAP4_GPIO_CTRL,
  1222. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1223. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1224. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1225. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1226. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1227. };
  1228. const static struct omap_gpio_platform_data omap2_pdata = {
  1229. .regs = &omap2_gpio_regs,
  1230. .bank_width = 32,
  1231. .dbck_flag = false,
  1232. };
  1233. const static struct omap_gpio_platform_data omap3_pdata = {
  1234. .regs = &omap2_gpio_regs,
  1235. .bank_width = 32,
  1236. .dbck_flag = true,
  1237. };
  1238. const static struct omap_gpio_platform_data omap4_pdata = {
  1239. .regs = &omap4_gpio_regs,
  1240. .bank_width = 32,
  1241. .dbck_flag = true,
  1242. };
  1243. static const struct of_device_id omap_gpio_match[] = {
  1244. {
  1245. .compatible = "ti,omap4-gpio",
  1246. .data = &omap4_pdata,
  1247. },
  1248. {
  1249. .compatible = "ti,omap3-gpio",
  1250. .data = &omap3_pdata,
  1251. },
  1252. {
  1253. .compatible = "ti,omap2-gpio",
  1254. .data = &omap2_pdata,
  1255. },
  1256. { },
  1257. };
  1258. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1259. #endif
  1260. static struct platform_driver omap_gpio_driver = {
  1261. .probe = omap_gpio_probe,
  1262. .driver = {
  1263. .name = "omap_gpio",
  1264. .pm = &gpio_pm_ops,
  1265. .of_match_table = of_match_ptr(omap_gpio_match),
  1266. },
  1267. };
  1268. /*
  1269. * gpio driver register needs to be done before
  1270. * machine_init functions access gpio APIs.
  1271. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1272. */
  1273. static int __init omap_gpio_drv_reg(void)
  1274. {
  1275. return platform_driver_register(&omap_gpio_driver);
  1276. }
  1277. postcore_initcall(omap_gpio_drv_reg);