gpio-mxc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. /*
  2. * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * Based on code from Freescale,
  6. * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version 2
  11. * of the License, or (at your option) any later version.
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  20. */
  21. #include <linux/init.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/io.h>
  24. #include <linux/irq.h>
  25. #include <linux/irqdomain.h>
  26. #include <linux/gpio.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/slab.h>
  29. #include <linux/basic_mmio_gpio.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/module.h>
  33. #include <asm-generic/bug.h>
  34. #include <asm/mach/irq.h>
  35. enum mxc_gpio_hwtype {
  36. IMX1_GPIO, /* runs on i.mx1 */
  37. IMX21_GPIO, /* runs on i.mx21 and i.mx27 */
  38. IMX31_GPIO, /* runs on i.mx31 */
  39. IMX35_GPIO, /* runs on all other i.mx */
  40. };
  41. /* device type dependent stuff */
  42. struct mxc_gpio_hwdata {
  43. unsigned dr_reg;
  44. unsigned gdir_reg;
  45. unsigned psr_reg;
  46. unsigned icr1_reg;
  47. unsigned icr2_reg;
  48. unsigned imr_reg;
  49. unsigned isr_reg;
  50. int edge_sel_reg;
  51. unsigned low_level;
  52. unsigned high_level;
  53. unsigned rise_edge;
  54. unsigned fall_edge;
  55. };
  56. struct mxc_gpio_port {
  57. struct list_head node;
  58. void __iomem *base;
  59. int irq;
  60. int irq_high;
  61. struct irq_domain *domain;
  62. struct bgpio_chip bgc;
  63. u32 both_edges;
  64. };
  65. static struct mxc_gpio_hwdata imx1_imx21_gpio_hwdata = {
  66. .dr_reg = 0x1c,
  67. .gdir_reg = 0x00,
  68. .psr_reg = 0x24,
  69. .icr1_reg = 0x28,
  70. .icr2_reg = 0x2c,
  71. .imr_reg = 0x30,
  72. .isr_reg = 0x34,
  73. .edge_sel_reg = -EINVAL,
  74. .low_level = 0x03,
  75. .high_level = 0x02,
  76. .rise_edge = 0x00,
  77. .fall_edge = 0x01,
  78. };
  79. static struct mxc_gpio_hwdata imx31_gpio_hwdata = {
  80. .dr_reg = 0x00,
  81. .gdir_reg = 0x04,
  82. .psr_reg = 0x08,
  83. .icr1_reg = 0x0c,
  84. .icr2_reg = 0x10,
  85. .imr_reg = 0x14,
  86. .isr_reg = 0x18,
  87. .edge_sel_reg = -EINVAL,
  88. .low_level = 0x00,
  89. .high_level = 0x01,
  90. .rise_edge = 0x02,
  91. .fall_edge = 0x03,
  92. };
  93. static struct mxc_gpio_hwdata imx35_gpio_hwdata = {
  94. .dr_reg = 0x00,
  95. .gdir_reg = 0x04,
  96. .psr_reg = 0x08,
  97. .icr1_reg = 0x0c,
  98. .icr2_reg = 0x10,
  99. .imr_reg = 0x14,
  100. .isr_reg = 0x18,
  101. .edge_sel_reg = 0x1c,
  102. .low_level = 0x00,
  103. .high_level = 0x01,
  104. .rise_edge = 0x02,
  105. .fall_edge = 0x03,
  106. };
  107. static enum mxc_gpio_hwtype mxc_gpio_hwtype;
  108. static struct mxc_gpio_hwdata *mxc_gpio_hwdata;
  109. #define GPIO_DR (mxc_gpio_hwdata->dr_reg)
  110. #define GPIO_GDIR (mxc_gpio_hwdata->gdir_reg)
  111. #define GPIO_PSR (mxc_gpio_hwdata->psr_reg)
  112. #define GPIO_ICR1 (mxc_gpio_hwdata->icr1_reg)
  113. #define GPIO_ICR2 (mxc_gpio_hwdata->icr2_reg)
  114. #define GPIO_IMR (mxc_gpio_hwdata->imr_reg)
  115. #define GPIO_ISR (mxc_gpio_hwdata->isr_reg)
  116. #define GPIO_EDGE_SEL (mxc_gpio_hwdata->edge_sel_reg)
  117. #define GPIO_INT_LOW_LEV (mxc_gpio_hwdata->low_level)
  118. #define GPIO_INT_HIGH_LEV (mxc_gpio_hwdata->high_level)
  119. #define GPIO_INT_RISE_EDGE (mxc_gpio_hwdata->rise_edge)
  120. #define GPIO_INT_FALL_EDGE (mxc_gpio_hwdata->fall_edge)
  121. #define GPIO_INT_BOTH_EDGES 0x4
  122. static struct platform_device_id mxc_gpio_devtype[] = {
  123. {
  124. .name = "imx1-gpio",
  125. .driver_data = IMX1_GPIO,
  126. }, {
  127. .name = "imx21-gpio",
  128. .driver_data = IMX21_GPIO,
  129. }, {
  130. .name = "imx31-gpio",
  131. .driver_data = IMX31_GPIO,
  132. }, {
  133. .name = "imx35-gpio",
  134. .driver_data = IMX35_GPIO,
  135. }, {
  136. /* sentinel */
  137. }
  138. };
  139. static const struct of_device_id mxc_gpio_dt_ids[] = {
  140. { .compatible = "fsl,imx1-gpio", .data = &mxc_gpio_devtype[IMX1_GPIO], },
  141. { .compatible = "fsl,imx21-gpio", .data = &mxc_gpio_devtype[IMX21_GPIO], },
  142. { .compatible = "fsl,imx31-gpio", .data = &mxc_gpio_devtype[IMX31_GPIO], },
  143. { .compatible = "fsl,imx35-gpio", .data = &mxc_gpio_devtype[IMX35_GPIO], },
  144. { /* sentinel */ }
  145. };
  146. /*
  147. * MX2 has one interrupt *for all* gpio ports. The list is used
  148. * to save the references to all ports, so that mx2_gpio_irq_handler
  149. * can walk through all interrupt status registers.
  150. */
  151. static LIST_HEAD(mxc_gpio_ports);
  152. /* Note: This driver assumes 32 GPIOs are handled in one register */
  153. static int gpio_set_irq_type(struct irq_data *d, u32 type)
  154. {
  155. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  156. struct mxc_gpio_port *port = gc->private;
  157. u32 bit, val;
  158. u32 gpio_idx = d->hwirq;
  159. u32 gpio = port->bgc.gc.base + gpio_idx;
  160. int edge;
  161. void __iomem *reg = port->base;
  162. port->both_edges &= ~(1 << gpio_idx);
  163. switch (type) {
  164. case IRQ_TYPE_EDGE_RISING:
  165. edge = GPIO_INT_RISE_EDGE;
  166. break;
  167. case IRQ_TYPE_EDGE_FALLING:
  168. edge = GPIO_INT_FALL_EDGE;
  169. break;
  170. case IRQ_TYPE_EDGE_BOTH:
  171. if (GPIO_EDGE_SEL >= 0) {
  172. edge = GPIO_INT_BOTH_EDGES;
  173. } else {
  174. val = gpio_get_value(gpio);
  175. if (val) {
  176. edge = GPIO_INT_LOW_LEV;
  177. pr_debug("mxc: set GPIO %d to low trigger\n", gpio);
  178. } else {
  179. edge = GPIO_INT_HIGH_LEV;
  180. pr_debug("mxc: set GPIO %d to high trigger\n", gpio);
  181. }
  182. port->both_edges |= 1 << gpio_idx;
  183. }
  184. break;
  185. case IRQ_TYPE_LEVEL_LOW:
  186. edge = GPIO_INT_LOW_LEV;
  187. break;
  188. case IRQ_TYPE_LEVEL_HIGH:
  189. edge = GPIO_INT_HIGH_LEV;
  190. break;
  191. default:
  192. return -EINVAL;
  193. }
  194. if (GPIO_EDGE_SEL >= 0) {
  195. val = readl(port->base + GPIO_EDGE_SEL);
  196. if (edge == GPIO_INT_BOTH_EDGES)
  197. writel(val | (1 << gpio_idx),
  198. port->base + GPIO_EDGE_SEL);
  199. else
  200. writel(val & ~(1 << gpio_idx),
  201. port->base + GPIO_EDGE_SEL);
  202. }
  203. if (edge != GPIO_INT_BOTH_EDGES) {
  204. reg += GPIO_ICR1 + ((gpio_idx & 0x10) >> 2); /* lower or upper register */
  205. bit = gpio_idx & 0xf;
  206. val = readl(reg) & ~(0x3 << (bit << 1));
  207. writel(val | (edge << (bit << 1)), reg);
  208. }
  209. writel(1 << gpio_idx, port->base + GPIO_ISR);
  210. return 0;
  211. }
  212. static void mxc_flip_edge(struct mxc_gpio_port *port, u32 gpio)
  213. {
  214. void __iomem *reg = port->base;
  215. u32 bit, val;
  216. int edge;
  217. reg += GPIO_ICR1 + ((gpio & 0x10) >> 2); /* lower or upper register */
  218. bit = gpio & 0xf;
  219. val = readl(reg);
  220. edge = (val >> (bit << 1)) & 3;
  221. val &= ~(0x3 << (bit << 1));
  222. if (edge == GPIO_INT_HIGH_LEV) {
  223. edge = GPIO_INT_LOW_LEV;
  224. pr_debug("mxc: switch GPIO %d to low trigger\n", gpio);
  225. } else if (edge == GPIO_INT_LOW_LEV) {
  226. edge = GPIO_INT_HIGH_LEV;
  227. pr_debug("mxc: switch GPIO %d to high trigger\n", gpio);
  228. } else {
  229. pr_err("mxc: invalid configuration for GPIO %d: %x\n",
  230. gpio, edge);
  231. return;
  232. }
  233. writel(val | (edge << (bit << 1)), reg);
  234. }
  235. /* handle 32 interrupts in one status register */
  236. static void mxc_gpio_irq_handler(struct mxc_gpio_port *port, u32 irq_stat)
  237. {
  238. while (irq_stat != 0) {
  239. int irqoffset = fls(irq_stat) - 1;
  240. if (port->both_edges & (1 << irqoffset))
  241. mxc_flip_edge(port, irqoffset);
  242. generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
  243. irq_stat &= ~(1 << irqoffset);
  244. }
  245. }
  246. /* MX1 and MX3 has one interrupt *per* gpio port */
  247. static void mx3_gpio_irq_handler(u32 irq, struct irq_desc *desc)
  248. {
  249. u32 irq_stat;
  250. struct mxc_gpio_port *port = irq_get_handler_data(irq);
  251. struct irq_chip *chip = irq_get_chip(irq);
  252. chained_irq_enter(chip, desc);
  253. irq_stat = readl(port->base + GPIO_ISR) & readl(port->base + GPIO_IMR);
  254. mxc_gpio_irq_handler(port, irq_stat);
  255. chained_irq_exit(chip, desc);
  256. }
  257. /* MX2 has one interrupt *for all* gpio ports */
  258. static void mx2_gpio_irq_handler(u32 irq, struct irq_desc *desc)
  259. {
  260. u32 irq_msk, irq_stat;
  261. struct mxc_gpio_port *port;
  262. /* walk through all interrupt status registers */
  263. list_for_each_entry(port, &mxc_gpio_ports, node) {
  264. irq_msk = readl(port->base + GPIO_IMR);
  265. if (!irq_msk)
  266. continue;
  267. irq_stat = readl(port->base + GPIO_ISR) & irq_msk;
  268. if (irq_stat)
  269. mxc_gpio_irq_handler(port, irq_stat);
  270. }
  271. }
  272. /*
  273. * Set interrupt number "irq" in the GPIO as a wake-up source.
  274. * While system is running, all registered GPIO interrupts need to have
  275. * wake-up enabled. When system is suspended, only selected GPIO interrupts
  276. * need to have wake-up enabled.
  277. * @param irq interrupt source number
  278. * @param enable enable as wake-up if equal to non-zero
  279. * @return This function returns 0 on success.
  280. */
  281. static int gpio_set_wake_irq(struct irq_data *d, u32 enable)
  282. {
  283. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  284. struct mxc_gpio_port *port = gc->private;
  285. u32 gpio_idx = d->hwirq;
  286. if (enable) {
  287. if (port->irq_high && (gpio_idx >= 16))
  288. enable_irq_wake(port->irq_high);
  289. else
  290. enable_irq_wake(port->irq);
  291. } else {
  292. if (port->irq_high && (gpio_idx >= 16))
  293. disable_irq_wake(port->irq_high);
  294. else
  295. disable_irq_wake(port->irq);
  296. }
  297. return 0;
  298. }
  299. static void __init mxc_gpio_init_gc(struct mxc_gpio_port *port, int irq_base)
  300. {
  301. struct irq_chip_generic *gc;
  302. struct irq_chip_type *ct;
  303. gc = irq_alloc_generic_chip("gpio-mxc", 1, irq_base,
  304. port->base, handle_level_irq);
  305. gc->private = port;
  306. ct = gc->chip_types;
  307. ct->chip.irq_ack = irq_gc_ack_set_bit;
  308. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  309. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  310. ct->chip.irq_set_type = gpio_set_irq_type;
  311. ct->chip.irq_set_wake = gpio_set_wake_irq;
  312. ct->regs.ack = GPIO_ISR;
  313. ct->regs.mask = GPIO_IMR;
  314. irq_setup_generic_chip(gc, IRQ_MSK(32), IRQ_GC_INIT_NESTED_LOCK,
  315. IRQ_NOREQUEST, 0);
  316. }
  317. static void __devinit mxc_gpio_get_hw(struct platform_device *pdev)
  318. {
  319. const struct of_device_id *of_id =
  320. of_match_device(mxc_gpio_dt_ids, &pdev->dev);
  321. enum mxc_gpio_hwtype hwtype;
  322. if (of_id)
  323. pdev->id_entry = of_id->data;
  324. hwtype = pdev->id_entry->driver_data;
  325. if (mxc_gpio_hwtype) {
  326. /*
  327. * The driver works with a reasonable presupposition,
  328. * that is all gpio ports must be the same type when
  329. * running on one soc.
  330. */
  331. BUG_ON(mxc_gpio_hwtype != hwtype);
  332. return;
  333. }
  334. if (hwtype == IMX35_GPIO)
  335. mxc_gpio_hwdata = &imx35_gpio_hwdata;
  336. else if (hwtype == IMX31_GPIO)
  337. mxc_gpio_hwdata = &imx31_gpio_hwdata;
  338. else
  339. mxc_gpio_hwdata = &imx1_imx21_gpio_hwdata;
  340. mxc_gpio_hwtype = hwtype;
  341. }
  342. static int mxc_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  343. {
  344. struct bgpio_chip *bgc = to_bgpio_chip(gc);
  345. struct mxc_gpio_port *port =
  346. container_of(bgc, struct mxc_gpio_port, bgc);
  347. return irq_find_mapping(port->domain, offset);
  348. }
  349. static int __devinit mxc_gpio_probe(struct platform_device *pdev)
  350. {
  351. struct device_node *np = pdev->dev.of_node;
  352. struct mxc_gpio_port *port;
  353. struct resource *iores;
  354. int irq_base;
  355. int err;
  356. mxc_gpio_get_hw(pdev);
  357. port = kzalloc(sizeof(struct mxc_gpio_port), GFP_KERNEL);
  358. if (!port)
  359. return -ENOMEM;
  360. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  361. if (!iores) {
  362. err = -ENODEV;
  363. goto out_kfree;
  364. }
  365. if (!request_mem_region(iores->start, resource_size(iores),
  366. pdev->name)) {
  367. err = -EBUSY;
  368. goto out_kfree;
  369. }
  370. port->base = ioremap(iores->start, resource_size(iores));
  371. if (!port->base) {
  372. err = -ENOMEM;
  373. goto out_release_mem;
  374. }
  375. port->irq_high = platform_get_irq(pdev, 1);
  376. port->irq = platform_get_irq(pdev, 0);
  377. if (port->irq < 0) {
  378. err = -EINVAL;
  379. goto out_iounmap;
  380. }
  381. /* disable the interrupt and clear the status */
  382. writel(0, port->base + GPIO_IMR);
  383. writel(~0, port->base + GPIO_ISR);
  384. if (mxc_gpio_hwtype == IMX21_GPIO) {
  385. /*
  386. * Setup one handler for all GPIO interrupts. Actually setting
  387. * the handler is needed only once, but doing it for every port
  388. * is more robust and easier.
  389. */
  390. irq_set_chained_handler(port->irq, mx2_gpio_irq_handler);
  391. } else {
  392. /* setup one handler for each entry */
  393. irq_set_chained_handler(port->irq, mx3_gpio_irq_handler);
  394. irq_set_handler_data(port->irq, port);
  395. if (port->irq_high > 0) {
  396. /* setup handler for GPIO 16 to 31 */
  397. irq_set_chained_handler(port->irq_high,
  398. mx3_gpio_irq_handler);
  399. irq_set_handler_data(port->irq_high, port);
  400. }
  401. }
  402. err = bgpio_init(&port->bgc, &pdev->dev, 4,
  403. port->base + GPIO_PSR,
  404. port->base + GPIO_DR, NULL,
  405. port->base + GPIO_GDIR, NULL, 0);
  406. if (err)
  407. goto out_iounmap;
  408. port->bgc.gc.to_irq = mxc_gpio_to_irq;
  409. port->bgc.gc.base = (pdev->id < 0) ? of_alias_get_id(np, "gpio") * 32 :
  410. pdev->id * 32;
  411. err = gpiochip_add(&port->bgc.gc);
  412. if (err)
  413. goto out_bgpio_remove;
  414. irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
  415. if (irq_base < 0) {
  416. err = irq_base;
  417. goto out_gpiochip_remove;
  418. }
  419. port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
  420. &irq_domain_simple_ops, NULL);
  421. if (!port->domain) {
  422. err = -ENODEV;
  423. goto out_irqdesc_free;
  424. }
  425. /* gpio-mxc can be a generic irq chip */
  426. mxc_gpio_init_gc(port, irq_base);
  427. list_add_tail(&port->node, &mxc_gpio_ports);
  428. return 0;
  429. out_irqdesc_free:
  430. irq_free_descs(irq_base, 32);
  431. out_gpiochip_remove:
  432. WARN_ON(gpiochip_remove(&port->bgc.gc) < 0);
  433. out_bgpio_remove:
  434. bgpio_remove(&port->bgc);
  435. out_iounmap:
  436. iounmap(port->base);
  437. out_release_mem:
  438. release_mem_region(iores->start, resource_size(iores));
  439. out_kfree:
  440. kfree(port);
  441. dev_info(&pdev->dev, "%s failed with errno %d\n", __func__, err);
  442. return err;
  443. }
  444. static struct platform_driver mxc_gpio_driver = {
  445. .driver = {
  446. .name = "gpio-mxc",
  447. .owner = THIS_MODULE,
  448. .of_match_table = mxc_gpio_dt_ids,
  449. },
  450. .probe = mxc_gpio_probe,
  451. .id_table = mxc_gpio_devtype,
  452. };
  453. static int __init gpio_mxc_init(void)
  454. {
  455. return platform_driver_register(&mxc_gpio_driver);
  456. }
  457. postcore_initcall(gpio_mxc_init);
  458. MODULE_AUTHOR("Freescale Semiconductor, "
  459. "Daniel Mack <danielncaiaq.de>, "
  460. "Juergen Beisert <kernel@pengutronix.de>");
  461. MODULE_DESCRIPTION("Freescale MXC GPIO");
  462. MODULE_LICENSE("GPL");