svm.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Yaniv Kamay <yaniv@qumranet.com>
  10. * Avi Kivity <avi@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include "kvm_svm.h"
  17. #include "x86_emulate.h"
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/vmalloc.h>
  21. #include <linux/highmem.h>
  22. #include <linux/profile.h>
  23. #include <linux/sched.h>
  24. #include <asm/desc.h>
  25. MODULE_AUTHOR("Qumranet");
  26. MODULE_LICENSE("GPL");
  27. #define IOPM_ALLOC_ORDER 2
  28. #define MSRPM_ALLOC_ORDER 1
  29. #define DB_VECTOR 1
  30. #define UD_VECTOR 6
  31. #define GP_VECTOR 13
  32. #define DR7_GD_MASK (1 << 13)
  33. #define DR6_BD_MASK (1 << 13)
  34. #define SEG_TYPE_LDT 2
  35. #define SEG_TYPE_BUSY_TSS16 3
  36. #define KVM_EFER_LMA (1 << 10)
  37. #define KVM_EFER_LME (1 << 8)
  38. #define SVM_FEATURE_NPT (1 << 0)
  39. #define SVM_FEATURE_LBRV (1 << 1)
  40. #define SVM_DEATURE_SVML (1 << 2)
  41. unsigned long iopm_base;
  42. unsigned long msrpm_base;
  43. struct kvm_ldttss_desc {
  44. u16 limit0;
  45. u16 base0;
  46. unsigned base1 : 8, type : 5, dpl : 2, p : 1;
  47. unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
  48. u32 base3;
  49. u32 zero1;
  50. } __attribute__((packed));
  51. struct svm_cpu_data {
  52. int cpu;
  53. u64 asid_generation;
  54. u32 max_asid;
  55. u32 next_asid;
  56. struct kvm_ldttss_desc *tss_desc;
  57. struct page *save_area;
  58. };
  59. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  60. static uint32_t svm_features;
  61. struct svm_init_data {
  62. int cpu;
  63. int r;
  64. };
  65. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  66. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  67. #define MSRS_RANGE_SIZE 2048
  68. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  69. #define MAX_INST_SIZE 15
  70. static inline u32 svm_has(u32 feat)
  71. {
  72. return svm_features & feat;
  73. }
  74. static unsigned get_addr_size(struct kvm_vcpu *vcpu)
  75. {
  76. struct vmcb_save_area *sa = &vcpu->svm->vmcb->save;
  77. u16 cs_attrib;
  78. if (!(sa->cr0 & X86_CR0_PE) || (sa->rflags & X86_EFLAGS_VM))
  79. return 2;
  80. cs_attrib = sa->cs.attrib;
  81. return (cs_attrib & SVM_SELECTOR_L_MASK) ? 8 :
  82. (cs_attrib & SVM_SELECTOR_DB_MASK) ? 4 : 2;
  83. }
  84. static inline u8 pop_irq(struct kvm_vcpu *vcpu)
  85. {
  86. int word_index = __ffs(vcpu->irq_summary);
  87. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  88. int irq = word_index * BITS_PER_LONG + bit_index;
  89. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  90. if (!vcpu->irq_pending[word_index])
  91. clear_bit(word_index, &vcpu->irq_summary);
  92. return irq;
  93. }
  94. static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
  95. {
  96. set_bit(irq, vcpu->irq_pending);
  97. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  98. }
  99. static inline void clgi(void)
  100. {
  101. asm volatile (SVM_CLGI);
  102. }
  103. static inline void stgi(void)
  104. {
  105. asm volatile (SVM_STGI);
  106. }
  107. static inline void invlpga(unsigned long addr, u32 asid)
  108. {
  109. asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
  110. }
  111. static inline unsigned long kvm_read_cr2(void)
  112. {
  113. unsigned long cr2;
  114. asm volatile ("mov %%cr2, %0" : "=r" (cr2));
  115. return cr2;
  116. }
  117. static inline void kvm_write_cr2(unsigned long val)
  118. {
  119. asm volatile ("mov %0, %%cr2" :: "r" (val));
  120. }
  121. static inline unsigned long read_dr6(void)
  122. {
  123. unsigned long dr6;
  124. asm volatile ("mov %%dr6, %0" : "=r" (dr6));
  125. return dr6;
  126. }
  127. static inline void write_dr6(unsigned long val)
  128. {
  129. asm volatile ("mov %0, %%dr6" :: "r" (val));
  130. }
  131. static inline unsigned long read_dr7(void)
  132. {
  133. unsigned long dr7;
  134. asm volatile ("mov %%dr7, %0" : "=r" (dr7));
  135. return dr7;
  136. }
  137. static inline void write_dr7(unsigned long val)
  138. {
  139. asm volatile ("mov %0, %%dr7" :: "r" (val));
  140. }
  141. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  142. {
  143. vcpu->svm->asid_generation--;
  144. }
  145. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  146. {
  147. force_new_asid(vcpu);
  148. }
  149. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  150. {
  151. if (!(efer & KVM_EFER_LMA))
  152. efer &= ~KVM_EFER_LME;
  153. vcpu->svm->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
  154. vcpu->shadow_efer = efer;
  155. }
  156. static void svm_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  157. {
  158. vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  159. SVM_EVTINJ_VALID_ERR |
  160. SVM_EVTINJ_TYPE_EXEPT |
  161. GP_VECTOR;
  162. vcpu->svm->vmcb->control.event_inj_err = error_code;
  163. }
  164. static void inject_ud(struct kvm_vcpu *vcpu)
  165. {
  166. vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  167. SVM_EVTINJ_TYPE_EXEPT |
  168. UD_VECTOR;
  169. }
  170. static int is_page_fault(uint32_t info)
  171. {
  172. info &= SVM_EVTINJ_VEC_MASK | SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  173. return info == (PF_VECTOR | SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_EXEPT);
  174. }
  175. static int is_external_interrupt(u32 info)
  176. {
  177. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  178. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  179. }
  180. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  181. {
  182. if (!vcpu->svm->next_rip) {
  183. printk(KERN_DEBUG "%s: NOP\n", __FUNCTION__);
  184. return;
  185. }
  186. if (vcpu->svm->next_rip - vcpu->svm->vmcb->save.rip > 15) {
  187. printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
  188. __FUNCTION__,
  189. vcpu->svm->vmcb->save.rip,
  190. vcpu->svm->next_rip);
  191. }
  192. vcpu->rip = vcpu->svm->vmcb->save.rip = vcpu->svm->next_rip;
  193. vcpu->svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  194. vcpu->interrupt_window_open = 1;
  195. }
  196. static int has_svm(void)
  197. {
  198. uint32_t eax, ebx, ecx, edx;
  199. if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
  200. printk(KERN_INFO "has_svm: not amd\n");
  201. return 0;
  202. }
  203. cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
  204. if (eax < SVM_CPUID_FUNC) {
  205. printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
  206. return 0;
  207. }
  208. cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
  209. if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
  210. printk(KERN_DEBUG "has_svm: svm not available\n");
  211. return 0;
  212. }
  213. return 1;
  214. }
  215. static void svm_hardware_disable(void *garbage)
  216. {
  217. struct svm_cpu_data *svm_data
  218. = per_cpu(svm_data, raw_smp_processor_id());
  219. if (svm_data) {
  220. uint64_t efer;
  221. wrmsrl(MSR_VM_HSAVE_PA, 0);
  222. rdmsrl(MSR_EFER, efer);
  223. wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
  224. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  225. __free_page(svm_data->save_area);
  226. kfree(svm_data);
  227. }
  228. }
  229. static void svm_hardware_enable(void *garbage)
  230. {
  231. struct svm_cpu_data *svm_data;
  232. uint64_t efer;
  233. #ifdef CONFIG_X86_64
  234. struct desc_ptr gdt_descr;
  235. #else
  236. struct Xgt_desc_struct gdt_descr;
  237. #endif
  238. struct desc_struct *gdt;
  239. int me = raw_smp_processor_id();
  240. if (!has_svm()) {
  241. printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
  242. return;
  243. }
  244. svm_data = per_cpu(svm_data, me);
  245. if (!svm_data) {
  246. printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
  247. me);
  248. return;
  249. }
  250. svm_data->asid_generation = 1;
  251. svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  252. svm_data->next_asid = svm_data->max_asid + 1;
  253. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  254. asm volatile ( "sgdt %0" : "=m"(gdt_descr) );
  255. gdt = (struct desc_struct *)gdt_descr.address;
  256. svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  257. rdmsrl(MSR_EFER, efer);
  258. wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
  259. wrmsrl(MSR_VM_HSAVE_PA,
  260. page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
  261. }
  262. static int svm_cpu_init(int cpu)
  263. {
  264. struct svm_cpu_data *svm_data;
  265. int r;
  266. svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  267. if (!svm_data)
  268. return -ENOMEM;
  269. svm_data->cpu = cpu;
  270. svm_data->save_area = alloc_page(GFP_KERNEL);
  271. r = -ENOMEM;
  272. if (!svm_data->save_area)
  273. goto err_1;
  274. per_cpu(svm_data, cpu) = svm_data;
  275. return 0;
  276. err_1:
  277. kfree(svm_data);
  278. return r;
  279. }
  280. static int set_msr_interception(u32 *msrpm, unsigned msr,
  281. int read, int write)
  282. {
  283. int i;
  284. for (i = 0; i < NUM_MSR_MAPS; i++) {
  285. if (msr >= msrpm_ranges[i] &&
  286. msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
  287. u32 msr_offset = (i * MSRS_IN_RANGE + msr -
  288. msrpm_ranges[i]) * 2;
  289. u32 *base = msrpm + (msr_offset / 32);
  290. u32 msr_shift = msr_offset % 32;
  291. u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
  292. *base = (*base & ~(0x3 << msr_shift)) |
  293. (mask << msr_shift);
  294. return 1;
  295. }
  296. }
  297. printk(KERN_DEBUG "%s: not found 0x%x\n", __FUNCTION__, msr);
  298. return 0;
  299. }
  300. static __init int svm_hardware_setup(void)
  301. {
  302. int cpu;
  303. struct page *iopm_pages;
  304. struct page *msrpm_pages;
  305. void *iopm_va, *msrpm_va;
  306. int r;
  307. kvm_emulator_want_group7_invlpg();
  308. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  309. if (!iopm_pages)
  310. return -ENOMEM;
  311. iopm_va = page_address(iopm_pages);
  312. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  313. clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
  314. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  315. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  316. r = -ENOMEM;
  317. if (!msrpm_pages)
  318. goto err_1;
  319. msrpm_va = page_address(msrpm_pages);
  320. memset(msrpm_va, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  321. msrpm_base = page_to_pfn(msrpm_pages) << PAGE_SHIFT;
  322. #ifdef CONFIG_X86_64
  323. set_msr_interception(msrpm_va, MSR_GS_BASE, 1, 1);
  324. set_msr_interception(msrpm_va, MSR_FS_BASE, 1, 1);
  325. set_msr_interception(msrpm_va, MSR_KERNEL_GS_BASE, 1, 1);
  326. set_msr_interception(msrpm_va, MSR_LSTAR, 1, 1);
  327. set_msr_interception(msrpm_va, MSR_CSTAR, 1, 1);
  328. set_msr_interception(msrpm_va, MSR_SYSCALL_MASK, 1, 1);
  329. #endif
  330. set_msr_interception(msrpm_va, MSR_K6_STAR, 1, 1);
  331. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_CS, 1, 1);
  332. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_ESP, 1, 1);
  333. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_EIP, 1, 1);
  334. for_each_online_cpu(cpu) {
  335. r = svm_cpu_init(cpu);
  336. if (r)
  337. goto err_2;
  338. }
  339. return 0;
  340. err_2:
  341. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  342. msrpm_base = 0;
  343. err_1:
  344. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  345. iopm_base = 0;
  346. return r;
  347. }
  348. static __exit void svm_hardware_unsetup(void)
  349. {
  350. __free_pages(pfn_to_page(msrpm_base >> PAGE_SHIFT), MSRPM_ALLOC_ORDER);
  351. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  352. iopm_base = msrpm_base = 0;
  353. }
  354. static void init_seg(struct vmcb_seg *seg)
  355. {
  356. seg->selector = 0;
  357. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  358. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  359. seg->limit = 0xffff;
  360. seg->base = 0;
  361. }
  362. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  363. {
  364. seg->selector = 0;
  365. seg->attrib = SVM_SELECTOR_P_MASK | type;
  366. seg->limit = 0xffff;
  367. seg->base = 0;
  368. }
  369. static int svm_vcpu_setup(struct kvm_vcpu *vcpu)
  370. {
  371. return 0;
  372. }
  373. static void init_vmcb(struct vmcb *vmcb)
  374. {
  375. struct vmcb_control_area *control = &vmcb->control;
  376. struct vmcb_save_area *save = &vmcb->save;
  377. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  378. INTERCEPT_CR3_MASK |
  379. INTERCEPT_CR4_MASK;
  380. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  381. INTERCEPT_CR3_MASK |
  382. INTERCEPT_CR4_MASK;
  383. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  384. INTERCEPT_DR1_MASK |
  385. INTERCEPT_DR2_MASK |
  386. INTERCEPT_DR3_MASK;
  387. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  388. INTERCEPT_DR1_MASK |
  389. INTERCEPT_DR2_MASK |
  390. INTERCEPT_DR3_MASK |
  391. INTERCEPT_DR5_MASK |
  392. INTERCEPT_DR7_MASK;
  393. control->intercept_exceptions = 1 << PF_VECTOR;
  394. control->intercept = (1ULL << INTERCEPT_INTR) |
  395. (1ULL << INTERCEPT_NMI) |
  396. (1ULL << INTERCEPT_SMI) |
  397. /*
  398. * selective cr0 intercept bug?
  399. * 0: 0f 22 d8 mov %eax,%cr3
  400. * 3: 0f 20 c0 mov %cr0,%eax
  401. * 6: 0d 00 00 00 80 or $0x80000000,%eax
  402. * b: 0f 22 c0 mov %eax,%cr0
  403. * set cr3 ->interception
  404. * get cr0 ->interception
  405. * set cr0 -> no interception
  406. */
  407. /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
  408. (1ULL << INTERCEPT_CPUID) |
  409. (1ULL << INTERCEPT_HLT) |
  410. (1ULL << INTERCEPT_INVLPGA) |
  411. (1ULL << INTERCEPT_IOIO_PROT) |
  412. (1ULL << INTERCEPT_MSR_PROT) |
  413. (1ULL << INTERCEPT_TASK_SWITCH) |
  414. (1ULL << INTERCEPT_SHUTDOWN) |
  415. (1ULL << INTERCEPT_VMRUN) |
  416. (1ULL << INTERCEPT_VMMCALL) |
  417. (1ULL << INTERCEPT_VMLOAD) |
  418. (1ULL << INTERCEPT_VMSAVE) |
  419. (1ULL << INTERCEPT_STGI) |
  420. (1ULL << INTERCEPT_CLGI) |
  421. (1ULL << INTERCEPT_SKINIT) |
  422. (1ULL << INTERCEPT_MONITOR) |
  423. (1ULL << INTERCEPT_MWAIT);
  424. control->iopm_base_pa = iopm_base;
  425. control->msrpm_base_pa = msrpm_base;
  426. control->tsc_offset = 0;
  427. control->int_ctl = V_INTR_MASKING_MASK;
  428. init_seg(&save->es);
  429. init_seg(&save->ss);
  430. init_seg(&save->ds);
  431. init_seg(&save->fs);
  432. init_seg(&save->gs);
  433. save->cs.selector = 0xf000;
  434. /* Executable/Readable Code Segment */
  435. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  436. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  437. save->cs.limit = 0xffff;
  438. /*
  439. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  440. * be consistent with it.
  441. *
  442. * Replace when we have real mode working for vmx.
  443. */
  444. save->cs.base = 0xf0000;
  445. save->gdtr.limit = 0xffff;
  446. save->idtr.limit = 0xffff;
  447. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  448. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  449. save->efer = MSR_EFER_SVME_MASK;
  450. save->dr6 = 0xffff0ff0;
  451. save->dr7 = 0x400;
  452. save->rflags = 2;
  453. save->rip = 0x0000fff0;
  454. /*
  455. * cr0 val on cpu init should be 0x60000010, we enable cpu
  456. * cache by default. the orderly way is to enable cache in bios.
  457. */
  458. save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
  459. save->cr4 = X86_CR4_PAE;
  460. /* rdx = ?? */
  461. }
  462. static int svm_create_vcpu(struct kvm_vcpu *vcpu)
  463. {
  464. struct page *page;
  465. int r;
  466. r = -ENOMEM;
  467. vcpu->svm = kzalloc(sizeof *vcpu->svm, GFP_KERNEL);
  468. if (!vcpu->svm)
  469. goto out1;
  470. page = alloc_page(GFP_KERNEL);
  471. if (!page)
  472. goto out2;
  473. vcpu->svm->vmcb = page_address(page);
  474. clear_page(vcpu->svm->vmcb);
  475. vcpu->svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  476. vcpu->svm->asid_generation = 0;
  477. memset(vcpu->svm->db_regs, 0, sizeof(vcpu->svm->db_regs));
  478. init_vmcb(vcpu->svm->vmcb);
  479. fx_init(vcpu);
  480. vcpu->fpu_active = 1;
  481. vcpu->apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  482. if (vcpu->vcpu_id == 0)
  483. vcpu->apic_base |= MSR_IA32_APICBASE_BSP;
  484. return 0;
  485. out2:
  486. kfree(vcpu->svm);
  487. out1:
  488. return r;
  489. }
  490. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  491. {
  492. if (!vcpu->svm)
  493. return;
  494. if (vcpu->svm->vmcb)
  495. __free_page(pfn_to_page(vcpu->svm->vmcb_pa >> PAGE_SHIFT));
  496. kfree(vcpu->svm);
  497. }
  498. static void svm_vcpu_load(struct kvm_vcpu *vcpu)
  499. {
  500. int cpu, i;
  501. cpu = get_cpu();
  502. if (unlikely(cpu != vcpu->cpu)) {
  503. u64 tsc_this, delta;
  504. /*
  505. * Make sure that the guest sees a monotonically
  506. * increasing TSC.
  507. */
  508. rdtscll(tsc_this);
  509. delta = vcpu->host_tsc - tsc_this;
  510. vcpu->svm->vmcb->control.tsc_offset += delta;
  511. vcpu->cpu = cpu;
  512. }
  513. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  514. rdmsrl(host_save_user_msrs[i], vcpu->svm->host_user_msrs[i]);
  515. }
  516. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  517. {
  518. int i;
  519. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  520. wrmsrl(host_save_user_msrs[i], vcpu->svm->host_user_msrs[i]);
  521. rdtscll(vcpu->host_tsc);
  522. put_cpu();
  523. }
  524. static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
  525. {
  526. }
  527. static void svm_cache_regs(struct kvm_vcpu *vcpu)
  528. {
  529. vcpu->regs[VCPU_REGS_RAX] = vcpu->svm->vmcb->save.rax;
  530. vcpu->regs[VCPU_REGS_RSP] = vcpu->svm->vmcb->save.rsp;
  531. vcpu->rip = vcpu->svm->vmcb->save.rip;
  532. }
  533. static void svm_decache_regs(struct kvm_vcpu *vcpu)
  534. {
  535. vcpu->svm->vmcb->save.rax = vcpu->regs[VCPU_REGS_RAX];
  536. vcpu->svm->vmcb->save.rsp = vcpu->regs[VCPU_REGS_RSP];
  537. vcpu->svm->vmcb->save.rip = vcpu->rip;
  538. }
  539. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  540. {
  541. return vcpu->svm->vmcb->save.rflags;
  542. }
  543. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  544. {
  545. vcpu->svm->vmcb->save.rflags = rflags;
  546. }
  547. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  548. {
  549. struct vmcb_save_area *save = &vcpu->svm->vmcb->save;
  550. switch (seg) {
  551. case VCPU_SREG_CS: return &save->cs;
  552. case VCPU_SREG_DS: return &save->ds;
  553. case VCPU_SREG_ES: return &save->es;
  554. case VCPU_SREG_FS: return &save->fs;
  555. case VCPU_SREG_GS: return &save->gs;
  556. case VCPU_SREG_SS: return &save->ss;
  557. case VCPU_SREG_TR: return &save->tr;
  558. case VCPU_SREG_LDTR: return &save->ldtr;
  559. }
  560. BUG();
  561. return NULL;
  562. }
  563. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  564. {
  565. struct vmcb_seg *s = svm_seg(vcpu, seg);
  566. return s->base;
  567. }
  568. static void svm_get_segment(struct kvm_vcpu *vcpu,
  569. struct kvm_segment *var, int seg)
  570. {
  571. struct vmcb_seg *s = svm_seg(vcpu, seg);
  572. var->base = s->base;
  573. var->limit = s->limit;
  574. var->selector = s->selector;
  575. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  576. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  577. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  578. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  579. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  580. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  581. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  582. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  583. var->unusable = !var->present;
  584. }
  585. static void svm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  586. {
  587. struct vmcb_seg *s = svm_seg(vcpu, VCPU_SREG_CS);
  588. *db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  589. *l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  590. }
  591. static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  592. {
  593. dt->limit = vcpu->svm->vmcb->save.idtr.limit;
  594. dt->base = vcpu->svm->vmcb->save.idtr.base;
  595. }
  596. static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  597. {
  598. vcpu->svm->vmcb->save.idtr.limit = dt->limit;
  599. vcpu->svm->vmcb->save.idtr.base = dt->base ;
  600. }
  601. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  602. {
  603. dt->limit = vcpu->svm->vmcb->save.gdtr.limit;
  604. dt->base = vcpu->svm->vmcb->save.gdtr.base;
  605. }
  606. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  607. {
  608. vcpu->svm->vmcb->save.gdtr.limit = dt->limit;
  609. vcpu->svm->vmcb->save.gdtr.base = dt->base ;
  610. }
  611. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  612. {
  613. }
  614. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  615. {
  616. #ifdef CONFIG_X86_64
  617. if (vcpu->shadow_efer & KVM_EFER_LME) {
  618. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  619. vcpu->shadow_efer |= KVM_EFER_LMA;
  620. vcpu->svm->vmcb->save.efer |= KVM_EFER_LMA | KVM_EFER_LME;
  621. }
  622. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG) ) {
  623. vcpu->shadow_efer &= ~KVM_EFER_LMA;
  624. vcpu->svm->vmcb->save.efer &= ~(KVM_EFER_LMA | KVM_EFER_LME);
  625. }
  626. }
  627. #endif
  628. if ((vcpu->cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
  629. vcpu->svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  630. vcpu->fpu_active = 1;
  631. }
  632. vcpu->cr0 = cr0;
  633. cr0 |= X86_CR0_PG | X86_CR0_WP;
  634. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  635. vcpu->svm->vmcb->save.cr0 = cr0;
  636. }
  637. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  638. {
  639. vcpu->cr4 = cr4;
  640. vcpu->svm->vmcb->save.cr4 = cr4 | X86_CR4_PAE;
  641. }
  642. static void svm_set_segment(struct kvm_vcpu *vcpu,
  643. struct kvm_segment *var, int seg)
  644. {
  645. struct vmcb_seg *s = svm_seg(vcpu, seg);
  646. s->base = var->base;
  647. s->limit = var->limit;
  648. s->selector = var->selector;
  649. if (var->unusable)
  650. s->attrib = 0;
  651. else {
  652. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  653. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  654. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  655. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  656. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  657. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  658. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  659. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  660. }
  661. if (seg == VCPU_SREG_CS)
  662. vcpu->svm->vmcb->save.cpl
  663. = (vcpu->svm->vmcb->save.cs.attrib
  664. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  665. }
  666. /* FIXME:
  667. vcpu->svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
  668. vcpu->svm->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
  669. */
  670. static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  671. {
  672. return -EOPNOTSUPP;
  673. }
  674. static void load_host_msrs(struct kvm_vcpu *vcpu)
  675. {
  676. #ifdef CONFIG_X86_64
  677. wrmsrl(MSR_GS_BASE, vcpu->svm->host_gs_base);
  678. #endif
  679. }
  680. static void save_host_msrs(struct kvm_vcpu *vcpu)
  681. {
  682. #ifdef CONFIG_X86_64
  683. rdmsrl(MSR_GS_BASE, vcpu->svm->host_gs_base);
  684. #endif
  685. }
  686. static void new_asid(struct kvm_vcpu *vcpu, struct svm_cpu_data *svm_data)
  687. {
  688. if (svm_data->next_asid > svm_data->max_asid) {
  689. ++svm_data->asid_generation;
  690. svm_data->next_asid = 1;
  691. vcpu->svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  692. }
  693. vcpu->cpu = svm_data->cpu;
  694. vcpu->svm->asid_generation = svm_data->asid_generation;
  695. vcpu->svm->vmcb->control.asid = svm_data->next_asid++;
  696. }
  697. static void svm_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  698. {
  699. invlpga(address, vcpu->svm->vmcb->control.asid); // is needed?
  700. }
  701. static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
  702. {
  703. return vcpu->svm->db_regs[dr];
  704. }
  705. static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
  706. int *exception)
  707. {
  708. *exception = 0;
  709. if (vcpu->svm->vmcb->save.dr7 & DR7_GD_MASK) {
  710. vcpu->svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
  711. vcpu->svm->vmcb->save.dr6 |= DR6_BD_MASK;
  712. *exception = DB_VECTOR;
  713. return;
  714. }
  715. switch (dr) {
  716. case 0 ... 3:
  717. vcpu->svm->db_regs[dr] = value;
  718. return;
  719. case 4 ... 5:
  720. if (vcpu->cr4 & X86_CR4_DE) {
  721. *exception = UD_VECTOR;
  722. return;
  723. }
  724. case 7: {
  725. if (value & ~((1ULL << 32) - 1)) {
  726. *exception = GP_VECTOR;
  727. return;
  728. }
  729. vcpu->svm->vmcb->save.dr7 = value;
  730. return;
  731. }
  732. default:
  733. printk(KERN_DEBUG "%s: unexpected dr %u\n",
  734. __FUNCTION__, dr);
  735. *exception = UD_VECTOR;
  736. return;
  737. }
  738. }
  739. static int pf_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  740. {
  741. u32 exit_int_info = vcpu->svm->vmcb->control.exit_int_info;
  742. u64 fault_address;
  743. u32 error_code;
  744. enum emulation_result er;
  745. int r;
  746. if (is_external_interrupt(exit_int_info))
  747. push_irq(vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
  748. spin_lock(&vcpu->kvm->lock);
  749. fault_address = vcpu->svm->vmcb->control.exit_info_2;
  750. error_code = vcpu->svm->vmcb->control.exit_info_1;
  751. r = kvm_mmu_page_fault(vcpu, fault_address, error_code);
  752. if (r < 0) {
  753. spin_unlock(&vcpu->kvm->lock);
  754. return r;
  755. }
  756. if (!r) {
  757. spin_unlock(&vcpu->kvm->lock);
  758. return 1;
  759. }
  760. er = emulate_instruction(vcpu, kvm_run, fault_address, error_code);
  761. spin_unlock(&vcpu->kvm->lock);
  762. switch (er) {
  763. case EMULATE_DONE:
  764. return 1;
  765. case EMULATE_DO_MMIO:
  766. ++vcpu->stat.mmio_exits;
  767. return 0;
  768. case EMULATE_FAIL:
  769. vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
  770. break;
  771. default:
  772. BUG();
  773. }
  774. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  775. return 0;
  776. }
  777. static int nm_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  778. {
  779. vcpu->svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  780. if (!(vcpu->cr0 & X86_CR0_TS))
  781. vcpu->svm->vmcb->save.cr0 &= ~X86_CR0_TS;
  782. vcpu->fpu_active = 1;
  783. return 1;
  784. }
  785. static int shutdown_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  786. {
  787. /*
  788. * VMCB is undefined after a SHUTDOWN intercept
  789. * so reinitialize it.
  790. */
  791. clear_page(vcpu->svm->vmcb);
  792. init_vmcb(vcpu->svm->vmcb);
  793. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  794. return 0;
  795. }
  796. static int io_get_override(struct kvm_vcpu *vcpu,
  797. struct vmcb_seg **seg,
  798. int *addr_override)
  799. {
  800. u8 inst[MAX_INST_SIZE];
  801. unsigned ins_length;
  802. gva_t rip;
  803. int i;
  804. rip = vcpu->svm->vmcb->save.rip;
  805. ins_length = vcpu->svm->next_rip - rip;
  806. rip += vcpu->svm->vmcb->save.cs.base;
  807. if (ins_length > MAX_INST_SIZE)
  808. printk(KERN_DEBUG
  809. "%s: inst length err, cs base 0x%llx rip 0x%llx "
  810. "next rip 0x%llx ins_length %u\n",
  811. __FUNCTION__,
  812. vcpu->svm->vmcb->save.cs.base,
  813. vcpu->svm->vmcb->save.rip,
  814. vcpu->svm->vmcb->control.exit_info_2,
  815. ins_length);
  816. if (kvm_read_guest(vcpu, rip, ins_length, inst) != ins_length)
  817. /* #PF */
  818. return 0;
  819. *addr_override = 0;
  820. *seg = NULL;
  821. for (i = 0; i < ins_length; i++)
  822. switch (inst[i]) {
  823. case 0xf0:
  824. case 0xf2:
  825. case 0xf3:
  826. case 0x66:
  827. continue;
  828. case 0x67:
  829. *addr_override = 1;
  830. continue;
  831. case 0x2e:
  832. *seg = &vcpu->svm->vmcb->save.cs;
  833. continue;
  834. case 0x36:
  835. *seg = &vcpu->svm->vmcb->save.ss;
  836. continue;
  837. case 0x3e:
  838. *seg = &vcpu->svm->vmcb->save.ds;
  839. continue;
  840. case 0x26:
  841. *seg = &vcpu->svm->vmcb->save.es;
  842. continue;
  843. case 0x64:
  844. *seg = &vcpu->svm->vmcb->save.fs;
  845. continue;
  846. case 0x65:
  847. *seg = &vcpu->svm->vmcb->save.gs;
  848. continue;
  849. default:
  850. return 1;
  851. }
  852. printk(KERN_DEBUG "%s: unexpected\n", __FUNCTION__);
  853. return 0;
  854. }
  855. static unsigned long io_adress(struct kvm_vcpu *vcpu, int ins, gva_t *address)
  856. {
  857. unsigned long addr_mask;
  858. unsigned long *reg;
  859. struct vmcb_seg *seg;
  860. int addr_override;
  861. struct vmcb_save_area *save_area = &vcpu->svm->vmcb->save;
  862. u16 cs_attrib = save_area->cs.attrib;
  863. unsigned addr_size = get_addr_size(vcpu);
  864. if (!io_get_override(vcpu, &seg, &addr_override))
  865. return 0;
  866. if (addr_override)
  867. addr_size = (addr_size == 2) ? 4: (addr_size >> 1);
  868. if (ins) {
  869. reg = &vcpu->regs[VCPU_REGS_RDI];
  870. seg = &vcpu->svm->vmcb->save.es;
  871. } else {
  872. reg = &vcpu->regs[VCPU_REGS_RSI];
  873. seg = (seg) ? seg : &vcpu->svm->vmcb->save.ds;
  874. }
  875. addr_mask = ~0ULL >> (64 - (addr_size * 8));
  876. if ((cs_attrib & SVM_SELECTOR_L_MASK) &&
  877. !(vcpu->svm->vmcb->save.rflags & X86_EFLAGS_VM)) {
  878. *address = (*reg & addr_mask);
  879. return addr_mask;
  880. }
  881. if (!(seg->attrib & SVM_SELECTOR_P_SHIFT)) {
  882. svm_inject_gp(vcpu, 0);
  883. return 0;
  884. }
  885. *address = (*reg & addr_mask) + seg->base;
  886. return addr_mask;
  887. }
  888. static int io_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  889. {
  890. u32 io_info = vcpu->svm->vmcb->control.exit_info_1; //address size bug?
  891. int size, down, in, string, rep;
  892. unsigned port;
  893. unsigned long count;
  894. gva_t address = 0;
  895. ++vcpu->stat.io_exits;
  896. vcpu->svm->next_rip = vcpu->svm->vmcb->control.exit_info_2;
  897. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  898. port = io_info >> 16;
  899. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  900. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  901. rep = (io_info & SVM_IOIO_REP_MASK) != 0;
  902. count = 1;
  903. down = (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
  904. if (string) {
  905. unsigned addr_mask;
  906. addr_mask = io_adress(vcpu, in, &address);
  907. if (!addr_mask) {
  908. printk(KERN_DEBUG "%s: get io address failed\n",
  909. __FUNCTION__);
  910. return 1;
  911. }
  912. if (rep)
  913. count = vcpu->regs[VCPU_REGS_RCX] & addr_mask;
  914. }
  915. return kvm_setup_pio(vcpu, kvm_run, in, size, count, string, down,
  916. address, rep, port);
  917. }
  918. static int nop_on_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  919. {
  920. return 1;
  921. }
  922. static int halt_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  923. {
  924. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 1;
  925. skip_emulated_instruction(vcpu);
  926. return kvm_emulate_halt(vcpu);
  927. }
  928. static int vmmcall_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  929. {
  930. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 3;
  931. skip_emulated_instruction(vcpu);
  932. return kvm_hypercall(vcpu, kvm_run);
  933. }
  934. static int invalid_op_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  935. {
  936. inject_ud(vcpu);
  937. return 1;
  938. }
  939. static int task_switch_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  940. {
  941. printk(KERN_DEBUG "%s: task swiche is unsupported\n", __FUNCTION__);
  942. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  943. return 0;
  944. }
  945. static int cpuid_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  946. {
  947. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 2;
  948. kvm_emulate_cpuid(vcpu);
  949. return 1;
  950. }
  951. static int emulate_on_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  952. {
  953. if (emulate_instruction(vcpu, NULL, 0, 0) != EMULATE_DONE)
  954. printk(KERN_ERR "%s: failed\n", __FUNCTION__);
  955. return 1;
  956. }
  957. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  958. {
  959. switch (ecx) {
  960. case MSR_IA32_TIME_STAMP_COUNTER: {
  961. u64 tsc;
  962. rdtscll(tsc);
  963. *data = vcpu->svm->vmcb->control.tsc_offset + tsc;
  964. break;
  965. }
  966. case MSR_K6_STAR:
  967. *data = vcpu->svm->vmcb->save.star;
  968. break;
  969. #ifdef CONFIG_X86_64
  970. case MSR_LSTAR:
  971. *data = vcpu->svm->vmcb->save.lstar;
  972. break;
  973. case MSR_CSTAR:
  974. *data = vcpu->svm->vmcb->save.cstar;
  975. break;
  976. case MSR_KERNEL_GS_BASE:
  977. *data = vcpu->svm->vmcb->save.kernel_gs_base;
  978. break;
  979. case MSR_SYSCALL_MASK:
  980. *data = vcpu->svm->vmcb->save.sfmask;
  981. break;
  982. #endif
  983. case MSR_IA32_SYSENTER_CS:
  984. *data = vcpu->svm->vmcb->save.sysenter_cs;
  985. break;
  986. case MSR_IA32_SYSENTER_EIP:
  987. *data = vcpu->svm->vmcb->save.sysenter_eip;
  988. break;
  989. case MSR_IA32_SYSENTER_ESP:
  990. *data = vcpu->svm->vmcb->save.sysenter_esp;
  991. break;
  992. default:
  993. return kvm_get_msr_common(vcpu, ecx, data);
  994. }
  995. return 0;
  996. }
  997. static int rdmsr_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  998. {
  999. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1000. u64 data;
  1001. if (svm_get_msr(vcpu, ecx, &data))
  1002. svm_inject_gp(vcpu, 0);
  1003. else {
  1004. vcpu->svm->vmcb->save.rax = data & 0xffffffff;
  1005. vcpu->regs[VCPU_REGS_RDX] = data >> 32;
  1006. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 2;
  1007. skip_emulated_instruction(vcpu);
  1008. }
  1009. return 1;
  1010. }
  1011. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  1012. {
  1013. switch (ecx) {
  1014. case MSR_IA32_TIME_STAMP_COUNTER: {
  1015. u64 tsc;
  1016. rdtscll(tsc);
  1017. vcpu->svm->vmcb->control.tsc_offset = data - tsc;
  1018. break;
  1019. }
  1020. case MSR_K6_STAR:
  1021. vcpu->svm->vmcb->save.star = data;
  1022. break;
  1023. #ifdef CONFIG_X86_64
  1024. case MSR_LSTAR:
  1025. vcpu->svm->vmcb->save.lstar = data;
  1026. break;
  1027. case MSR_CSTAR:
  1028. vcpu->svm->vmcb->save.cstar = data;
  1029. break;
  1030. case MSR_KERNEL_GS_BASE:
  1031. vcpu->svm->vmcb->save.kernel_gs_base = data;
  1032. break;
  1033. case MSR_SYSCALL_MASK:
  1034. vcpu->svm->vmcb->save.sfmask = data;
  1035. break;
  1036. #endif
  1037. case MSR_IA32_SYSENTER_CS:
  1038. vcpu->svm->vmcb->save.sysenter_cs = data;
  1039. break;
  1040. case MSR_IA32_SYSENTER_EIP:
  1041. vcpu->svm->vmcb->save.sysenter_eip = data;
  1042. break;
  1043. case MSR_IA32_SYSENTER_ESP:
  1044. vcpu->svm->vmcb->save.sysenter_esp = data;
  1045. break;
  1046. default:
  1047. return kvm_set_msr_common(vcpu, ecx, data);
  1048. }
  1049. return 0;
  1050. }
  1051. static int wrmsr_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1052. {
  1053. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1054. u64 data = (vcpu->svm->vmcb->save.rax & -1u)
  1055. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1056. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 2;
  1057. if (svm_set_msr(vcpu, ecx, data))
  1058. svm_inject_gp(vcpu, 0);
  1059. else
  1060. skip_emulated_instruction(vcpu);
  1061. return 1;
  1062. }
  1063. static int msr_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1064. {
  1065. if (vcpu->svm->vmcb->control.exit_info_1)
  1066. return wrmsr_interception(vcpu, kvm_run);
  1067. else
  1068. return rdmsr_interception(vcpu, kvm_run);
  1069. }
  1070. static int interrupt_window_interception(struct kvm_vcpu *vcpu,
  1071. struct kvm_run *kvm_run)
  1072. {
  1073. /*
  1074. * If the user space waits to inject interrupts, exit as soon as
  1075. * possible
  1076. */
  1077. if (kvm_run->request_interrupt_window &&
  1078. !vcpu->irq_summary) {
  1079. ++vcpu->stat.irq_window_exits;
  1080. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1081. return 0;
  1082. }
  1083. return 1;
  1084. }
  1085. static int (*svm_exit_handlers[])(struct kvm_vcpu *vcpu,
  1086. struct kvm_run *kvm_run) = {
  1087. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  1088. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  1089. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  1090. /* for now: */
  1091. [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
  1092. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  1093. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  1094. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  1095. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  1096. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  1097. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  1098. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  1099. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  1100. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  1101. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  1102. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  1103. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  1104. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  1105. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  1106. [SVM_EXIT_INTR] = nop_on_interception,
  1107. [SVM_EXIT_NMI] = nop_on_interception,
  1108. [SVM_EXIT_SMI] = nop_on_interception,
  1109. [SVM_EXIT_INIT] = nop_on_interception,
  1110. [SVM_EXIT_VINTR] = interrupt_window_interception,
  1111. /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
  1112. [SVM_EXIT_CPUID] = cpuid_interception,
  1113. [SVM_EXIT_HLT] = halt_interception,
  1114. [SVM_EXIT_INVLPG] = emulate_on_interception,
  1115. [SVM_EXIT_INVLPGA] = invalid_op_interception,
  1116. [SVM_EXIT_IOIO] = io_interception,
  1117. [SVM_EXIT_MSR] = msr_interception,
  1118. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  1119. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  1120. [SVM_EXIT_VMRUN] = invalid_op_interception,
  1121. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  1122. [SVM_EXIT_VMLOAD] = invalid_op_interception,
  1123. [SVM_EXIT_VMSAVE] = invalid_op_interception,
  1124. [SVM_EXIT_STGI] = invalid_op_interception,
  1125. [SVM_EXIT_CLGI] = invalid_op_interception,
  1126. [SVM_EXIT_SKINIT] = invalid_op_interception,
  1127. [SVM_EXIT_MONITOR] = invalid_op_interception,
  1128. [SVM_EXIT_MWAIT] = invalid_op_interception,
  1129. };
  1130. static int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1131. {
  1132. u32 exit_code = vcpu->svm->vmcb->control.exit_code;
  1133. if (is_external_interrupt(vcpu->svm->vmcb->control.exit_int_info) &&
  1134. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR)
  1135. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  1136. "exit_code 0x%x\n",
  1137. __FUNCTION__, vcpu->svm->vmcb->control.exit_int_info,
  1138. exit_code);
  1139. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  1140. || svm_exit_handlers[exit_code] == 0) {
  1141. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1142. kvm_run->hw.hardware_exit_reason = exit_code;
  1143. return 0;
  1144. }
  1145. return svm_exit_handlers[exit_code](vcpu, kvm_run);
  1146. }
  1147. static void reload_tss(struct kvm_vcpu *vcpu)
  1148. {
  1149. int cpu = raw_smp_processor_id();
  1150. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1151. svm_data->tss_desc->type = 9; //available 32/64-bit TSS
  1152. load_TR_desc();
  1153. }
  1154. static void pre_svm_run(struct kvm_vcpu *vcpu)
  1155. {
  1156. int cpu = raw_smp_processor_id();
  1157. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1158. vcpu->svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  1159. if (vcpu->cpu != cpu ||
  1160. vcpu->svm->asid_generation != svm_data->asid_generation)
  1161. new_asid(vcpu, svm_data);
  1162. }
  1163. static inline void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1164. {
  1165. struct vmcb_control_area *control;
  1166. control = &vcpu->svm->vmcb->control;
  1167. control->int_vector = pop_irq(vcpu);
  1168. control->int_ctl &= ~V_INTR_PRIO_MASK;
  1169. control->int_ctl |= V_IRQ_MASK |
  1170. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  1171. }
  1172. static void kvm_reput_irq(struct kvm_vcpu *vcpu)
  1173. {
  1174. struct vmcb_control_area *control = &vcpu->svm->vmcb->control;
  1175. if (control->int_ctl & V_IRQ_MASK) {
  1176. control->int_ctl &= ~V_IRQ_MASK;
  1177. push_irq(vcpu, control->int_vector);
  1178. }
  1179. vcpu->interrupt_window_open =
  1180. !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
  1181. }
  1182. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1183. struct kvm_run *kvm_run)
  1184. {
  1185. struct vmcb_control_area *control = &vcpu->svm->vmcb->control;
  1186. vcpu->interrupt_window_open =
  1187. (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  1188. (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1189. if (vcpu->interrupt_window_open && vcpu->irq_summary)
  1190. /*
  1191. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1192. */
  1193. kvm_do_inject_irq(vcpu);
  1194. /*
  1195. * Interrupts blocked. Wait for unblock.
  1196. */
  1197. if (!vcpu->interrupt_window_open &&
  1198. (vcpu->irq_summary || kvm_run->request_interrupt_window)) {
  1199. control->intercept |= 1ULL << INTERCEPT_VINTR;
  1200. } else
  1201. control->intercept &= ~(1ULL << INTERCEPT_VINTR);
  1202. }
  1203. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  1204. struct kvm_run *kvm_run)
  1205. {
  1206. kvm_run->ready_for_interrupt_injection = (vcpu->interrupt_window_open &&
  1207. vcpu->irq_summary == 0);
  1208. kvm_run->if_flag = (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_IF) != 0;
  1209. kvm_run->cr8 = vcpu->cr8;
  1210. kvm_run->apic_base = vcpu->apic_base;
  1211. }
  1212. /*
  1213. * Check if userspace requested an interrupt window, and that the
  1214. * interrupt window is open.
  1215. *
  1216. * No need to exit to userspace if we already have an interrupt queued.
  1217. */
  1218. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  1219. struct kvm_run *kvm_run)
  1220. {
  1221. return (!vcpu->irq_summary &&
  1222. kvm_run->request_interrupt_window &&
  1223. vcpu->interrupt_window_open &&
  1224. (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1225. }
  1226. static void save_db_regs(unsigned long *db_regs)
  1227. {
  1228. asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
  1229. asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
  1230. asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
  1231. asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
  1232. }
  1233. static void load_db_regs(unsigned long *db_regs)
  1234. {
  1235. asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
  1236. asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
  1237. asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
  1238. asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
  1239. }
  1240. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  1241. {
  1242. force_new_asid(vcpu);
  1243. }
  1244. static int svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1245. {
  1246. u16 fs_selector;
  1247. u16 gs_selector;
  1248. u16 ldt_selector;
  1249. int r;
  1250. again:
  1251. r = kvm_mmu_reload(vcpu);
  1252. if (unlikely(r))
  1253. return r;
  1254. if (!vcpu->mmio_read_completed)
  1255. do_interrupt_requests(vcpu, kvm_run);
  1256. clgi();
  1257. vcpu->guest_mode = 1;
  1258. if (vcpu->requests)
  1259. if (test_and_clear_bit(KVM_TLB_FLUSH, &vcpu->requests))
  1260. svm_flush_tlb(vcpu);
  1261. pre_svm_run(vcpu);
  1262. save_host_msrs(vcpu);
  1263. fs_selector = read_fs();
  1264. gs_selector = read_gs();
  1265. ldt_selector = read_ldt();
  1266. vcpu->svm->host_cr2 = kvm_read_cr2();
  1267. vcpu->svm->host_dr6 = read_dr6();
  1268. vcpu->svm->host_dr7 = read_dr7();
  1269. vcpu->svm->vmcb->save.cr2 = vcpu->cr2;
  1270. if (vcpu->svm->vmcb->save.dr7 & 0xff) {
  1271. write_dr7(0);
  1272. save_db_regs(vcpu->svm->host_db_regs);
  1273. load_db_regs(vcpu->svm->db_regs);
  1274. }
  1275. if (vcpu->fpu_active) {
  1276. fx_save(vcpu->host_fx_image);
  1277. fx_restore(vcpu->guest_fx_image);
  1278. }
  1279. asm volatile (
  1280. #ifdef CONFIG_X86_64
  1281. "push %%rbx; push %%rcx; push %%rdx;"
  1282. "push %%rsi; push %%rdi; push %%rbp;"
  1283. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1284. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1285. #else
  1286. "push %%ebx; push %%ecx; push %%edx;"
  1287. "push %%esi; push %%edi; push %%ebp;"
  1288. #endif
  1289. #ifdef CONFIG_X86_64
  1290. "mov %c[rbx](%[vcpu]), %%rbx \n\t"
  1291. "mov %c[rcx](%[vcpu]), %%rcx \n\t"
  1292. "mov %c[rdx](%[vcpu]), %%rdx \n\t"
  1293. "mov %c[rsi](%[vcpu]), %%rsi \n\t"
  1294. "mov %c[rdi](%[vcpu]), %%rdi \n\t"
  1295. "mov %c[rbp](%[vcpu]), %%rbp \n\t"
  1296. "mov %c[r8](%[vcpu]), %%r8 \n\t"
  1297. "mov %c[r9](%[vcpu]), %%r9 \n\t"
  1298. "mov %c[r10](%[vcpu]), %%r10 \n\t"
  1299. "mov %c[r11](%[vcpu]), %%r11 \n\t"
  1300. "mov %c[r12](%[vcpu]), %%r12 \n\t"
  1301. "mov %c[r13](%[vcpu]), %%r13 \n\t"
  1302. "mov %c[r14](%[vcpu]), %%r14 \n\t"
  1303. "mov %c[r15](%[vcpu]), %%r15 \n\t"
  1304. #else
  1305. "mov %c[rbx](%[vcpu]), %%ebx \n\t"
  1306. "mov %c[rcx](%[vcpu]), %%ecx \n\t"
  1307. "mov %c[rdx](%[vcpu]), %%edx \n\t"
  1308. "mov %c[rsi](%[vcpu]), %%esi \n\t"
  1309. "mov %c[rdi](%[vcpu]), %%edi \n\t"
  1310. "mov %c[rbp](%[vcpu]), %%ebp \n\t"
  1311. #endif
  1312. #ifdef CONFIG_X86_64
  1313. /* Enter guest mode */
  1314. "push %%rax \n\t"
  1315. "mov %c[svm](%[vcpu]), %%rax \n\t"
  1316. "mov %c[vmcb](%%rax), %%rax \n\t"
  1317. SVM_VMLOAD "\n\t"
  1318. SVM_VMRUN "\n\t"
  1319. SVM_VMSAVE "\n\t"
  1320. "pop %%rax \n\t"
  1321. #else
  1322. /* Enter guest mode */
  1323. "push %%eax \n\t"
  1324. "mov %c[svm](%[vcpu]), %%eax \n\t"
  1325. "mov %c[vmcb](%%eax), %%eax \n\t"
  1326. SVM_VMLOAD "\n\t"
  1327. SVM_VMRUN "\n\t"
  1328. SVM_VMSAVE "\n\t"
  1329. "pop %%eax \n\t"
  1330. #endif
  1331. /* Save guest registers, load host registers */
  1332. #ifdef CONFIG_X86_64
  1333. "mov %%rbx, %c[rbx](%[vcpu]) \n\t"
  1334. "mov %%rcx, %c[rcx](%[vcpu]) \n\t"
  1335. "mov %%rdx, %c[rdx](%[vcpu]) \n\t"
  1336. "mov %%rsi, %c[rsi](%[vcpu]) \n\t"
  1337. "mov %%rdi, %c[rdi](%[vcpu]) \n\t"
  1338. "mov %%rbp, %c[rbp](%[vcpu]) \n\t"
  1339. "mov %%r8, %c[r8](%[vcpu]) \n\t"
  1340. "mov %%r9, %c[r9](%[vcpu]) \n\t"
  1341. "mov %%r10, %c[r10](%[vcpu]) \n\t"
  1342. "mov %%r11, %c[r11](%[vcpu]) \n\t"
  1343. "mov %%r12, %c[r12](%[vcpu]) \n\t"
  1344. "mov %%r13, %c[r13](%[vcpu]) \n\t"
  1345. "mov %%r14, %c[r14](%[vcpu]) \n\t"
  1346. "mov %%r15, %c[r15](%[vcpu]) \n\t"
  1347. "pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1348. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1349. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1350. "pop %%rdx; pop %%rcx; pop %%rbx; \n\t"
  1351. #else
  1352. "mov %%ebx, %c[rbx](%[vcpu]) \n\t"
  1353. "mov %%ecx, %c[rcx](%[vcpu]) \n\t"
  1354. "mov %%edx, %c[rdx](%[vcpu]) \n\t"
  1355. "mov %%esi, %c[rsi](%[vcpu]) \n\t"
  1356. "mov %%edi, %c[rdi](%[vcpu]) \n\t"
  1357. "mov %%ebp, %c[rbp](%[vcpu]) \n\t"
  1358. "pop %%ebp; pop %%edi; pop %%esi;"
  1359. "pop %%edx; pop %%ecx; pop %%ebx; \n\t"
  1360. #endif
  1361. :
  1362. : [vcpu]"a"(vcpu),
  1363. [svm]"i"(offsetof(struct kvm_vcpu, svm)),
  1364. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  1365. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  1366. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  1367. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  1368. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  1369. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  1370. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP]))
  1371. #ifdef CONFIG_X86_64
  1372. ,[r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
  1373. [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
  1374. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  1375. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  1376. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  1377. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  1378. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  1379. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15]))
  1380. #endif
  1381. : "cc", "memory" );
  1382. vcpu->guest_mode = 0;
  1383. if (vcpu->fpu_active) {
  1384. fx_save(vcpu->guest_fx_image);
  1385. fx_restore(vcpu->host_fx_image);
  1386. }
  1387. if ((vcpu->svm->vmcb->save.dr7 & 0xff))
  1388. load_db_regs(vcpu->svm->host_db_regs);
  1389. vcpu->cr2 = vcpu->svm->vmcb->save.cr2;
  1390. write_dr6(vcpu->svm->host_dr6);
  1391. write_dr7(vcpu->svm->host_dr7);
  1392. kvm_write_cr2(vcpu->svm->host_cr2);
  1393. load_fs(fs_selector);
  1394. load_gs(gs_selector);
  1395. load_ldt(ldt_selector);
  1396. load_host_msrs(vcpu);
  1397. reload_tss(vcpu);
  1398. /*
  1399. * Profile KVM exit RIPs:
  1400. */
  1401. if (unlikely(prof_on == KVM_PROFILING))
  1402. profile_hit(KVM_PROFILING,
  1403. (void *)(unsigned long)vcpu->svm->vmcb->save.rip);
  1404. stgi();
  1405. kvm_reput_irq(vcpu);
  1406. vcpu->svm->next_rip = 0;
  1407. if (vcpu->svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  1408. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1409. kvm_run->fail_entry.hardware_entry_failure_reason
  1410. = vcpu->svm->vmcb->control.exit_code;
  1411. post_kvm_run_save(vcpu, kvm_run);
  1412. return 0;
  1413. }
  1414. r = handle_exit(vcpu, kvm_run);
  1415. if (r > 0) {
  1416. if (signal_pending(current)) {
  1417. ++vcpu->stat.signal_exits;
  1418. post_kvm_run_save(vcpu, kvm_run);
  1419. kvm_run->exit_reason = KVM_EXIT_INTR;
  1420. return -EINTR;
  1421. }
  1422. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  1423. ++vcpu->stat.request_irq_exits;
  1424. post_kvm_run_save(vcpu, kvm_run);
  1425. kvm_run->exit_reason = KVM_EXIT_INTR;
  1426. return -EINTR;
  1427. }
  1428. kvm_resched(vcpu);
  1429. goto again;
  1430. }
  1431. post_kvm_run_save(vcpu, kvm_run);
  1432. return r;
  1433. }
  1434. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  1435. {
  1436. vcpu->svm->vmcb->save.cr3 = root;
  1437. force_new_asid(vcpu);
  1438. if (vcpu->fpu_active) {
  1439. vcpu->svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  1440. vcpu->svm->vmcb->save.cr0 |= X86_CR0_TS;
  1441. vcpu->fpu_active = 0;
  1442. }
  1443. }
  1444. static void svm_inject_page_fault(struct kvm_vcpu *vcpu,
  1445. unsigned long addr,
  1446. uint32_t err_code)
  1447. {
  1448. uint32_t exit_int_info = vcpu->svm->vmcb->control.exit_int_info;
  1449. ++vcpu->stat.pf_guest;
  1450. if (is_page_fault(exit_int_info)) {
  1451. vcpu->svm->vmcb->control.event_inj_err = 0;
  1452. vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1453. SVM_EVTINJ_VALID_ERR |
  1454. SVM_EVTINJ_TYPE_EXEPT |
  1455. DF_VECTOR;
  1456. return;
  1457. }
  1458. vcpu->cr2 = addr;
  1459. vcpu->svm->vmcb->save.cr2 = addr;
  1460. vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1461. SVM_EVTINJ_VALID_ERR |
  1462. SVM_EVTINJ_TYPE_EXEPT |
  1463. PF_VECTOR;
  1464. vcpu->svm->vmcb->control.event_inj_err = err_code;
  1465. }
  1466. static int is_disabled(void)
  1467. {
  1468. u64 vm_cr;
  1469. rdmsrl(MSR_VM_CR, vm_cr);
  1470. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  1471. return 1;
  1472. return 0;
  1473. }
  1474. static void
  1475. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1476. {
  1477. /*
  1478. * Patch in the VMMCALL instruction:
  1479. */
  1480. hypercall[0] = 0x0f;
  1481. hypercall[1] = 0x01;
  1482. hypercall[2] = 0xd9;
  1483. hypercall[3] = 0xc3;
  1484. }
  1485. static struct kvm_arch_ops svm_arch_ops = {
  1486. .cpu_has_kvm_support = has_svm,
  1487. .disabled_by_bios = is_disabled,
  1488. .hardware_setup = svm_hardware_setup,
  1489. .hardware_unsetup = svm_hardware_unsetup,
  1490. .hardware_enable = svm_hardware_enable,
  1491. .hardware_disable = svm_hardware_disable,
  1492. .vcpu_create = svm_create_vcpu,
  1493. .vcpu_free = svm_free_vcpu,
  1494. .vcpu_load = svm_vcpu_load,
  1495. .vcpu_put = svm_vcpu_put,
  1496. .vcpu_decache = svm_vcpu_decache,
  1497. .set_guest_debug = svm_guest_debug,
  1498. .get_msr = svm_get_msr,
  1499. .set_msr = svm_set_msr,
  1500. .get_segment_base = svm_get_segment_base,
  1501. .get_segment = svm_get_segment,
  1502. .set_segment = svm_set_segment,
  1503. .get_cs_db_l_bits = svm_get_cs_db_l_bits,
  1504. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  1505. .set_cr0 = svm_set_cr0,
  1506. .set_cr3 = svm_set_cr3,
  1507. .set_cr4 = svm_set_cr4,
  1508. .set_efer = svm_set_efer,
  1509. .get_idt = svm_get_idt,
  1510. .set_idt = svm_set_idt,
  1511. .get_gdt = svm_get_gdt,
  1512. .set_gdt = svm_set_gdt,
  1513. .get_dr = svm_get_dr,
  1514. .set_dr = svm_set_dr,
  1515. .cache_regs = svm_cache_regs,
  1516. .decache_regs = svm_decache_regs,
  1517. .get_rflags = svm_get_rflags,
  1518. .set_rflags = svm_set_rflags,
  1519. .invlpg = svm_invlpg,
  1520. .tlb_flush = svm_flush_tlb,
  1521. .inject_page_fault = svm_inject_page_fault,
  1522. .inject_gp = svm_inject_gp,
  1523. .run = svm_vcpu_run,
  1524. .skip_emulated_instruction = skip_emulated_instruction,
  1525. .vcpu_setup = svm_vcpu_setup,
  1526. .patch_hypercall = svm_patch_hypercall,
  1527. };
  1528. static int __init svm_init(void)
  1529. {
  1530. return kvm_init_arch(&svm_arch_ops, THIS_MODULE);
  1531. }
  1532. static void __exit svm_exit(void)
  1533. {
  1534. kvm_exit_arch();
  1535. }
  1536. module_init(svm_init)
  1537. module_exit(svm_exit)