Kconfig 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. menu "Memory management options"
  2. config QUICKLIST
  3. def_bool y
  4. config MMU
  5. bool "Support for memory management hardware"
  6. depends on !CPU_SH2
  7. default y
  8. help
  9. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  10. boot on these systems, this option must not be set.
  11. On other systems (such as the SH-3 and 4) where an MMU exists,
  12. turning this off will boot the kernel on these machines with the
  13. MMU implicitly switched off.
  14. config PAGE_OFFSET
  15. hex
  16. default "0x80000000" if MMU && SUPERH32
  17. default "0x20000000" if MMU && SUPERH64
  18. default "0x00000000"
  19. config FORCE_MAX_ZONEORDER
  20. int "Maximum zone order"
  21. range 9 64 if PAGE_SIZE_16KB
  22. default "9" if PAGE_SIZE_16KB
  23. range 7 64 if PAGE_SIZE_64KB
  24. default "7" if PAGE_SIZE_64KB
  25. range 11 64
  26. default "14" if !MMU
  27. default "11"
  28. help
  29. The kernel memory allocator divides physically contiguous memory
  30. blocks into "zones", where each zone is a power of two number of
  31. pages. This option selects the largest power of two that the kernel
  32. keeps in the memory allocator. If you need to allocate very large
  33. blocks of physically contiguous memory, then you may need to
  34. increase this value.
  35. This config option is actually maximum order plus one. For example,
  36. a value of 11 means that the largest free memory block is 2^10 pages.
  37. The page size is not necessarily 4KB. Keep this in mind when
  38. choosing a value for this option.
  39. config MEMORY_START
  40. hex "Physical memory start address"
  41. default "0x08000000"
  42. ---help---
  43. Computers built with Hitachi SuperH processors always
  44. map the ROM starting at address zero. But the processor
  45. does not specify the range that RAM takes.
  46. The physical memory (RAM) start address will be automatically
  47. set to 08000000. Other platforms, such as the Solution Engine
  48. boards typically map RAM at 0C000000.
  49. Tweak this only when porting to a new machine which does not
  50. already have a defconfig. Changing it from the known correct
  51. value on any of the known systems will only lead to disaster.
  52. config MEMORY_SIZE
  53. hex "Physical memory size"
  54. default "0x04000000"
  55. help
  56. This sets the default memory size assumed by your SH kernel. It can
  57. be overridden as normal by the 'mem=' argument on the kernel command
  58. line. If unsure, consult your board specifications or just leave it
  59. as 0x04000000 which was the default value before this became
  60. configurable.
  61. # Physical addressing modes
  62. config 29BIT
  63. def_bool !32BIT
  64. depends on SUPERH32
  65. config 32BIT
  66. bool
  67. default y if CPU_SH5
  68. config PMB
  69. bool "Support 32-bit physical addressing through PMB"
  70. depends on MMU && EXPERIMENTAL && CPU_SH4A && !CPU_SH4AL_DSP
  71. select 32BIT
  72. help
  73. If you say Y here, physical addressing will be extended to
  74. 32-bits through the SH-4A PMB. If this is not set, legacy
  75. 29-bit physical addressing will be used.
  76. config PMB_LEGACY
  77. bool "Support legacy boot mappings for PMB"
  78. depends on PMB
  79. select 32BIT
  80. help
  81. If this option is enabled, fixed PMB mappings are inherited
  82. from the boot loader, and the kernel does not attempt dynamic
  83. management. This is the closest to legacy 29-bit physical mode,
  84. and allows systems to support up to 512MiB of system memory.
  85. config X2TLB
  86. def_bool y
  87. depends on (CPU_SHX2 || CPU_SHX3) && MMU
  88. config VSYSCALL
  89. bool "Support vsyscall page"
  90. depends on MMU && (CPU_SH3 || CPU_SH4)
  91. default y
  92. help
  93. This will enable support for the kernel mapping a vDSO page
  94. in process space, and subsequently handing down the entry point
  95. to the libc through the ELF auxiliary vector.
  96. From the kernel side this is used for the signal trampoline.
  97. For systems with an MMU that can afford to give up a page,
  98. (the default value) say Y.
  99. config NUMA
  100. bool "Non Uniform Memory Access (NUMA) Support"
  101. depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
  102. default n
  103. help
  104. Some SH systems have many various memories scattered around
  105. the address space, each with varying latencies. This enables
  106. support for these blocks by binding them to nodes and allowing
  107. memory policies to be used for prioritizing and controlling
  108. allocation behaviour.
  109. config NODES_SHIFT
  110. int
  111. default "3" if CPU_SUBTYPE_SHX3
  112. default "1"
  113. depends on NEED_MULTIPLE_NODES
  114. config ARCH_FLATMEM_ENABLE
  115. def_bool y
  116. depends on !NUMA
  117. config ARCH_SPARSEMEM_ENABLE
  118. def_bool y
  119. select SPARSEMEM_STATIC
  120. config ARCH_SPARSEMEM_DEFAULT
  121. def_bool y
  122. config MAX_ACTIVE_REGIONS
  123. int
  124. default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
  125. default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
  126. CPU_SUBTYPE_SH7785)
  127. default "1"
  128. config ARCH_POPULATES_NODE_MAP
  129. def_bool y
  130. config ARCH_SELECT_MEMORY_MODEL
  131. def_bool y
  132. config ARCH_ENABLE_MEMORY_HOTPLUG
  133. def_bool y
  134. depends on SPARSEMEM && MMU
  135. config ARCH_ENABLE_MEMORY_HOTREMOVE
  136. def_bool y
  137. depends on SPARSEMEM && MMU
  138. config ARCH_MEMORY_PROBE
  139. def_bool y
  140. depends on MEMORY_HOTPLUG
  141. config IOREMAP_FIXED
  142. def_bool y
  143. depends on X2TLB || SUPERH64
  144. choice
  145. prompt "Kernel page size"
  146. default PAGE_SIZE_4KB
  147. config PAGE_SIZE_4KB
  148. bool "4kB"
  149. help
  150. This is the default page size used by all SuperH CPUs.
  151. config PAGE_SIZE_8KB
  152. bool "8kB"
  153. depends on !MMU || X2TLB
  154. help
  155. This enables 8kB pages as supported by SH-X2 and later MMUs.
  156. config PAGE_SIZE_16KB
  157. bool "16kB"
  158. depends on !MMU
  159. help
  160. This enables 16kB pages on MMU-less SH systems.
  161. config PAGE_SIZE_64KB
  162. bool "64kB"
  163. depends on !MMU || CPU_SH4 || CPU_SH5
  164. help
  165. This enables support for 64kB pages, possible on all SH-4
  166. CPUs and later.
  167. endchoice
  168. choice
  169. prompt "HugeTLB page size"
  170. depends on HUGETLB_PAGE
  171. default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
  172. default HUGETLB_PAGE_SIZE_64K
  173. config HUGETLB_PAGE_SIZE_64K
  174. bool "64kB"
  175. depends on !PAGE_SIZE_64KB
  176. config HUGETLB_PAGE_SIZE_256K
  177. bool "256kB"
  178. depends on X2TLB
  179. config HUGETLB_PAGE_SIZE_1MB
  180. bool "1MB"
  181. config HUGETLB_PAGE_SIZE_4MB
  182. bool "4MB"
  183. depends on X2TLB
  184. config HUGETLB_PAGE_SIZE_64MB
  185. bool "64MB"
  186. depends on X2TLB
  187. config HUGETLB_PAGE_SIZE_512MB
  188. bool "512MB"
  189. depends on CPU_SH5
  190. endchoice
  191. source "mm/Kconfig"
  192. config SCHED_MC
  193. bool "Multi-core scheduler support"
  194. depends on SMP
  195. default y
  196. help
  197. Multi-core scheduler support improves the CPU scheduler's decision
  198. making when dealing with multi-core CPU chips at a cost of slightly
  199. increased overhead in some places. If unsure say N here.
  200. endmenu
  201. menu "Cache configuration"
  202. config SH7705_CACHE_32KB
  203. bool "Enable 32KB cache size for SH7705"
  204. depends on CPU_SUBTYPE_SH7705
  205. default y
  206. choice
  207. prompt "Cache mode"
  208. default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
  209. default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
  210. config CACHE_WRITEBACK
  211. bool "Write-back"
  212. config CACHE_WRITETHROUGH
  213. bool "Write-through"
  214. help
  215. Selecting this option will configure the caches in write-through
  216. mode, as opposed to the default write-back configuration.
  217. Since there's sill some aliasing issues on SH-4, this option will
  218. unfortunately still require the majority of flushing functions to
  219. be implemented to deal with aliasing.
  220. If unsure, say N.
  221. config CACHE_OFF
  222. bool "Off"
  223. endchoice
  224. endmenu