dev-spi.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /* linux/arch/arm/mach-s5pc100/dev-spi.c
  2. *
  3. * Copyright (C) 2010 Samsung Electronics Co. Ltd.
  4. * Jaswinder Singh <jassi.brar@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/dma-mapping.h>
  12. #include <linux/gpio.h>
  13. #include <mach/dma.h>
  14. #include <mach/map.h>
  15. #include <mach/spi-clocks.h>
  16. #include <mach/irqs.h>
  17. #include <plat/s3c64xx-spi.h>
  18. #include <plat/gpio-cfg.h>
  19. #include <plat/irqs.h>
  20. static char *spi_src_clks[] = {
  21. [S5PC100_SPI_SRCCLK_PCLK] = "pclk",
  22. [S5PC100_SPI_SRCCLK_48M] = "spi_48m",
  23. [S5PC100_SPI_SRCCLK_SPIBUS] = "spi_bus",
  24. };
  25. /* SPI Controller platform_devices */
  26. /* Since we emulate multi-cs capability, we do not touch the CS.
  27. * The emulated CS is toggled by board specific mechanism, as it can
  28. * be either some immediate GPIO or some signal out of some other
  29. * chip in between ... or some yet another way.
  30. * We simply do not assume anything about CS.
  31. */
  32. static int s5pc100_spi_cfg_gpio(struct platform_device *pdev)
  33. {
  34. switch (pdev->id) {
  35. case 0:
  36. s3c_gpio_cfgall_range(S5PC100_GPB(0), 3,
  37. S3C_GPIO_SFN(2), S3C_GPIO_PULL_UP);
  38. break;
  39. case 1:
  40. s3c_gpio_cfgall_range(S5PC100_GPB(4), 3,
  41. S3C_GPIO_SFN(2), S3C_GPIO_PULL_UP);
  42. break;
  43. case 2:
  44. s3c_gpio_cfgpin(S5PC100_GPG3(0), S3C_GPIO_SFN(3));
  45. s3c_gpio_setpull(S5PC100_GPG3(0), S3C_GPIO_PULL_UP);
  46. s3c_gpio_cfgall_range(S5PC100_GPB(2), 2,
  47. S3C_GPIO_SFN(3), S3C_GPIO_PULL_UP);
  48. break;
  49. default:
  50. dev_err(&pdev->dev, "Invalid SPI Controller number!");
  51. return -EINVAL;
  52. }
  53. return 0;
  54. }
  55. static struct resource s5pc100_spi0_resource[] = {
  56. [0] = {
  57. .start = S5PC100_PA_SPI0,
  58. .end = S5PC100_PA_SPI0 + 0x100 - 1,
  59. .flags = IORESOURCE_MEM,
  60. },
  61. [1] = {
  62. .start = DMACH_SPI0_TX,
  63. .end = DMACH_SPI0_TX,
  64. .flags = IORESOURCE_DMA,
  65. },
  66. [2] = {
  67. .start = DMACH_SPI0_RX,
  68. .end = DMACH_SPI0_RX,
  69. .flags = IORESOURCE_DMA,
  70. },
  71. [3] = {
  72. .start = IRQ_SPI0,
  73. .end = IRQ_SPI0,
  74. .flags = IORESOURCE_IRQ,
  75. },
  76. };
  77. static struct s3c64xx_spi_info s5pc100_spi0_pdata = {
  78. .cfg_gpio = s5pc100_spi_cfg_gpio,
  79. .fifo_lvl_mask = 0x7f,
  80. .rx_lvl_offset = 13,
  81. .high_speed = 1,
  82. };
  83. static u64 spi_dmamask = DMA_BIT_MASK(32);
  84. struct platform_device s5pc100_device_spi0 = {
  85. .name = "s3c64xx-spi",
  86. .id = 0,
  87. .num_resources = ARRAY_SIZE(s5pc100_spi0_resource),
  88. .resource = s5pc100_spi0_resource,
  89. .dev = {
  90. .dma_mask = &spi_dmamask,
  91. .coherent_dma_mask = DMA_BIT_MASK(32),
  92. .platform_data = &s5pc100_spi0_pdata,
  93. },
  94. };
  95. static struct resource s5pc100_spi1_resource[] = {
  96. [0] = {
  97. .start = S5PC100_PA_SPI1,
  98. .end = S5PC100_PA_SPI1 + 0x100 - 1,
  99. .flags = IORESOURCE_MEM,
  100. },
  101. [1] = {
  102. .start = DMACH_SPI1_TX,
  103. .end = DMACH_SPI1_TX,
  104. .flags = IORESOURCE_DMA,
  105. },
  106. [2] = {
  107. .start = DMACH_SPI1_RX,
  108. .end = DMACH_SPI1_RX,
  109. .flags = IORESOURCE_DMA,
  110. },
  111. [3] = {
  112. .start = IRQ_SPI1,
  113. .end = IRQ_SPI1,
  114. .flags = IORESOURCE_IRQ,
  115. },
  116. };
  117. static struct s3c64xx_spi_info s5pc100_spi1_pdata = {
  118. .cfg_gpio = s5pc100_spi_cfg_gpio,
  119. .fifo_lvl_mask = 0x7f,
  120. .rx_lvl_offset = 13,
  121. .high_speed = 1,
  122. };
  123. struct platform_device s5pc100_device_spi1 = {
  124. .name = "s3c64xx-spi",
  125. .id = 1,
  126. .num_resources = ARRAY_SIZE(s5pc100_spi1_resource),
  127. .resource = s5pc100_spi1_resource,
  128. .dev = {
  129. .dma_mask = &spi_dmamask,
  130. .coherent_dma_mask = DMA_BIT_MASK(32),
  131. .platform_data = &s5pc100_spi1_pdata,
  132. },
  133. };
  134. static struct resource s5pc100_spi2_resource[] = {
  135. [0] = {
  136. .start = S5PC100_PA_SPI2,
  137. .end = S5PC100_PA_SPI2 + 0x100 - 1,
  138. .flags = IORESOURCE_MEM,
  139. },
  140. [1] = {
  141. .start = DMACH_SPI2_TX,
  142. .end = DMACH_SPI2_TX,
  143. .flags = IORESOURCE_DMA,
  144. },
  145. [2] = {
  146. .start = DMACH_SPI2_RX,
  147. .end = DMACH_SPI2_RX,
  148. .flags = IORESOURCE_DMA,
  149. },
  150. [3] = {
  151. .start = IRQ_SPI2,
  152. .end = IRQ_SPI2,
  153. .flags = IORESOURCE_IRQ,
  154. },
  155. };
  156. static struct s3c64xx_spi_info s5pc100_spi2_pdata = {
  157. .cfg_gpio = s5pc100_spi_cfg_gpio,
  158. .fifo_lvl_mask = 0x7f,
  159. .rx_lvl_offset = 13,
  160. .high_speed = 1,
  161. };
  162. struct platform_device s5pc100_device_spi2 = {
  163. .name = "s3c64xx-spi",
  164. .id = 2,
  165. .num_resources = ARRAY_SIZE(s5pc100_spi2_resource),
  166. .resource = s5pc100_spi2_resource,
  167. .dev = {
  168. .dma_mask = &spi_dmamask,
  169. .coherent_dma_mask = DMA_BIT_MASK(32),
  170. .platform_data = &s5pc100_spi2_pdata,
  171. },
  172. };
  173. void __init s5pc100_spi_set_info(int cntrlr, int src_clk_nr, int num_cs)
  174. {
  175. struct s3c64xx_spi_info *pd;
  176. /* Reject invalid configuration */
  177. if (!num_cs || src_clk_nr < 0
  178. || src_clk_nr > S5PC100_SPI_SRCCLK_SPIBUS) {
  179. printk(KERN_ERR "%s: Invalid SPI configuration\n", __func__);
  180. return;
  181. }
  182. switch (cntrlr) {
  183. case 0:
  184. pd = &s5pc100_spi0_pdata;
  185. break;
  186. case 1:
  187. pd = &s5pc100_spi1_pdata;
  188. break;
  189. case 2:
  190. pd = &s5pc100_spi2_pdata;
  191. break;
  192. default:
  193. printk(KERN_ERR "%s: Invalid SPI controller(%d)\n",
  194. __func__, cntrlr);
  195. return;
  196. }
  197. pd->num_cs = num_cs;
  198. pd->src_clk_nr = src_clk_nr;
  199. pd->src_clk_name = spi_src_clks[src_clk_nr];
  200. }