qlcnic_ctx.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #include "qlcnic.h"
  25. static u32
  26. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  27. {
  28. u32 rsp;
  29. int timeout = 0;
  30. do {
  31. /* give atleast 1ms for firmware to respond */
  32. msleep(1);
  33. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  34. return QLCNIC_CDRP_RSP_TIMEOUT;
  35. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  36. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  37. return rsp;
  38. }
  39. u32
  40. qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  41. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  42. {
  43. u32 rsp;
  44. u32 signature;
  45. u32 rcode = QLCNIC_RCODE_SUCCESS;
  46. struct pci_dev *pdev = adapter->pdev;
  47. signature = QLCNIC_CDRP_SIGNATURE_MAKE(pci_fn, version);
  48. /* Acquire semaphore before accessing CRB */
  49. if (qlcnic_api_lock(adapter))
  50. return QLCNIC_RCODE_TIMEOUT;
  51. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  52. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, arg1);
  53. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, arg2);
  54. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, arg3);
  55. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET, QLCNIC_CDRP_FORM_CMD(cmd));
  56. rsp = qlcnic_poll_rsp(adapter);
  57. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  58. dev_err(&pdev->dev, "card response timeout.\n");
  59. rcode = QLCNIC_RCODE_TIMEOUT;
  60. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  61. rcode = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  62. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  63. rcode);
  64. }
  65. /* Release semaphore */
  66. qlcnic_api_unlock(adapter);
  67. return rcode;
  68. }
  69. int
  70. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  71. {
  72. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  73. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  74. if (qlcnic_issue_cmd(adapter,
  75. adapter->ahw.pci_func,
  76. adapter->fw_hal_version,
  77. recv_ctx->context_id,
  78. mtu,
  79. 0,
  80. QLCNIC_CDRP_CMD_SET_MTU)) {
  81. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  82. return -EIO;
  83. }
  84. }
  85. return 0;
  86. }
  87. static int
  88. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  89. {
  90. void *addr;
  91. struct qlcnic_hostrq_rx_ctx *prq;
  92. struct qlcnic_cardrsp_rx_ctx *prsp;
  93. struct qlcnic_hostrq_rds_ring *prq_rds;
  94. struct qlcnic_hostrq_sds_ring *prq_sds;
  95. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  96. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  97. struct qlcnic_host_rds_ring *rds_ring;
  98. struct qlcnic_host_sds_ring *sds_ring;
  99. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  100. u64 phys_addr;
  101. int i, nrds_rings, nsds_rings;
  102. size_t rq_size, rsp_size;
  103. u32 cap, reg, val, reg2;
  104. int err;
  105. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  106. nrds_rings = adapter->max_rds_rings;
  107. nsds_rings = adapter->max_sds_rings;
  108. rq_size =
  109. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  110. nsds_rings);
  111. rsp_size =
  112. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  113. nsds_rings);
  114. addr = pci_alloc_consistent(adapter->pdev,
  115. rq_size, &hostrq_phys_addr);
  116. if (addr == NULL)
  117. return -ENOMEM;
  118. prq = (struct qlcnic_hostrq_rx_ctx *)addr;
  119. addr = pci_alloc_consistent(adapter->pdev,
  120. rsp_size, &cardrsp_phys_addr);
  121. if (addr == NULL) {
  122. err = -ENOMEM;
  123. goto out_free_rq;
  124. }
  125. prsp = (struct qlcnic_cardrsp_rx_ctx *)addr;
  126. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  127. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  128. | QLCNIC_CAP0_VALIDOFF);
  129. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  130. prq->valid_field_offset = offsetof(struct qlcnic_hostrq_rx_ctx,
  131. msix_handler);
  132. prq->txrx_sds_binding = nsds_rings - 1;
  133. prq->capabilities[0] = cpu_to_le32(cap);
  134. prq->host_int_crb_mode =
  135. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  136. prq->host_rds_crb_mode =
  137. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  138. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  139. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  140. prq->rds_ring_offset = cpu_to_le32(0);
  141. val = le32_to_cpu(prq->rds_ring_offset) +
  142. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  143. prq->sds_ring_offset = cpu_to_le32(val);
  144. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  145. le32_to_cpu(prq->rds_ring_offset));
  146. for (i = 0; i < nrds_rings; i++) {
  147. rds_ring = &recv_ctx->rds_rings[i];
  148. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  149. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  150. prq_rds[i].ring_kind = cpu_to_le32(i);
  151. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  152. }
  153. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  154. le32_to_cpu(prq->sds_ring_offset));
  155. for (i = 0; i < nsds_rings; i++) {
  156. sds_ring = &recv_ctx->sds_rings[i];
  157. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  158. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  159. prq_sds[i].msi_index = cpu_to_le16(i);
  160. }
  161. phys_addr = hostrq_phys_addr;
  162. err = qlcnic_issue_cmd(adapter,
  163. adapter->ahw.pci_func,
  164. adapter->fw_hal_version,
  165. (u32)(phys_addr >> 32),
  166. (u32)(phys_addr & 0xffffffff),
  167. rq_size,
  168. QLCNIC_CDRP_CMD_CREATE_RX_CTX);
  169. if (err) {
  170. dev_err(&adapter->pdev->dev,
  171. "Failed to create rx ctx in firmware%d\n", err);
  172. goto out_free_rsp;
  173. }
  174. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  175. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  176. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  177. rds_ring = &recv_ctx->rds_rings[i];
  178. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  179. if (adapter->fw_hal_version == QLCNIC_FW_BASE)
  180. rds_ring->crb_rcv_producer = qlcnic_get_ioaddr(adapter,
  181. QLCNIC_REG(reg - 0x200));
  182. else
  183. rds_ring->crb_rcv_producer = adapter->ahw.pci_base0 +
  184. reg;
  185. }
  186. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  187. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  188. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  189. sds_ring = &recv_ctx->sds_rings[i];
  190. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  191. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  192. if (adapter->fw_hal_version == QLCNIC_FW_BASE) {
  193. sds_ring->crb_sts_consumer = qlcnic_get_ioaddr(adapter,
  194. QLCNIC_REG(reg - 0x200));
  195. sds_ring->crb_intr_mask = qlcnic_get_ioaddr(adapter,
  196. QLCNIC_REG(reg2 - 0x200));
  197. } else {
  198. sds_ring->crb_sts_consumer = adapter->ahw.pci_base0 +
  199. reg;
  200. sds_ring->crb_intr_mask = adapter->ahw.pci_base0 + reg2;
  201. }
  202. }
  203. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  204. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  205. recv_ctx->virt_port = prsp->virt_port;
  206. out_free_rsp:
  207. pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
  208. out_free_rq:
  209. pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
  210. return err;
  211. }
  212. static void
  213. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  214. {
  215. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  216. if (qlcnic_issue_cmd(adapter,
  217. adapter->ahw.pci_func,
  218. adapter->fw_hal_version,
  219. recv_ctx->context_id,
  220. QLCNIC_DESTROY_CTX_RESET,
  221. 0,
  222. QLCNIC_CDRP_CMD_DESTROY_RX_CTX)) {
  223. dev_err(&adapter->pdev->dev,
  224. "Failed to destroy rx ctx in firmware\n");
  225. }
  226. }
  227. static int
  228. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  229. {
  230. struct qlcnic_hostrq_tx_ctx *prq;
  231. struct qlcnic_hostrq_cds_ring *prq_cds;
  232. struct qlcnic_cardrsp_tx_ctx *prsp;
  233. void *rq_addr, *rsp_addr;
  234. size_t rq_size, rsp_size;
  235. u32 temp;
  236. int err;
  237. u64 phys_addr;
  238. dma_addr_t rq_phys_addr, rsp_phys_addr;
  239. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  240. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  241. rq_addr = pci_alloc_consistent(adapter->pdev,
  242. rq_size, &rq_phys_addr);
  243. if (!rq_addr)
  244. return -ENOMEM;
  245. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  246. rsp_addr = pci_alloc_consistent(adapter->pdev,
  247. rsp_size, &rsp_phys_addr);
  248. if (!rsp_addr) {
  249. err = -ENOMEM;
  250. goto out_free_rq;
  251. }
  252. memset(rq_addr, 0, rq_size);
  253. prq = (struct qlcnic_hostrq_tx_ctx *)rq_addr;
  254. memset(rsp_addr, 0, rsp_size);
  255. prsp = (struct qlcnic_cardrsp_tx_ctx *)rsp_addr;
  256. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  257. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  258. QLCNIC_CAP0_LSO);
  259. prq->capabilities[0] = cpu_to_le32(temp);
  260. prq->host_int_crb_mode =
  261. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  262. prq->interrupt_ctl = 0;
  263. prq->msi_index = 0;
  264. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  265. prq_cds = &prq->cds_ring;
  266. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  267. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  268. phys_addr = rq_phys_addr;
  269. err = qlcnic_issue_cmd(adapter,
  270. adapter->ahw.pci_func,
  271. adapter->fw_hal_version,
  272. (u32)(phys_addr >> 32),
  273. ((u32)phys_addr & 0xffffffff),
  274. rq_size,
  275. QLCNIC_CDRP_CMD_CREATE_TX_CTX);
  276. if (err == QLCNIC_RCODE_SUCCESS) {
  277. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  278. if (adapter->fw_hal_version == QLCNIC_FW_BASE)
  279. tx_ring->crb_cmd_producer = qlcnic_get_ioaddr(adapter,
  280. QLCNIC_REG(temp - 0x200));
  281. else
  282. tx_ring->crb_cmd_producer = adapter->ahw.pci_base0 +
  283. temp;
  284. adapter->tx_context_id =
  285. le16_to_cpu(prsp->context_id);
  286. } else {
  287. dev_err(&adapter->pdev->dev,
  288. "Failed to create tx ctx in firmware%d\n", err);
  289. err = -EIO;
  290. }
  291. pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
  292. out_free_rq:
  293. pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
  294. return err;
  295. }
  296. static void
  297. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  298. {
  299. if (qlcnic_issue_cmd(adapter,
  300. adapter->ahw.pci_func,
  301. adapter->fw_hal_version,
  302. adapter->tx_context_id,
  303. QLCNIC_DESTROY_CTX_RESET,
  304. 0,
  305. QLCNIC_CDRP_CMD_DESTROY_TX_CTX)) {
  306. dev_err(&adapter->pdev->dev,
  307. "Failed to destroy tx ctx in firmware\n");
  308. }
  309. }
  310. int
  311. qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val)
  312. {
  313. if (qlcnic_issue_cmd(adapter,
  314. adapter->ahw.pci_func,
  315. adapter->fw_hal_version,
  316. reg,
  317. 0,
  318. 0,
  319. QLCNIC_CDRP_CMD_READ_PHY)) {
  320. return -EIO;
  321. }
  322. return QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  323. }
  324. int
  325. qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val)
  326. {
  327. return qlcnic_issue_cmd(adapter,
  328. adapter->ahw.pci_func,
  329. adapter->fw_hal_version,
  330. reg,
  331. val,
  332. 0,
  333. QLCNIC_CDRP_CMD_WRITE_PHY);
  334. }
  335. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  336. {
  337. void *addr;
  338. int err;
  339. int ring;
  340. struct qlcnic_recv_context *recv_ctx;
  341. struct qlcnic_host_rds_ring *rds_ring;
  342. struct qlcnic_host_sds_ring *sds_ring;
  343. struct qlcnic_host_tx_ring *tx_ring;
  344. struct pci_dev *pdev = adapter->pdev;
  345. recv_ctx = &adapter->recv_ctx;
  346. tx_ring = adapter->tx_ring;
  347. tx_ring->hw_consumer = (__le32 *)pci_alloc_consistent(pdev, sizeof(u32),
  348. &tx_ring->hw_cons_phys_addr);
  349. if (tx_ring->hw_consumer == NULL) {
  350. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  351. return -ENOMEM;
  352. }
  353. *(tx_ring->hw_consumer) = 0;
  354. /* cmd desc ring */
  355. addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
  356. &tx_ring->phys_addr);
  357. if (addr == NULL) {
  358. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  359. err = -ENOMEM;
  360. goto err_out_free;
  361. }
  362. tx_ring->desc_head = (struct cmd_desc_type0 *)addr;
  363. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  364. rds_ring = &recv_ctx->rds_rings[ring];
  365. addr = pci_alloc_consistent(adapter->pdev,
  366. RCV_DESC_RINGSIZE(rds_ring),
  367. &rds_ring->phys_addr);
  368. if (addr == NULL) {
  369. dev_err(&pdev->dev,
  370. "failed to allocate rds ring [%d]\n", ring);
  371. err = -ENOMEM;
  372. goto err_out_free;
  373. }
  374. rds_ring->desc_head = (struct rcv_desc *)addr;
  375. }
  376. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  377. sds_ring = &recv_ctx->sds_rings[ring];
  378. addr = pci_alloc_consistent(adapter->pdev,
  379. STATUS_DESC_RINGSIZE(sds_ring),
  380. &sds_ring->phys_addr);
  381. if (addr == NULL) {
  382. dev_err(&pdev->dev,
  383. "failed to allocate sds ring [%d]\n", ring);
  384. err = -ENOMEM;
  385. goto err_out_free;
  386. }
  387. sds_ring->desc_head = (struct status_desc *)addr;
  388. }
  389. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  390. if (err)
  391. goto err_out_free;
  392. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  393. if (err)
  394. goto err_out_free;
  395. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  396. return 0;
  397. err_out_free:
  398. qlcnic_free_hw_resources(adapter);
  399. return err;
  400. }
  401. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  402. {
  403. struct qlcnic_recv_context *recv_ctx;
  404. struct qlcnic_host_rds_ring *rds_ring;
  405. struct qlcnic_host_sds_ring *sds_ring;
  406. struct qlcnic_host_tx_ring *tx_ring;
  407. int ring;
  408. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  409. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  410. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  411. /* Allow dma queues to drain after context reset */
  412. msleep(20);
  413. }
  414. recv_ctx = &adapter->recv_ctx;
  415. tx_ring = adapter->tx_ring;
  416. if (tx_ring->hw_consumer != NULL) {
  417. pci_free_consistent(adapter->pdev,
  418. sizeof(u32),
  419. tx_ring->hw_consumer,
  420. tx_ring->hw_cons_phys_addr);
  421. tx_ring->hw_consumer = NULL;
  422. }
  423. if (tx_ring->desc_head != NULL) {
  424. pci_free_consistent(adapter->pdev,
  425. TX_DESC_RINGSIZE(tx_ring),
  426. tx_ring->desc_head, tx_ring->phys_addr);
  427. tx_ring->desc_head = NULL;
  428. }
  429. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  430. rds_ring = &recv_ctx->rds_rings[ring];
  431. if (rds_ring->desc_head != NULL) {
  432. pci_free_consistent(adapter->pdev,
  433. RCV_DESC_RINGSIZE(rds_ring),
  434. rds_ring->desc_head,
  435. rds_ring->phys_addr);
  436. rds_ring->desc_head = NULL;
  437. }
  438. }
  439. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  440. sds_ring = &recv_ctx->sds_rings[ring];
  441. if (sds_ring->desc_head != NULL) {
  442. pci_free_consistent(adapter->pdev,
  443. STATUS_DESC_RINGSIZE(sds_ring),
  444. sds_ring->desc_head,
  445. sds_ring->phys_addr);
  446. sds_ring->desc_head = NULL;
  447. }
  448. }
  449. }
  450. /* Set MAC address of a NIC partition */
  451. int qlcnic_set_mac_address(struct qlcnic_adapter *adapter, u8* mac)
  452. {
  453. int err = 0;
  454. u32 arg1, arg2, arg3;
  455. arg1 = adapter->ahw.pci_func | BIT_9;
  456. arg2 = mac[0] | (mac[1] << 8) | (mac[2] << 16) | (mac[3] << 24);
  457. arg3 = mac[4] | (mac[5] << 16);
  458. err = qlcnic_issue_cmd(adapter,
  459. adapter->ahw.pci_func,
  460. adapter->fw_hal_version,
  461. arg1,
  462. arg2,
  463. arg3,
  464. QLCNIC_CDRP_CMD_MAC_ADDRESS);
  465. if (err != QLCNIC_RCODE_SUCCESS) {
  466. dev_err(&adapter->pdev->dev,
  467. "Failed to set mac address%d\n", err);
  468. err = -EIO;
  469. }
  470. return err;
  471. }
  472. /* Get MAC address of a NIC partition */
  473. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  474. {
  475. int err;
  476. u32 arg1;
  477. arg1 = adapter->ahw.pci_func | BIT_8;
  478. err = qlcnic_issue_cmd(adapter,
  479. adapter->ahw.pci_func,
  480. adapter->fw_hal_version,
  481. arg1,
  482. 0,
  483. 0,
  484. QLCNIC_CDRP_CMD_MAC_ADDRESS);
  485. if (err == QLCNIC_RCODE_SUCCESS)
  486. qlcnic_fetch_mac(adapter, QLCNIC_ARG1_CRB_OFFSET,
  487. QLCNIC_ARG2_CRB_OFFSET, 0, mac);
  488. else {
  489. dev_err(&adapter->pdev->dev,
  490. "Failed to get mac address%d\n", err);
  491. err = -EIO;
  492. }
  493. return err;
  494. }
  495. /* Get info of a NIC partition */
  496. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter, u8 func_id)
  497. {
  498. int err;
  499. dma_addr_t nic_dma_t;
  500. struct qlcnic_info *nic_info;
  501. void *nic_info_addr;
  502. size_t nic_size = sizeof(struct qlcnic_info);
  503. nic_info_addr = pci_alloc_consistent(adapter->pdev,
  504. nic_size, &nic_dma_t);
  505. if (!nic_info_addr)
  506. return -ENOMEM;
  507. memset(nic_info_addr, 0, nic_size);
  508. nic_info = (struct qlcnic_info *) nic_info_addr;
  509. err = qlcnic_issue_cmd(adapter,
  510. adapter->ahw.pci_func,
  511. adapter->fw_hal_version,
  512. MSD(nic_dma_t),
  513. LSD(nic_dma_t),
  514. (func_id << 16 | nic_size),
  515. QLCNIC_CDRP_CMD_GET_NIC_INFO);
  516. if (err == QLCNIC_RCODE_SUCCESS) {
  517. adapter->physical_port = le16_to_cpu(nic_info->phys_port);
  518. adapter->switch_mode = le16_to_cpu(nic_info->switch_mode);
  519. adapter->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  520. adapter->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  521. adapter->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  522. adapter->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  523. adapter->max_mtu = le16_to_cpu(nic_info->max_mtu);
  524. adapter->capabilities = le32_to_cpu(nic_info->capabilities);
  525. adapter->max_mac_filters = nic_info->max_mac_filters;
  526. if (adapter->capabilities & BIT_6)
  527. adapter->flags |= QLCNIC_ESWITCH_ENABLED;
  528. else
  529. adapter->flags &= ~QLCNIC_ESWITCH_ENABLED;
  530. dev_info(&adapter->pdev->dev,
  531. "phy port: %d switch_mode: %d,\n"
  532. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  533. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  534. adapter->physical_port, adapter->switch_mode,
  535. adapter->max_tx_ques, adapter->max_rx_ques,
  536. adapter->min_tx_bw, adapter->max_tx_bw,
  537. adapter->max_mtu, adapter->capabilities);
  538. } else {
  539. dev_err(&adapter->pdev->dev,
  540. "Failed to get nic info%d\n", err);
  541. err = -EIO;
  542. }
  543. pci_free_consistent(adapter->pdev, nic_size, nic_info_addr, nic_dma_t);
  544. return err;
  545. }
  546. /* Configure a NIC partition */
  547. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  548. {
  549. int err = -EIO;
  550. u32 func_state;
  551. dma_addr_t nic_dma_t;
  552. void *nic_info_addr;
  553. struct qlcnic_info *nic_info;
  554. size_t nic_size = sizeof(struct qlcnic_info);
  555. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  556. return err;
  557. if (qlcnic_api_lock(adapter))
  558. return err;
  559. func_state = QLCRD32(adapter, QLCNIC_CRB_DEV_REF_COUNT);
  560. if (QLC_DEV_CHECK_ACTIVE(func_state, nic->pci_func)) {
  561. qlcnic_api_unlock(adapter);
  562. return err;
  563. }
  564. qlcnic_api_unlock(adapter);
  565. nic_info_addr = pci_alloc_consistent(adapter->pdev, nic_size,
  566. &nic_dma_t);
  567. if (!nic_info_addr)
  568. return -ENOMEM;
  569. memset(nic_info_addr, 0, nic_size);
  570. nic_info = (struct qlcnic_info *)nic_info_addr;
  571. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  572. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  573. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  574. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  575. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  576. nic_info->max_mac_filters = nic->max_mac_filters;
  577. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  578. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  579. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  580. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  581. err = qlcnic_issue_cmd(adapter,
  582. adapter->ahw.pci_func,
  583. adapter->fw_hal_version,
  584. MSD(nic_dma_t),
  585. LSD(nic_dma_t),
  586. nic_size,
  587. QLCNIC_CDRP_CMD_SET_NIC_INFO);
  588. if (err != QLCNIC_RCODE_SUCCESS) {
  589. dev_err(&adapter->pdev->dev,
  590. "Failed to set nic info%d\n", err);
  591. err = -EIO;
  592. }
  593. pci_free_consistent(adapter->pdev, nic_size, nic_info_addr, nic_dma_t);
  594. return err;
  595. }
  596. /* Get PCI Info of a partition */
  597. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter)
  598. {
  599. int err = 0, i;
  600. dma_addr_t pci_info_dma_t;
  601. struct qlcnic_pci_info *npar;
  602. void *pci_info_addr;
  603. size_t npar_size = sizeof(struct qlcnic_pci_info);
  604. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  605. pci_info_addr = pci_alloc_consistent(adapter->pdev, pci_size,
  606. &pci_info_dma_t);
  607. if (!pci_info_addr)
  608. return -ENOMEM;
  609. memset(pci_info_addr, 0, pci_size);
  610. if (!adapter->npars)
  611. adapter->npars = kzalloc(pci_size, GFP_KERNEL);
  612. if (!adapter->npars) {
  613. err = -ENOMEM;
  614. goto err_npar;
  615. }
  616. if (!adapter->eswitch)
  617. adapter->eswitch = kzalloc(sizeof(struct qlcnic_eswitch) *
  618. QLCNIC_NIU_MAX_XG_PORTS, GFP_KERNEL);
  619. if (!adapter->eswitch) {
  620. err = -ENOMEM;
  621. goto err_eswitch;
  622. }
  623. npar = (struct qlcnic_pci_info *) pci_info_addr;
  624. err = qlcnic_issue_cmd(adapter,
  625. adapter->ahw.pci_func,
  626. adapter->fw_hal_version,
  627. MSD(pci_info_dma_t),
  628. LSD(pci_info_dma_t),
  629. pci_size,
  630. QLCNIC_CDRP_CMD_GET_PCI_INFO);
  631. if (err == QLCNIC_RCODE_SUCCESS) {
  632. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++) {
  633. adapter->npars[i].id = le32_to_cpu(npar->id);
  634. adapter->npars[i].active = le32_to_cpu(npar->active);
  635. adapter->npars[i].type = le32_to_cpu(npar->type);
  636. adapter->npars[i].default_port =
  637. le32_to_cpu(npar->default_port);
  638. adapter->npars[i].tx_min_bw =
  639. le32_to_cpu(npar->tx_min_bw);
  640. adapter->npars[i].tx_max_bw =
  641. le32_to_cpu(npar->tx_max_bw);
  642. memcpy(adapter->npars[i].mac, npar->mac, ETH_ALEN);
  643. }
  644. } else {
  645. dev_err(&adapter->pdev->dev,
  646. "Failed to get PCI Info%d\n", err);
  647. kfree(adapter->npars);
  648. err = -EIO;
  649. }
  650. goto err_npar;
  651. err_eswitch:
  652. kfree(adapter->npars);
  653. adapter->npars = NULL;
  654. err_npar:
  655. pci_free_consistent(adapter->pdev, pci_size, pci_info_addr,
  656. pci_info_dma_t);
  657. return err;
  658. }
  659. /* Reset a NIC partition */
  660. int qlcnic_reset_partition(struct qlcnic_adapter *adapter, u8 func_no)
  661. {
  662. int err = -EIO;
  663. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  664. return err;
  665. err = qlcnic_issue_cmd(adapter,
  666. adapter->ahw.pci_func,
  667. adapter->fw_hal_version,
  668. func_no,
  669. 0,
  670. 0,
  671. QLCNIC_CDRP_CMD_RESET_NPAR);
  672. if (err != QLCNIC_RCODE_SUCCESS) {
  673. dev_err(&adapter->pdev->dev,
  674. "Failed to issue reset partition%d\n", err);
  675. err = -EIO;
  676. }
  677. return err;
  678. }
  679. /* Get eSwitch Capabilities */
  680. int qlcnic_get_eswitch_capabilities(struct qlcnic_adapter *adapter, u8 port,
  681. struct qlcnic_eswitch *eswitch)
  682. {
  683. int err = -EIO;
  684. u32 arg1, arg2;
  685. if (adapter->op_mode == QLCNIC_NON_PRIV_FUNC)
  686. return err;
  687. err = qlcnic_issue_cmd(adapter,
  688. adapter->ahw.pci_func,
  689. adapter->fw_hal_version,
  690. port,
  691. 0,
  692. 0,
  693. QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY);
  694. if (err == QLCNIC_RCODE_SUCCESS) {
  695. arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  696. arg2 = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  697. eswitch->port = arg1 & 0xf;
  698. eswitch->active_vports = LSB(arg2);
  699. eswitch->max_ucast_filters = MSB(arg2);
  700. eswitch->max_active_vlans = LSB(MSW(arg2));
  701. if (arg1 & BIT_6)
  702. eswitch->flags |= QLCNIC_SWITCH_VLAN_FILTERING;
  703. if (arg1 & BIT_7)
  704. eswitch->flags |= QLCNIC_SWITCH_PROMISC_MODE;
  705. if (arg1 & BIT_8)
  706. eswitch->flags |= QLCNIC_SWITCH_PORT_MIRRORING;
  707. } else {
  708. dev_err(&adapter->pdev->dev,
  709. "Failed to get eswitch capabilities%d\n", err);
  710. }
  711. return err;
  712. }
  713. /* Get current status of eswitch */
  714. int qlcnic_get_eswitch_status(struct qlcnic_adapter *adapter, u8 port,
  715. struct qlcnic_eswitch *eswitch)
  716. {
  717. int err = -EIO;
  718. u32 arg1, arg2;
  719. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  720. return err;
  721. err = qlcnic_issue_cmd(adapter,
  722. adapter->ahw.pci_func,
  723. adapter->fw_hal_version,
  724. port,
  725. 0,
  726. 0,
  727. QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS);
  728. if (err == QLCNIC_RCODE_SUCCESS) {
  729. arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  730. arg2 = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  731. eswitch->port = arg1 & 0xf;
  732. eswitch->active_vports = LSB(arg2);
  733. eswitch->active_ucast_filters = MSB(arg2);
  734. eswitch->active_vlans = LSB(MSW(arg2));
  735. if (arg1 & BIT_6)
  736. eswitch->flags |= QLCNIC_SWITCH_VLAN_FILTERING;
  737. if (arg1 & BIT_8)
  738. eswitch->flags |= QLCNIC_SWITCH_PORT_MIRRORING;
  739. } else {
  740. dev_err(&adapter->pdev->dev,
  741. "Failed to get eswitch status%d\n", err);
  742. }
  743. return err;
  744. }
  745. /* Enable/Disable eSwitch */
  746. int qlcnic_toggle_eswitch(struct qlcnic_adapter *adapter, u8 id, u8 enable)
  747. {
  748. int err = -EIO;
  749. u32 arg1, arg2;
  750. struct qlcnic_eswitch *eswitch;
  751. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  752. return err;
  753. eswitch = &adapter->eswitch[id];
  754. if (!eswitch)
  755. return err;
  756. arg1 = eswitch->port | (enable ? BIT_4 : 0);
  757. arg2 = eswitch->active_vports | (eswitch->max_ucast_filters << 8) |
  758. (eswitch->max_active_vlans << 16);
  759. err = qlcnic_issue_cmd(adapter,
  760. adapter->ahw.pci_func,
  761. adapter->fw_hal_version,
  762. arg1,
  763. arg2,
  764. 0,
  765. QLCNIC_CDRP_CMD_TOGGLE_ESWITCH);
  766. if (err != QLCNIC_RCODE_SUCCESS) {
  767. dev_err(&adapter->pdev->dev,
  768. "Failed to enable eswitch%d\n", eswitch->port);
  769. eswitch->flags &= ~QLCNIC_SWITCH_ENABLE;
  770. err = -EIO;
  771. } else {
  772. eswitch->flags |= QLCNIC_SWITCH_ENABLE;
  773. dev_info(&adapter->pdev->dev,
  774. "Enabled eSwitch for port %d\n", eswitch->port);
  775. }
  776. return err;
  777. }
  778. /* Configure eSwitch for port mirroring */
  779. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  780. u8 enable_mirroring, u8 pci_func)
  781. {
  782. int err = -EIO;
  783. u32 arg1;
  784. if (adapter->op_mode != QLCNIC_MGMT_FUNC ||
  785. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  786. return err;
  787. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  788. arg1 |= pci_func << 8;
  789. err = qlcnic_issue_cmd(adapter,
  790. adapter->ahw.pci_func,
  791. adapter->fw_hal_version,
  792. arg1,
  793. 0,
  794. 0,
  795. QLCNIC_CDRP_CMD_SET_PORTMIRRORING);
  796. if (err != QLCNIC_RCODE_SUCCESS) {
  797. dev_err(&adapter->pdev->dev,
  798. "Failed to configure port mirroring%d on eswitch:%d\n",
  799. pci_func, id);
  800. } else {
  801. dev_info(&adapter->pdev->dev,
  802. "Configured eSwitch %d for port mirroring:%d\n",
  803. id, pci_func);
  804. }
  805. return err;
  806. }
  807. /* Configure eSwitch port */
  808. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter, u8 id,
  809. int vlan_tagging, u8 discard_tagged, u8 promsc_mode,
  810. u8 mac_learn, u8 pci_func, u16 vlan_id)
  811. {
  812. int err = -EIO;
  813. u32 arg1;
  814. struct qlcnic_eswitch *eswitch;
  815. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  816. return err;
  817. eswitch = &adapter->eswitch[id];
  818. if (!(eswitch->flags & QLCNIC_SWITCH_ENABLE))
  819. return err;
  820. arg1 = eswitch->port | (discard_tagged ? BIT_4 : 0);
  821. arg1 |= (promsc_mode ? BIT_6 : 0) | (mac_learn ? BIT_7 : 0);
  822. arg1 |= pci_func << 8;
  823. if (vlan_tagging)
  824. arg1 |= BIT_5 | (vlan_id << 16);
  825. err = qlcnic_issue_cmd(adapter,
  826. adapter->ahw.pci_func,
  827. adapter->fw_hal_version,
  828. arg1,
  829. 0,
  830. 0,
  831. QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH);
  832. if (err != QLCNIC_RCODE_SUCCESS) {
  833. dev_err(&adapter->pdev->dev,
  834. "Failed to configure eswitch port%d\n", eswitch->port);
  835. eswitch->flags |= QLCNIC_SWITCH_ENABLE;
  836. } else {
  837. eswitch->flags &= ~QLCNIC_SWITCH_ENABLE;
  838. dev_info(&adapter->pdev->dev,
  839. "Configured eSwitch for port %d\n", eswitch->port);
  840. }
  841. return err;
  842. }