i915_dma.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "../../../platform/x86/intel_ips.h"
  37. #include <linux/pci.h>
  38. #include <linux/vgaarb.h>
  39. #include <linux/acpi.h>
  40. #include <linux/pnp.h>
  41. #include <linux/vga_switcheroo.h>
  42. #include <linux/slab.h>
  43. #include <acpi/video.h>
  44. static void i915_write_hws_pga(struct drm_device *dev)
  45. {
  46. drm_i915_private_t *dev_priv = dev->dev_private;
  47. u32 addr;
  48. addr = dev_priv->status_page_dmah->busaddr;
  49. if (INTEL_INFO(dev)->gen >= 4)
  50. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  51. I915_WRITE(HWS_PGA, addr);
  52. }
  53. /**
  54. * Sets up the hardware status page for devices that need a physical address
  55. * in the register.
  56. */
  57. static int i915_init_phys_hws(struct drm_device *dev)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. /* Program Hardware Status Page */
  61. dev_priv->status_page_dmah =
  62. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  63. if (!dev_priv->status_page_dmah) {
  64. DRM_ERROR("Can not allocate hardware status page\n");
  65. return -ENOMEM;
  66. }
  67. memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
  68. 0, PAGE_SIZE);
  69. i915_write_hws_pga(dev);
  70. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  71. return 0;
  72. }
  73. /**
  74. * Frees the hardware status page, whether it's a physical address or a virtual
  75. * address set up by the X Server.
  76. */
  77. static void i915_free_hws(struct drm_device *dev)
  78. {
  79. drm_i915_private_t *dev_priv = dev->dev_private;
  80. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  81. if (dev_priv->status_page_dmah) {
  82. drm_pci_free(dev, dev_priv->status_page_dmah);
  83. dev_priv->status_page_dmah = NULL;
  84. }
  85. if (ring->status_page.gfx_addr) {
  86. ring->status_page.gfx_addr = 0;
  87. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  88. }
  89. /* Need to rewrite hardware status page */
  90. I915_WRITE(HWS_PGA, 0x1ffff000);
  91. }
  92. void i915_kernel_lost_context(struct drm_device * dev)
  93. {
  94. drm_i915_private_t *dev_priv = dev->dev_private;
  95. struct drm_i915_master_private *master_priv;
  96. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  97. /*
  98. * We should never lose context on the ring with modesetting
  99. * as we don't expose it to userspace
  100. */
  101. if (drm_core_check_feature(dev, DRIVER_MODESET))
  102. return;
  103. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  104. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  105. ring->space = ring->head - (ring->tail + 8);
  106. if (ring->space < 0)
  107. ring->space += ring->size;
  108. if (!dev->primary->master)
  109. return;
  110. master_priv = dev->primary->master->driver_priv;
  111. if (ring->head == ring->tail && master_priv->sarea_priv)
  112. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  113. }
  114. static int i915_dma_cleanup(struct drm_device * dev)
  115. {
  116. drm_i915_private_t *dev_priv = dev->dev_private;
  117. int i;
  118. /* Make sure interrupts are disabled here because the uninstall ioctl
  119. * may not have been called from userspace and after dev_private
  120. * is freed, it's too late.
  121. */
  122. if (dev->irq_enabled)
  123. drm_irq_uninstall(dev);
  124. mutex_lock(&dev->struct_mutex);
  125. for (i = 0; i < I915_NUM_RINGS; i++)
  126. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  127. mutex_unlock(&dev->struct_mutex);
  128. /* Clear the HWS virtual address at teardown */
  129. if (I915_NEED_GFX_HWS(dev))
  130. i915_free_hws(dev);
  131. return 0;
  132. }
  133. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  134. {
  135. drm_i915_private_t *dev_priv = dev->dev_private;
  136. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  137. int ret;
  138. master_priv->sarea = drm_getsarea(dev);
  139. if (master_priv->sarea) {
  140. master_priv->sarea_priv = (drm_i915_sarea_t *)
  141. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  142. } else {
  143. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  144. }
  145. if (init->ring_size != 0) {
  146. if (LP_RING(dev_priv)->obj != NULL) {
  147. i915_dma_cleanup(dev);
  148. DRM_ERROR("Client tried to initialize ringbuffer in "
  149. "GEM mode\n");
  150. return -EINVAL;
  151. }
  152. ret = intel_render_ring_init_dri(dev,
  153. init->ring_start,
  154. init->ring_size);
  155. if (ret) {
  156. i915_dma_cleanup(dev);
  157. return ret;
  158. }
  159. }
  160. dev_priv->cpp = init->cpp;
  161. dev_priv->back_offset = init->back_offset;
  162. dev_priv->front_offset = init->front_offset;
  163. dev_priv->current_page = 0;
  164. if (master_priv->sarea_priv)
  165. master_priv->sarea_priv->pf_current_page = 0;
  166. /* Allow hardware batchbuffers unless told otherwise.
  167. */
  168. dev_priv->allow_batchbuffer = 1;
  169. return 0;
  170. }
  171. static int i915_dma_resume(struct drm_device * dev)
  172. {
  173. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  174. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  175. DRM_DEBUG_DRIVER("%s\n", __func__);
  176. if (ring->map.handle == NULL) {
  177. DRM_ERROR("can not ioremap virtual address for"
  178. " ring buffer\n");
  179. return -ENOMEM;
  180. }
  181. /* Program Hardware Status Page */
  182. if (!ring->status_page.page_addr) {
  183. DRM_ERROR("Can not find hardware status page\n");
  184. return -EINVAL;
  185. }
  186. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  187. ring->status_page.page_addr);
  188. if (ring->status_page.gfx_addr != 0)
  189. intel_ring_setup_status_page(ring);
  190. else
  191. i915_write_hws_pga(dev);
  192. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  193. return 0;
  194. }
  195. static int i915_dma_init(struct drm_device *dev, void *data,
  196. struct drm_file *file_priv)
  197. {
  198. drm_i915_init_t *init = data;
  199. int retcode = 0;
  200. switch (init->func) {
  201. case I915_INIT_DMA:
  202. retcode = i915_initialize(dev, init);
  203. break;
  204. case I915_CLEANUP_DMA:
  205. retcode = i915_dma_cleanup(dev);
  206. break;
  207. case I915_RESUME_DMA:
  208. retcode = i915_dma_resume(dev);
  209. break;
  210. default:
  211. retcode = -EINVAL;
  212. break;
  213. }
  214. return retcode;
  215. }
  216. /* Implement basically the same security restrictions as hardware does
  217. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  218. *
  219. * Most of the calculations below involve calculating the size of a
  220. * particular instruction. It's important to get the size right as
  221. * that tells us where the next instruction to check is. Any illegal
  222. * instruction detected will be given a size of zero, which is a
  223. * signal to abort the rest of the buffer.
  224. */
  225. static int validate_cmd(int cmd)
  226. {
  227. switch (((cmd >> 29) & 0x7)) {
  228. case 0x0:
  229. switch ((cmd >> 23) & 0x3f) {
  230. case 0x0:
  231. return 1; /* MI_NOOP */
  232. case 0x4:
  233. return 1; /* MI_FLUSH */
  234. default:
  235. return 0; /* disallow everything else */
  236. }
  237. break;
  238. case 0x1:
  239. return 0; /* reserved */
  240. case 0x2:
  241. return (cmd & 0xff) + 2; /* 2d commands */
  242. case 0x3:
  243. if (((cmd >> 24) & 0x1f) <= 0x18)
  244. return 1;
  245. switch ((cmd >> 24) & 0x1f) {
  246. case 0x1c:
  247. return 1;
  248. case 0x1d:
  249. switch ((cmd >> 16) & 0xff) {
  250. case 0x3:
  251. return (cmd & 0x1f) + 2;
  252. case 0x4:
  253. return (cmd & 0xf) + 2;
  254. default:
  255. return (cmd & 0xffff) + 2;
  256. }
  257. case 0x1e:
  258. if (cmd & (1 << 23))
  259. return (cmd & 0xffff) + 1;
  260. else
  261. return 1;
  262. case 0x1f:
  263. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  264. return (cmd & 0x1ffff) + 2;
  265. else if (cmd & (1 << 17)) /* indirect random */
  266. if ((cmd & 0xffff) == 0)
  267. return 0; /* unknown length, too hard */
  268. else
  269. return (((cmd & 0xffff) + 1) / 2) + 1;
  270. else
  271. return 2; /* indirect sequential */
  272. default:
  273. return 0;
  274. }
  275. default:
  276. return 0;
  277. }
  278. return 0;
  279. }
  280. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  281. {
  282. drm_i915_private_t *dev_priv = dev->dev_private;
  283. int i, ret;
  284. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  285. return -EINVAL;
  286. for (i = 0; i < dwords;) {
  287. int sz = validate_cmd(buffer[i]);
  288. if (sz == 0 || i + sz > dwords)
  289. return -EINVAL;
  290. i += sz;
  291. }
  292. ret = BEGIN_LP_RING((dwords+1)&~1);
  293. if (ret)
  294. return ret;
  295. for (i = 0; i < dwords; i++)
  296. OUT_RING(buffer[i]);
  297. if (dwords & 1)
  298. OUT_RING(0);
  299. ADVANCE_LP_RING();
  300. return 0;
  301. }
  302. int
  303. i915_emit_box(struct drm_device *dev,
  304. struct drm_clip_rect *box,
  305. int DR1, int DR4)
  306. {
  307. struct drm_i915_private *dev_priv = dev->dev_private;
  308. int ret;
  309. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  310. box->y2 <= 0 || box->x2 <= 0) {
  311. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  312. box->x1, box->y1, box->x2, box->y2);
  313. return -EINVAL;
  314. }
  315. if (INTEL_INFO(dev)->gen >= 4) {
  316. ret = BEGIN_LP_RING(4);
  317. if (ret)
  318. return ret;
  319. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  320. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  321. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  322. OUT_RING(DR4);
  323. } else {
  324. ret = BEGIN_LP_RING(6);
  325. if (ret)
  326. return ret;
  327. OUT_RING(GFX_OP_DRAWRECT_INFO);
  328. OUT_RING(DR1);
  329. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  330. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  331. OUT_RING(DR4);
  332. OUT_RING(0);
  333. }
  334. ADVANCE_LP_RING();
  335. return 0;
  336. }
  337. /* XXX: Emitting the counter should really be moved to part of the IRQ
  338. * emit. For now, do it in both places:
  339. */
  340. static void i915_emit_breadcrumb(struct drm_device *dev)
  341. {
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  344. dev_priv->counter++;
  345. if (dev_priv->counter > 0x7FFFFFFFUL)
  346. dev_priv->counter = 0;
  347. if (master_priv->sarea_priv)
  348. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  349. if (BEGIN_LP_RING(4) == 0) {
  350. OUT_RING(MI_STORE_DWORD_INDEX);
  351. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  352. OUT_RING(dev_priv->counter);
  353. OUT_RING(0);
  354. ADVANCE_LP_RING();
  355. }
  356. }
  357. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  358. drm_i915_cmdbuffer_t *cmd,
  359. struct drm_clip_rect *cliprects,
  360. void *cmdbuf)
  361. {
  362. int nbox = cmd->num_cliprects;
  363. int i = 0, count, ret;
  364. if (cmd->sz & 0x3) {
  365. DRM_ERROR("alignment");
  366. return -EINVAL;
  367. }
  368. i915_kernel_lost_context(dev);
  369. count = nbox ? nbox : 1;
  370. for (i = 0; i < count; i++) {
  371. if (i < nbox) {
  372. ret = i915_emit_box(dev, &cliprects[i],
  373. cmd->DR1, cmd->DR4);
  374. if (ret)
  375. return ret;
  376. }
  377. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  378. if (ret)
  379. return ret;
  380. }
  381. i915_emit_breadcrumb(dev);
  382. return 0;
  383. }
  384. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  385. drm_i915_batchbuffer_t * batch,
  386. struct drm_clip_rect *cliprects)
  387. {
  388. struct drm_i915_private *dev_priv = dev->dev_private;
  389. int nbox = batch->num_cliprects;
  390. int i, count, ret;
  391. if ((batch->start | batch->used) & 0x7) {
  392. DRM_ERROR("alignment");
  393. return -EINVAL;
  394. }
  395. i915_kernel_lost_context(dev);
  396. count = nbox ? nbox : 1;
  397. for (i = 0; i < count; i++) {
  398. if (i < nbox) {
  399. ret = i915_emit_box(dev, &cliprects[i],
  400. batch->DR1, batch->DR4);
  401. if (ret)
  402. return ret;
  403. }
  404. if (!IS_I830(dev) && !IS_845G(dev)) {
  405. ret = BEGIN_LP_RING(2);
  406. if (ret)
  407. return ret;
  408. if (INTEL_INFO(dev)->gen >= 4) {
  409. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  410. OUT_RING(batch->start);
  411. } else {
  412. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  413. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  414. }
  415. } else {
  416. ret = BEGIN_LP_RING(4);
  417. if (ret)
  418. return ret;
  419. OUT_RING(MI_BATCH_BUFFER);
  420. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  421. OUT_RING(batch->start + batch->used - 4);
  422. OUT_RING(0);
  423. }
  424. ADVANCE_LP_RING();
  425. }
  426. if (IS_G4X(dev) || IS_GEN5(dev)) {
  427. if (BEGIN_LP_RING(2) == 0) {
  428. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  429. OUT_RING(MI_NOOP);
  430. ADVANCE_LP_RING();
  431. }
  432. }
  433. i915_emit_breadcrumb(dev);
  434. return 0;
  435. }
  436. static int i915_dispatch_flip(struct drm_device * dev)
  437. {
  438. drm_i915_private_t *dev_priv = dev->dev_private;
  439. struct drm_i915_master_private *master_priv =
  440. dev->primary->master->driver_priv;
  441. int ret;
  442. if (!master_priv->sarea_priv)
  443. return -EINVAL;
  444. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  445. __func__,
  446. dev_priv->current_page,
  447. master_priv->sarea_priv->pf_current_page);
  448. i915_kernel_lost_context(dev);
  449. ret = BEGIN_LP_RING(10);
  450. if (ret)
  451. return ret;
  452. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  453. OUT_RING(0);
  454. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  455. OUT_RING(0);
  456. if (dev_priv->current_page == 0) {
  457. OUT_RING(dev_priv->back_offset);
  458. dev_priv->current_page = 1;
  459. } else {
  460. OUT_RING(dev_priv->front_offset);
  461. dev_priv->current_page = 0;
  462. }
  463. OUT_RING(0);
  464. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  465. OUT_RING(0);
  466. ADVANCE_LP_RING();
  467. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  468. if (BEGIN_LP_RING(4) == 0) {
  469. OUT_RING(MI_STORE_DWORD_INDEX);
  470. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  471. OUT_RING(dev_priv->counter);
  472. OUT_RING(0);
  473. ADVANCE_LP_RING();
  474. }
  475. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  476. return 0;
  477. }
  478. static int i915_quiescent(struct drm_device *dev)
  479. {
  480. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  481. i915_kernel_lost_context(dev);
  482. return intel_wait_ring_idle(ring);
  483. }
  484. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  485. struct drm_file *file_priv)
  486. {
  487. int ret;
  488. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  489. mutex_lock(&dev->struct_mutex);
  490. ret = i915_quiescent(dev);
  491. mutex_unlock(&dev->struct_mutex);
  492. return ret;
  493. }
  494. static int i915_batchbuffer(struct drm_device *dev, void *data,
  495. struct drm_file *file_priv)
  496. {
  497. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  498. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  499. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  500. master_priv->sarea_priv;
  501. drm_i915_batchbuffer_t *batch = data;
  502. int ret;
  503. struct drm_clip_rect *cliprects = NULL;
  504. if (!dev_priv->allow_batchbuffer) {
  505. DRM_ERROR("Batchbuffer ioctl disabled\n");
  506. return -EINVAL;
  507. }
  508. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  509. batch->start, batch->used, batch->num_cliprects);
  510. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  511. if (batch->num_cliprects < 0)
  512. return -EINVAL;
  513. if (batch->num_cliprects) {
  514. cliprects = kcalloc(batch->num_cliprects,
  515. sizeof(struct drm_clip_rect),
  516. GFP_KERNEL);
  517. if (cliprects == NULL)
  518. return -ENOMEM;
  519. ret = copy_from_user(cliprects, batch->cliprects,
  520. batch->num_cliprects *
  521. sizeof(struct drm_clip_rect));
  522. if (ret != 0) {
  523. ret = -EFAULT;
  524. goto fail_free;
  525. }
  526. }
  527. mutex_lock(&dev->struct_mutex);
  528. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  529. mutex_unlock(&dev->struct_mutex);
  530. if (sarea_priv)
  531. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  532. fail_free:
  533. kfree(cliprects);
  534. return ret;
  535. }
  536. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  537. struct drm_file *file_priv)
  538. {
  539. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  540. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  541. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  542. master_priv->sarea_priv;
  543. drm_i915_cmdbuffer_t *cmdbuf = data;
  544. struct drm_clip_rect *cliprects = NULL;
  545. void *batch_data;
  546. int ret;
  547. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  548. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  549. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  550. if (cmdbuf->num_cliprects < 0)
  551. return -EINVAL;
  552. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  553. if (batch_data == NULL)
  554. return -ENOMEM;
  555. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  556. if (ret != 0) {
  557. ret = -EFAULT;
  558. goto fail_batch_free;
  559. }
  560. if (cmdbuf->num_cliprects) {
  561. cliprects = kcalloc(cmdbuf->num_cliprects,
  562. sizeof(struct drm_clip_rect), GFP_KERNEL);
  563. if (cliprects == NULL) {
  564. ret = -ENOMEM;
  565. goto fail_batch_free;
  566. }
  567. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  568. cmdbuf->num_cliprects *
  569. sizeof(struct drm_clip_rect));
  570. if (ret != 0) {
  571. ret = -EFAULT;
  572. goto fail_clip_free;
  573. }
  574. }
  575. mutex_lock(&dev->struct_mutex);
  576. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  577. mutex_unlock(&dev->struct_mutex);
  578. if (ret) {
  579. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  580. goto fail_clip_free;
  581. }
  582. if (sarea_priv)
  583. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  584. fail_clip_free:
  585. kfree(cliprects);
  586. fail_batch_free:
  587. kfree(batch_data);
  588. return ret;
  589. }
  590. static int i915_flip_bufs(struct drm_device *dev, void *data,
  591. struct drm_file *file_priv)
  592. {
  593. int ret;
  594. DRM_DEBUG_DRIVER("%s\n", __func__);
  595. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  596. mutex_lock(&dev->struct_mutex);
  597. ret = i915_dispatch_flip(dev);
  598. mutex_unlock(&dev->struct_mutex);
  599. return ret;
  600. }
  601. static int i915_getparam(struct drm_device *dev, void *data,
  602. struct drm_file *file_priv)
  603. {
  604. drm_i915_private_t *dev_priv = dev->dev_private;
  605. drm_i915_getparam_t *param = data;
  606. int value;
  607. if (!dev_priv) {
  608. DRM_ERROR("called with no initialization\n");
  609. return -EINVAL;
  610. }
  611. switch (param->param) {
  612. case I915_PARAM_IRQ_ACTIVE:
  613. value = dev->pdev->irq ? 1 : 0;
  614. break;
  615. case I915_PARAM_ALLOW_BATCHBUFFER:
  616. value = dev_priv->allow_batchbuffer ? 1 : 0;
  617. break;
  618. case I915_PARAM_LAST_DISPATCH:
  619. value = READ_BREADCRUMB(dev_priv);
  620. break;
  621. case I915_PARAM_CHIPSET_ID:
  622. value = dev->pci_device;
  623. break;
  624. case I915_PARAM_HAS_GEM:
  625. value = dev_priv->has_gem;
  626. break;
  627. case I915_PARAM_NUM_FENCES_AVAIL:
  628. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  629. break;
  630. case I915_PARAM_HAS_OVERLAY:
  631. value = dev_priv->overlay ? 1 : 0;
  632. break;
  633. case I915_PARAM_HAS_PAGEFLIPPING:
  634. value = 1;
  635. break;
  636. case I915_PARAM_HAS_EXECBUF2:
  637. /* depends on GEM */
  638. value = dev_priv->has_gem;
  639. break;
  640. case I915_PARAM_HAS_BSD:
  641. value = HAS_BSD(dev);
  642. break;
  643. case I915_PARAM_HAS_BLT:
  644. value = HAS_BLT(dev);
  645. break;
  646. case I915_PARAM_HAS_RELAXED_FENCING:
  647. value = 1;
  648. break;
  649. case I915_PARAM_HAS_COHERENT_RINGS:
  650. value = 1;
  651. break;
  652. case I915_PARAM_HAS_EXEC_CONSTANTS:
  653. value = INTEL_INFO(dev)->gen >= 4;
  654. break;
  655. case I915_PARAM_HAS_RELAXED_DELTA:
  656. value = 1;
  657. break;
  658. default:
  659. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  660. param->param);
  661. return -EINVAL;
  662. }
  663. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  664. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  665. return -EFAULT;
  666. }
  667. return 0;
  668. }
  669. static int i915_setparam(struct drm_device *dev, void *data,
  670. struct drm_file *file_priv)
  671. {
  672. drm_i915_private_t *dev_priv = dev->dev_private;
  673. drm_i915_setparam_t *param = data;
  674. if (!dev_priv) {
  675. DRM_ERROR("called with no initialization\n");
  676. return -EINVAL;
  677. }
  678. switch (param->param) {
  679. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  680. break;
  681. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  682. dev_priv->tex_lru_log_granularity = param->value;
  683. break;
  684. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  685. dev_priv->allow_batchbuffer = param->value;
  686. break;
  687. case I915_SETPARAM_NUM_USED_FENCES:
  688. if (param->value > dev_priv->num_fence_regs ||
  689. param->value < 0)
  690. return -EINVAL;
  691. /* Userspace can use first N regs */
  692. dev_priv->fence_reg_start = param->value;
  693. break;
  694. default:
  695. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  696. param->param);
  697. return -EINVAL;
  698. }
  699. return 0;
  700. }
  701. static int i915_set_status_page(struct drm_device *dev, void *data,
  702. struct drm_file *file_priv)
  703. {
  704. drm_i915_private_t *dev_priv = dev->dev_private;
  705. drm_i915_hws_addr_t *hws = data;
  706. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  707. if (!I915_NEED_GFX_HWS(dev))
  708. return -EINVAL;
  709. if (!dev_priv) {
  710. DRM_ERROR("called with no initialization\n");
  711. return -EINVAL;
  712. }
  713. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  714. WARN(1, "tried to set status page when mode setting active\n");
  715. return 0;
  716. }
  717. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  718. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  719. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  720. dev_priv->hws_map.size = 4*1024;
  721. dev_priv->hws_map.type = 0;
  722. dev_priv->hws_map.flags = 0;
  723. dev_priv->hws_map.mtrr = 0;
  724. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  725. if (dev_priv->hws_map.handle == NULL) {
  726. i915_dma_cleanup(dev);
  727. ring->status_page.gfx_addr = 0;
  728. DRM_ERROR("can not ioremap virtual address for"
  729. " G33 hw status page\n");
  730. return -ENOMEM;
  731. }
  732. ring->status_page.page_addr =
  733. (void __force __iomem *)dev_priv->hws_map.handle;
  734. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  735. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  736. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  737. ring->status_page.gfx_addr);
  738. DRM_DEBUG_DRIVER("load hws at %p\n",
  739. ring->status_page.page_addr);
  740. return 0;
  741. }
  742. static int i915_get_bridge_dev(struct drm_device *dev)
  743. {
  744. struct drm_i915_private *dev_priv = dev->dev_private;
  745. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  746. if (!dev_priv->bridge_dev) {
  747. DRM_ERROR("bridge device not found\n");
  748. return -1;
  749. }
  750. return 0;
  751. }
  752. #define MCHBAR_I915 0x44
  753. #define MCHBAR_I965 0x48
  754. #define MCHBAR_SIZE (4*4096)
  755. #define DEVEN_REG 0x54
  756. #define DEVEN_MCHBAR_EN (1 << 28)
  757. /* Allocate space for the MCH regs if needed, return nonzero on error */
  758. static int
  759. intel_alloc_mchbar_resource(struct drm_device *dev)
  760. {
  761. drm_i915_private_t *dev_priv = dev->dev_private;
  762. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  763. u32 temp_lo, temp_hi = 0;
  764. u64 mchbar_addr;
  765. int ret;
  766. if (INTEL_INFO(dev)->gen >= 4)
  767. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  768. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  769. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  770. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  771. #ifdef CONFIG_PNP
  772. if (mchbar_addr &&
  773. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  774. return 0;
  775. #endif
  776. /* Get some space for it */
  777. dev_priv->mch_res.name = "i915 MCHBAR";
  778. dev_priv->mch_res.flags = IORESOURCE_MEM;
  779. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  780. &dev_priv->mch_res,
  781. MCHBAR_SIZE, MCHBAR_SIZE,
  782. PCIBIOS_MIN_MEM,
  783. 0, pcibios_align_resource,
  784. dev_priv->bridge_dev);
  785. if (ret) {
  786. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  787. dev_priv->mch_res.start = 0;
  788. return ret;
  789. }
  790. if (INTEL_INFO(dev)->gen >= 4)
  791. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  792. upper_32_bits(dev_priv->mch_res.start));
  793. pci_write_config_dword(dev_priv->bridge_dev, reg,
  794. lower_32_bits(dev_priv->mch_res.start));
  795. return 0;
  796. }
  797. /* Setup MCHBAR if possible, return true if we should disable it again */
  798. static void
  799. intel_setup_mchbar(struct drm_device *dev)
  800. {
  801. drm_i915_private_t *dev_priv = dev->dev_private;
  802. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  803. u32 temp;
  804. bool enabled;
  805. dev_priv->mchbar_need_disable = false;
  806. if (IS_I915G(dev) || IS_I915GM(dev)) {
  807. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  808. enabled = !!(temp & DEVEN_MCHBAR_EN);
  809. } else {
  810. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  811. enabled = temp & 1;
  812. }
  813. /* If it's already enabled, don't have to do anything */
  814. if (enabled)
  815. return;
  816. if (intel_alloc_mchbar_resource(dev))
  817. return;
  818. dev_priv->mchbar_need_disable = true;
  819. /* Space is allocated or reserved, so enable it. */
  820. if (IS_I915G(dev) || IS_I915GM(dev)) {
  821. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  822. temp | DEVEN_MCHBAR_EN);
  823. } else {
  824. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  825. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  826. }
  827. }
  828. static void
  829. intel_teardown_mchbar(struct drm_device *dev)
  830. {
  831. drm_i915_private_t *dev_priv = dev->dev_private;
  832. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  833. u32 temp;
  834. if (dev_priv->mchbar_need_disable) {
  835. if (IS_I915G(dev) || IS_I915GM(dev)) {
  836. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  837. temp &= ~DEVEN_MCHBAR_EN;
  838. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  839. } else {
  840. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  841. temp &= ~1;
  842. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  843. }
  844. }
  845. if (dev_priv->mch_res.start)
  846. release_resource(&dev_priv->mch_res);
  847. }
  848. #define PTE_ADDRESS_MASK 0xfffff000
  849. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  850. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  851. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  852. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  853. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  854. #define PTE_VALID (1 << 0)
  855. /**
  856. * i915_stolen_to_phys - take an offset into stolen memory and turn it into
  857. * a physical one
  858. * @dev: drm device
  859. * @offset: address to translate
  860. *
  861. * Some chip functions require allocations from stolen space and need the
  862. * physical address of the memory in question.
  863. */
  864. static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
  865. {
  866. struct drm_i915_private *dev_priv = dev->dev_private;
  867. struct pci_dev *pdev = dev_priv->bridge_dev;
  868. u32 base;
  869. #if 0
  870. /* On the machines I have tested the Graphics Base of Stolen Memory
  871. * is unreliable, so compute the base by subtracting the stolen memory
  872. * from the Top of Low Usable DRAM which is where the BIOS places
  873. * the graphics stolen memory.
  874. */
  875. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  876. /* top 32bits are reserved = 0 */
  877. pci_read_config_dword(pdev, 0xA4, &base);
  878. } else {
  879. /* XXX presume 8xx is the same as i915 */
  880. pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
  881. }
  882. #else
  883. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  884. u16 val;
  885. pci_read_config_word(pdev, 0xb0, &val);
  886. base = val >> 4 << 20;
  887. } else {
  888. u8 val;
  889. pci_read_config_byte(pdev, 0x9c, &val);
  890. base = val >> 3 << 27;
  891. }
  892. base -= dev_priv->mm.gtt->stolen_size;
  893. #endif
  894. return base + offset;
  895. }
  896. static void i915_warn_stolen(struct drm_device *dev)
  897. {
  898. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  899. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  900. }
  901. static void i915_setup_compression(struct drm_device *dev, int size)
  902. {
  903. struct drm_i915_private *dev_priv = dev->dev_private;
  904. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  905. unsigned long cfb_base;
  906. unsigned long ll_base = 0;
  907. /* Just in case the BIOS is doing something questionable. */
  908. intel_disable_fbc(dev);
  909. compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
  910. if (compressed_fb)
  911. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  912. if (!compressed_fb)
  913. goto err;
  914. cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
  915. if (!cfb_base)
  916. goto err_fb;
  917. if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
  918. compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
  919. 4096, 4096, 0);
  920. if (compressed_llb)
  921. compressed_llb = drm_mm_get_block(compressed_llb,
  922. 4096, 4096);
  923. if (!compressed_llb)
  924. goto err_fb;
  925. ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
  926. if (!ll_base)
  927. goto err_llb;
  928. }
  929. dev_priv->cfb_size = size;
  930. dev_priv->compressed_fb = compressed_fb;
  931. if (HAS_PCH_SPLIT(dev))
  932. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  933. else if (IS_GM45(dev)) {
  934. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  935. } else {
  936. I915_WRITE(FBC_CFB_BASE, cfb_base);
  937. I915_WRITE(FBC_LL_BASE, ll_base);
  938. dev_priv->compressed_llb = compressed_llb;
  939. }
  940. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
  941. cfb_base, ll_base, size >> 20);
  942. return;
  943. err_llb:
  944. drm_mm_put_block(compressed_llb);
  945. err_fb:
  946. drm_mm_put_block(compressed_fb);
  947. err:
  948. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  949. i915_warn_stolen(dev);
  950. }
  951. static void i915_cleanup_compression(struct drm_device *dev)
  952. {
  953. struct drm_i915_private *dev_priv = dev->dev_private;
  954. drm_mm_put_block(dev_priv->compressed_fb);
  955. if (dev_priv->compressed_llb)
  956. drm_mm_put_block(dev_priv->compressed_llb);
  957. }
  958. /* true = enable decode, false = disable decoder */
  959. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  960. {
  961. struct drm_device *dev = cookie;
  962. intel_modeset_vga_set_state(dev, state);
  963. if (state)
  964. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  965. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  966. else
  967. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  968. }
  969. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  970. {
  971. struct drm_device *dev = pci_get_drvdata(pdev);
  972. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  973. if (state == VGA_SWITCHEROO_ON) {
  974. printk(KERN_INFO "i915: switched on\n");
  975. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  976. /* i915 resume handler doesn't set to D0 */
  977. pci_set_power_state(dev->pdev, PCI_D0);
  978. i915_resume(dev);
  979. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  980. } else {
  981. printk(KERN_ERR "i915: switched off\n");
  982. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  983. i915_suspend(dev, pmm);
  984. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  985. }
  986. }
  987. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  988. {
  989. struct drm_device *dev = pci_get_drvdata(pdev);
  990. bool can_switch;
  991. spin_lock(&dev->count_lock);
  992. can_switch = (dev->open_count == 0);
  993. spin_unlock(&dev->count_lock);
  994. return can_switch;
  995. }
  996. static int i915_load_gem_init(struct drm_device *dev)
  997. {
  998. struct drm_i915_private *dev_priv = dev->dev_private;
  999. unsigned long prealloc_size, gtt_size, mappable_size;
  1000. int ret;
  1001. prealloc_size = dev_priv->mm.gtt->stolen_size;
  1002. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  1003. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1004. /* Basic memrange allocator for stolen space */
  1005. drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
  1006. /* Let GEM Manage all of the aperture.
  1007. *
  1008. * However, leave one page at the end still bound to the scratch page.
  1009. * There are a number of places where the hardware apparently
  1010. * prefetches past the end of the object, and we've seen multiple
  1011. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1012. * at the last page of the aperture. One page should be enough to
  1013. * keep any prefetching inside of the aperture.
  1014. */
  1015. i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
  1016. mutex_lock(&dev->struct_mutex);
  1017. ret = i915_gem_init_ringbuffer(dev);
  1018. mutex_unlock(&dev->struct_mutex);
  1019. if (ret)
  1020. return ret;
  1021. /* Try to set up FBC with a reasonable compressed buffer size */
  1022. if (I915_HAS_FBC(dev) && i915_powersave) {
  1023. int cfb_size;
  1024. /* Leave 1M for line length buffer & misc. */
  1025. /* Try to get a 32M buffer... */
  1026. if (prealloc_size > (36*1024*1024))
  1027. cfb_size = 32*1024*1024;
  1028. else /* fall back to 7/8 of the stolen space */
  1029. cfb_size = prealloc_size * 7 / 8;
  1030. i915_setup_compression(dev, cfb_size);
  1031. }
  1032. /* Allow hardware batchbuffers unless told otherwise. */
  1033. dev_priv->allow_batchbuffer = 1;
  1034. return 0;
  1035. }
  1036. static int i915_load_modeset_init(struct drm_device *dev)
  1037. {
  1038. struct drm_i915_private *dev_priv = dev->dev_private;
  1039. int ret;
  1040. ret = intel_parse_bios(dev);
  1041. if (ret)
  1042. DRM_INFO("failed to find VBIOS tables\n");
  1043. /* If we have > 1 VGA cards, then we need to arbitrate access
  1044. * to the common VGA resources.
  1045. *
  1046. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1047. * then we do not take part in VGA arbitration and the
  1048. * vga_client_register() fails with -ENODEV.
  1049. */
  1050. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1051. if (ret && ret != -ENODEV)
  1052. goto out;
  1053. intel_register_dsm_handler();
  1054. ret = vga_switcheroo_register_client(dev->pdev,
  1055. i915_switcheroo_set_state,
  1056. NULL,
  1057. i915_switcheroo_can_switch);
  1058. if (ret)
  1059. goto cleanup_vga_client;
  1060. /* IIR "flip pending" bit means done if this bit is set */
  1061. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1062. dev_priv->flip_pending_is_done = true;
  1063. intel_modeset_init(dev);
  1064. ret = i915_load_gem_init(dev);
  1065. if (ret)
  1066. goto cleanup_vga_switcheroo;
  1067. intel_modeset_gem_init(dev);
  1068. ret = drm_irq_install(dev);
  1069. if (ret)
  1070. goto cleanup_gem;
  1071. /* Always safe in the mode setting case. */
  1072. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1073. dev->vblank_disable_allowed = 1;
  1074. ret = intel_fbdev_init(dev);
  1075. if (ret)
  1076. goto cleanup_irq;
  1077. drm_kms_helper_poll_init(dev);
  1078. /* We're off and running w/KMS */
  1079. dev_priv->mm.suspended = 0;
  1080. return 0;
  1081. cleanup_irq:
  1082. drm_irq_uninstall(dev);
  1083. cleanup_gem:
  1084. mutex_lock(&dev->struct_mutex);
  1085. i915_gem_cleanup_ringbuffer(dev);
  1086. mutex_unlock(&dev->struct_mutex);
  1087. cleanup_vga_switcheroo:
  1088. vga_switcheroo_unregister_client(dev->pdev);
  1089. cleanup_vga_client:
  1090. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1091. out:
  1092. return ret;
  1093. }
  1094. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1095. {
  1096. struct drm_i915_master_private *master_priv;
  1097. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1098. if (!master_priv)
  1099. return -ENOMEM;
  1100. master->driver_priv = master_priv;
  1101. return 0;
  1102. }
  1103. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1104. {
  1105. struct drm_i915_master_private *master_priv = master->driver_priv;
  1106. if (!master_priv)
  1107. return;
  1108. kfree(master_priv);
  1109. master->driver_priv = NULL;
  1110. }
  1111. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1112. {
  1113. drm_i915_private_t *dev_priv = dev->dev_private;
  1114. u32 tmp;
  1115. tmp = I915_READ(CLKCFG);
  1116. switch (tmp & CLKCFG_FSB_MASK) {
  1117. case CLKCFG_FSB_533:
  1118. dev_priv->fsb_freq = 533; /* 133*4 */
  1119. break;
  1120. case CLKCFG_FSB_800:
  1121. dev_priv->fsb_freq = 800; /* 200*4 */
  1122. break;
  1123. case CLKCFG_FSB_667:
  1124. dev_priv->fsb_freq = 667; /* 167*4 */
  1125. break;
  1126. case CLKCFG_FSB_400:
  1127. dev_priv->fsb_freq = 400; /* 100*4 */
  1128. break;
  1129. }
  1130. switch (tmp & CLKCFG_MEM_MASK) {
  1131. case CLKCFG_MEM_533:
  1132. dev_priv->mem_freq = 533;
  1133. break;
  1134. case CLKCFG_MEM_667:
  1135. dev_priv->mem_freq = 667;
  1136. break;
  1137. case CLKCFG_MEM_800:
  1138. dev_priv->mem_freq = 800;
  1139. break;
  1140. }
  1141. /* detect pineview DDR3 setting */
  1142. tmp = I915_READ(CSHRDDR3CTL);
  1143. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1144. }
  1145. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1146. {
  1147. drm_i915_private_t *dev_priv = dev->dev_private;
  1148. u16 ddrpll, csipll;
  1149. ddrpll = I915_READ16(DDRMPLL1);
  1150. csipll = I915_READ16(CSIPLL0);
  1151. switch (ddrpll & 0xff) {
  1152. case 0xc:
  1153. dev_priv->mem_freq = 800;
  1154. break;
  1155. case 0x10:
  1156. dev_priv->mem_freq = 1066;
  1157. break;
  1158. case 0x14:
  1159. dev_priv->mem_freq = 1333;
  1160. break;
  1161. case 0x18:
  1162. dev_priv->mem_freq = 1600;
  1163. break;
  1164. default:
  1165. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1166. ddrpll & 0xff);
  1167. dev_priv->mem_freq = 0;
  1168. break;
  1169. }
  1170. dev_priv->r_t = dev_priv->mem_freq;
  1171. switch (csipll & 0x3ff) {
  1172. case 0x00c:
  1173. dev_priv->fsb_freq = 3200;
  1174. break;
  1175. case 0x00e:
  1176. dev_priv->fsb_freq = 3733;
  1177. break;
  1178. case 0x010:
  1179. dev_priv->fsb_freq = 4266;
  1180. break;
  1181. case 0x012:
  1182. dev_priv->fsb_freq = 4800;
  1183. break;
  1184. case 0x014:
  1185. dev_priv->fsb_freq = 5333;
  1186. break;
  1187. case 0x016:
  1188. dev_priv->fsb_freq = 5866;
  1189. break;
  1190. case 0x018:
  1191. dev_priv->fsb_freq = 6400;
  1192. break;
  1193. default:
  1194. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1195. csipll & 0x3ff);
  1196. dev_priv->fsb_freq = 0;
  1197. break;
  1198. }
  1199. if (dev_priv->fsb_freq == 3200) {
  1200. dev_priv->c_m = 0;
  1201. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1202. dev_priv->c_m = 1;
  1203. } else {
  1204. dev_priv->c_m = 2;
  1205. }
  1206. }
  1207. static const struct cparams {
  1208. u16 i;
  1209. u16 t;
  1210. u16 m;
  1211. u16 c;
  1212. } cparams[] = {
  1213. { 1, 1333, 301, 28664 },
  1214. { 1, 1066, 294, 24460 },
  1215. { 1, 800, 294, 25192 },
  1216. { 0, 1333, 276, 27605 },
  1217. { 0, 1066, 276, 27605 },
  1218. { 0, 800, 231, 23784 },
  1219. };
  1220. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1221. {
  1222. u64 total_count, diff, ret;
  1223. u32 count1, count2, count3, m = 0, c = 0;
  1224. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1225. int i;
  1226. diff1 = now - dev_priv->last_time1;
  1227. count1 = I915_READ(DMIEC);
  1228. count2 = I915_READ(DDREC);
  1229. count3 = I915_READ(CSIEC);
  1230. total_count = count1 + count2 + count3;
  1231. /* FIXME: handle per-counter overflow */
  1232. if (total_count < dev_priv->last_count1) {
  1233. diff = ~0UL - dev_priv->last_count1;
  1234. diff += total_count;
  1235. } else {
  1236. diff = total_count - dev_priv->last_count1;
  1237. }
  1238. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1239. if (cparams[i].i == dev_priv->c_m &&
  1240. cparams[i].t == dev_priv->r_t) {
  1241. m = cparams[i].m;
  1242. c = cparams[i].c;
  1243. break;
  1244. }
  1245. }
  1246. diff = div_u64(diff, diff1);
  1247. ret = ((m * diff) + c);
  1248. ret = div_u64(ret, 10);
  1249. dev_priv->last_count1 = total_count;
  1250. dev_priv->last_time1 = now;
  1251. return ret;
  1252. }
  1253. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1254. {
  1255. unsigned long m, x, b;
  1256. u32 tsfs;
  1257. tsfs = I915_READ(TSFS);
  1258. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1259. x = I915_READ8(TR1);
  1260. b = tsfs & TSFS_INTR_MASK;
  1261. return ((m * x) / 127) - b;
  1262. }
  1263. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1264. {
  1265. static const struct v_table {
  1266. u16 vd; /* in .1 mil */
  1267. u16 vm; /* in .1 mil */
  1268. } v_table[] = {
  1269. { 0, 0, },
  1270. { 375, 0, },
  1271. { 500, 0, },
  1272. { 625, 0, },
  1273. { 750, 0, },
  1274. { 875, 0, },
  1275. { 1000, 0, },
  1276. { 1125, 0, },
  1277. { 4125, 3000, },
  1278. { 4125, 3000, },
  1279. { 4125, 3000, },
  1280. { 4125, 3000, },
  1281. { 4125, 3000, },
  1282. { 4125, 3000, },
  1283. { 4125, 3000, },
  1284. { 4125, 3000, },
  1285. { 4125, 3000, },
  1286. { 4125, 3000, },
  1287. { 4125, 3000, },
  1288. { 4125, 3000, },
  1289. { 4125, 3000, },
  1290. { 4125, 3000, },
  1291. { 4125, 3000, },
  1292. { 4125, 3000, },
  1293. { 4125, 3000, },
  1294. { 4125, 3000, },
  1295. { 4125, 3000, },
  1296. { 4125, 3000, },
  1297. { 4125, 3000, },
  1298. { 4125, 3000, },
  1299. { 4125, 3000, },
  1300. { 4125, 3000, },
  1301. { 4250, 3125, },
  1302. { 4375, 3250, },
  1303. { 4500, 3375, },
  1304. { 4625, 3500, },
  1305. { 4750, 3625, },
  1306. { 4875, 3750, },
  1307. { 5000, 3875, },
  1308. { 5125, 4000, },
  1309. { 5250, 4125, },
  1310. { 5375, 4250, },
  1311. { 5500, 4375, },
  1312. { 5625, 4500, },
  1313. { 5750, 4625, },
  1314. { 5875, 4750, },
  1315. { 6000, 4875, },
  1316. { 6125, 5000, },
  1317. { 6250, 5125, },
  1318. { 6375, 5250, },
  1319. { 6500, 5375, },
  1320. { 6625, 5500, },
  1321. { 6750, 5625, },
  1322. { 6875, 5750, },
  1323. { 7000, 5875, },
  1324. { 7125, 6000, },
  1325. { 7250, 6125, },
  1326. { 7375, 6250, },
  1327. { 7500, 6375, },
  1328. { 7625, 6500, },
  1329. { 7750, 6625, },
  1330. { 7875, 6750, },
  1331. { 8000, 6875, },
  1332. { 8125, 7000, },
  1333. { 8250, 7125, },
  1334. { 8375, 7250, },
  1335. { 8500, 7375, },
  1336. { 8625, 7500, },
  1337. { 8750, 7625, },
  1338. { 8875, 7750, },
  1339. { 9000, 7875, },
  1340. { 9125, 8000, },
  1341. { 9250, 8125, },
  1342. { 9375, 8250, },
  1343. { 9500, 8375, },
  1344. { 9625, 8500, },
  1345. { 9750, 8625, },
  1346. { 9875, 8750, },
  1347. { 10000, 8875, },
  1348. { 10125, 9000, },
  1349. { 10250, 9125, },
  1350. { 10375, 9250, },
  1351. { 10500, 9375, },
  1352. { 10625, 9500, },
  1353. { 10750, 9625, },
  1354. { 10875, 9750, },
  1355. { 11000, 9875, },
  1356. { 11125, 10000, },
  1357. { 11250, 10125, },
  1358. { 11375, 10250, },
  1359. { 11500, 10375, },
  1360. { 11625, 10500, },
  1361. { 11750, 10625, },
  1362. { 11875, 10750, },
  1363. { 12000, 10875, },
  1364. { 12125, 11000, },
  1365. { 12250, 11125, },
  1366. { 12375, 11250, },
  1367. { 12500, 11375, },
  1368. { 12625, 11500, },
  1369. { 12750, 11625, },
  1370. { 12875, 11750, },
  1371. { 13000, 11875, },
  1372. { 13125, 12000, },
  1373. { 13250, 12125, },
  1374. { 13375, 12250, },
  1375. { 13500, 12375, },
  1376. { 13625, 12500, },
  1377. { 13750, 12625, },
  1378. { 13875, 12750, },
  1379. { 14000, 12875, },
  1380. { 14125, 13000, },
  1381. { 14250, 13125, },
  1382. { 14375, 13250, },
  1383. { 14500, 13375, },
  1384. { 14625, 13500, },
  1385. { 14750, 13625, },
  1386. { 14875, 13750, },
  1387. { 15000, 13875, },
  1388. { 15125, 14000, },
  1389. { 15250, 14125, },
  1390. { 15375, 14250, },
  1391. { 15500, 14375, },
  1392. { 15625, 14500, },
  1393. { 15750, 14625, },
  1394. { 15875, 14750, },
  1395. { 16000, 14875, },
  1396. { 16125, 15000, },
  1397. };
  1398. if (dev_priv->info->is_mobile)
  1399. return v_table[pxvid].vm;
  1400. else
  1401. return v_table[pxvid].vd;
  1402. }
  1403. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1404. {
  1405. struct timespec now, diff1;
  1406. u64 diff;
  1407. unsigned long diffms;
  1408. u32 count;
  1409. getrawmonotonic(&now);
  1410. diff1 = timespec_sub(now, dev_priv->last_time2);
  1411. /* Don't divide by 0 */
  1412. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1413. if (!diffms)
  1414. return;
  1415. count = I915_READ(GFXEC);
  1416. if (count < dev_priv->last_count2) {
  1417. diff = ~0UL - dev_priv->last_count2;
  1418. diff += count;
  1419. } else {
  1420. diff = count - dev_priv->last_count2;
  1421. }
  1422. dev_priv->last_count2 = count;
  1423. dev_priv->last_time2 = now;
  1424. /* More magic constants... */
  1425. diff = diff * 1181;
  1426. diff = div_u64(diff, diffms * 10);
  1427. dev_priv->gfx_power = diff;
  1428. }
  1429. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1430. {
  1431. unsigned long t, corr, state1, corr2, state2;
  1432. u32 pxvid, ext_v;
  1433. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1434. pxvid = (pxvid >> 24) & 0x7f;
  1435. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1436. state1 = ext_v;
  1437. t = i915_mch_val(dev_priv);
  1438. /* Revel in the empirically derived constants */
  1439. /* Correction factor in 1/100000 units */
  1440. if (t > 80)
  1441. corr = ((t * 2349) + 135940);
  1442. else if (t >= 50)
  1443. corr = ((t * 964) + 29317);
  1444. else /* < 50 */
  1445. corr = ((t * 301) + 1004);
  1446. corr = corr * ((150142 * state1) / 10000 - 78642);
  1447. corr /= 100000;
  1448. corr2 = (corr * dev_priv->corr);
  1449. state2 = (corr2 * state1) / 10000;
  1450. state2 /= 100; /* convert to mW */
  1451. i915_update_gfx_val(dev_priv);
  1452. return dev_priv->gfx_power + state2;
  1453. }
  1454. /* Global for IPS driver to get at the current i915 device */
  1455. static struct drm_i915_private *i915_mch_dev;
  1456. /*
  1457. * Lock protecting IPS related data structures
  1458. * - i915_mch_dev
  1459. * - dev_priv->max_delay
  1460. * - dev_priv->min_delay
  1461. * - dev_priv->fmax
  1462. * - dev_priv->gpu_busy
  1463. */
  1464. static DEFINE_SPINLOCK(mchdev_lock);
  1465. /**
  1466. * i915_read_mch_val - return value for IPS use
  1467. *
  1468. * Calculate and return a value for the IPS driver to use when deciding whether
  1469. * we have thermal and power headroom to increase CPU or GPU power budget.
  1470. */
  1471. unsigned long i915_read_mch_val(void)
  1472. {
  1473. struct drm_i915_private *dev_priv;
  1474. unsigned long chipset_val, graphics_val, ret = 0;
  1475. spin_lock(&mchdev_lock);
  1476. if (!i915_mch_dev)
  1477. goto out_unlock;
  1478. dev_priv = i915_mch_dev;
  1479. chipset_val = i915_chipset_val(dev_priv);
  1480. graphics_val = i915_gfx_val(dev_priv);
  1481. ret = chipset_val + graphics_val;
  1482. out_unlock:
  1483. spin_unlock(&mchdev_lock);
  1484. return ret;
  1485. }
  1486. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1487. /**
  1488. * i915_gpu_raise - raise GPU frequency limit
  1489. *
  1490. * Raise the limit; IPS indicates we have thermal headroom.
  1491. */
  1492. bool i915_gpu_raise(void)
  1493. {
  1494. struct drm_i915_private *dev_priv;
  1495. bool ret = true;
  1496. spin_lock(&mchdev_lock);
  1497. if (!i915_mch_dev) {
  1498. ret = false;
  1499. goto out_unlock;
  1500. }
  1501. dev_priv = i915_mch_dev;
  1502. if (dev_priv->max_delay > dev_priv->fmax)
  1503. dev_priv->max_delay--;
  1504. out_unlock:
  1505. spin_unlock(&mchdev_lock);
  1506. return ret;
  1507. }
  1508. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1509. /**
  1510. * i915_gpu_lower - lower GPU frequency limit
  1511. *
  1512. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1513. * frequency maximum.
  1514. */
  1515. bool i915_gpu_lower(void)
  1516. {
  1517. struct drm_i915_private *dev_priv;
  1518. bool ret = true;
  1519. spin_lock(&mchdev_lock);
  1520. if (!i915_mch_dev) {
  1521. ret = false;
  1522. goto out_unlock;
  1523. }
  1524. dev_priv = i915_mch_dev;
  1525. if (dev_priv->max_delay < dev_priv->min_delay)
  1526. dev_priv->max_delay++;
  1527. out_unlock:
  1528. spin_unlock(&mchdev_lock);
  1529. return ret;
  1530. }
  1531. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1532. /**
  1533. * i915_gpu_busy - indicate GPU business to IPS
  1534. *
  1535. * Tell the IPS driver whether or not the GPU is busy.
  1536. */
  1537. bool i915_gpu_busy(void)
  1538. {
  1539. struct drm_i915_private *dev_priv;
  1540. bool ret = false;
  1541. spin_lock(&mchdev_lock);
  1542. if (!i915_mch_dev)
  1543. goto out_unlock;
  1544. dev_priv = i915_mch_dev;
  1545. ret = dev_priv->busy;
  1546. out_unlock:
  1547. spin_unlock(&mchdev_lock);
  1548. return ret;
  1549. }
  1550. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1551. /**
  1552. * i915_gpu_turbo_disable - disable graphics turbo
  1553. *
  1554. * Disable graphics turbo by resetting the max frequency and setting the
  1555. * current frequency to the default.
  1556. */
  1557. bool i915_gpu_turbo_disable(void)
  1558. {
  1559. struct drm_i915_private *dev_priv;
  1560. bool ret = true;
  1561. spin_lock(&mchdev_lock);
  1562. if (!i915_mch_dev) {
  1563. ret = false;
  1564. goto out_unlock;
  1565. }
  1566. dev_priv = i915_mch_dev;
  1567. dev_priv->max_delay = dev_priv->fstart;
  1568. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1569. ret = false;
  1570. out_unlock:
  1571. spin_unlock(&mchdev_lock);
  1572. return ret;
  1573. }
  1574. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1575. /**
  1576. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1577. * IPS got loaded first.
  1578. *
  1579. * This awkward dance is so that neither module has to depend on the
  1580. * other in order for IPS to do the appropriate communication of
  1581. * GPU turbo limits to i915.
  1582. */
  1583. static void
  1584. ips_ping_for_i915_load(void)
  1585. {
  1586. void (*link)(void);
  1587. link = symbol_get(ips_link_to_i915_driver);
  1588. if (link) {
  1589. link();
  1590. symbol_put(ips_link_to_i915_driver);
  1591. }
  1592. }
  1593. /**
  1594. * i915_driver_load - setup chip and create an initial config
  1595. * @dev: DRM device
  1596. * @flags: startup flags
  1597. *
  1598. * The driver load routine has to do several things:
  1599. * - drive output discovery via intel_modeset_init()
  1600. * - initialize the memory manager
  1601. * - allocate initial config memory
  1602. * - setup the DRM framebuffer with the allocated memory
  1603. */
  1604. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1605. {
  1606. struct drm_i915_private *dev_priv;
  1607. int ret = 0, mmio_bar;
  1608. uint32_t agp_size;
  1609. /* i915 has 4 more counters */
  1610. dev->counters += 4;
  1611. dev->types[6] = _DRM_STAT_IRQ;
  1612. dev->types[7] = _DRM_STAT_PRIMARY;
  1613. dev->types[8] = _DRM_STAT_SECONDARY;
  1614. dev->types[9] = _DRM_STAT_DMA;
  1615. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1616. if (dev_priv == NULL)
  1617. return -ENOMEM;
  1618. dev->dev_private = (void *)dev_priv;
  1619. dev_priv->dev = dev;
  1620. dev_priv->info = (struct intel_device_info *) flags;
  1621. if (i915_get_bridge_dev(dev)) {
  1622. ret = -EIO;
  1623. goto free_priv;
  1624. }
  1625. /* overlay on gen2 is broken and can't address above 1G */
  1626. if (IS_GEN2(dev))
  1627. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1628. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1629. * using 32bit addressing, overwriting memory if HWS is located
  1630. * above 4GB.
  1631. *
  1632. * The documentation also mentions an issue with undefined
  1633. * behaviour if any general state is accessed within a page above 4GB,
  1634. * which also needs to be handled carefully.
  1635. */
  1636. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1637. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1638. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1639. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1640. if (!dev_priv->regs) {
  1641. DRM_ERROR("failed to map registers\n");
  1642. ret = -EIO;
  1643. goto put_bridge;
  1644. }
  1645. dev_priv->mm.gtt = intel_gtt_get();
  1646. if (!dev_priv->mm.gtt) {
  1647. DRM_ERROR("Failed to initialize GTT\n");
  1648. ret = -ENODEV;
  1649. goto out_rmmap;
  1650. }
  1651. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1652. dev_priv->mm.gtt_mapping =
  1653. io_mapping_create_wc(dev->agp->base, agp_size);
  1654. if (dev_priv->mm.gtt_mapping == NULL) {
  1655. ret = -EIO;
  1656. goto out_rmmap;
  1657. }
  1658. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1659. * one would think, because the kernel disables PAT on first
  1660. * generation Core chips because WC PAT gets overridden by a UC
  1661. * MTRR if present. Even if a UC MTRR isn't present.
  1662. */
  1663. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1664. agp_size,
  1665. MTRR_TYPE_WRCOMB, 1);
  1666. if (dev_priv->mm.gtt_mtrr < 0) {
  1667. DRM_INFO("MTRR allocation failed. Graphics "
  1668. "performance may suffer.\n");
  1669. }
  1670. /* The i915 workqueue is primarily used for batched retirement of
  1671. * requests (and thus managing bo) once the task has been completed
  1672. * by the GPU. i915_gem_retire_requests() is called directly when we
  1673. * need high-priority retirement, such as waiting for an explicit
  1674. * bo.
  1675. *
  1676. * It is also used for periodic low-priority events, such as
  1677. * idle-timers and recording error state.
  1678. *
  1679. * All tasks on the workqueue are expected to acquire the dev mutex
  1680. * so there is no point in running more than one instance of the
  1681. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1682. */
  1683. dev_priv->wq = alloc_workqueue("i915",
  1684. WQ_UNBOUND | WQ_NON_REENTRANT,
  1685. 1);
  1686. if (dev_priv->wq == NULL) {
  1687. DRM_ERROR("Failed to create our workqueue.\n");
  1688. ret = -ENOMEM;
  1689. goto out_mtrrfree;
  1690. }
  1691. /* enable GEM by default */
  1692. dev_priv->has_gem = 1;
  1693. intel_irq_init(dev);
  1694. /* Try to make sure MCHBAR is enabled before poking at it */
  1695. intel_setup_mchbar(dev);
  1696. intel_setup_gmbus(dev);
  1697. intel_opregion_setup(dev);
  1698. /* Make sure the bios did its job and set up vital registers */
  1699. intel_setup_bios(dev);
  1700. i915_gem_load(dev);
  1701. /* Init HWS */
  1702. if (!I915_NEED_GFX_HWS(dev)) {
  1703. ret = i915_init_phys_hws(dev);
  1704. if (ret)
  1705. goto out_gem_unload;
  1706. }
  1707. if (IS_PINEVIEW(dev))
  1708. i915_pineview_get_mem_freq(dev);
  1709. else if (IS_GEN5(dev))
  1710. i915_ironlake_get_mem_freq(dev);
  1711. /* On the 945G/GM, the chipset reports the MSI capability on the
  1712. * integrated graphics even though the support isn't actually there
  1713. * according to the published specs. It doesn't appear to function
  1714. * correctly in testing on 945G.
  1715. * This may be a side effect of MSI having been made available for PEG
  1716. * and the registers being closely associated.
  1717. *
  1718. * According to chipset errata, on the 965GM, MSI interrupts may
  1719. * be lost or delayed, but we use them anyways to avoid
  1720. * stuck interrupts on some machines.
  1721. */
  1722. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1723. pci_enable_msi(dev->pdev);
  1724. spin_lock_init(&dev_priv->irq_lock);
  1725. spin_lock_init(&dev_priv->error_lock);
  1726. spin_lock_init(&dev_priv->rps_lock);
  1727. if (IS_IVYBRIDGE(dev))
  1728. dev_priv->num_pipe = 3;
  1729. else if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1730. dev_priv->num_pipe = 2;
  1731. else
  1732. dev_priv->num_pipe = 1;
  1733. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1734. if (ret)
  1735. goto out_gem_unload;
  1736. /* Start out suspended */
  1737. dev_priv->mm.suspended = 1;
  1738. intel_detect_pch(dev);
  1739. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1740. ret = i915_load_modeset_init(dev);
  1741. if (ret < 0) {
  1742. DRM_ERROR("failed to init modeset\n");
  1743. goto out_gem_unload;
  1744. }
  1745. }
  1746. /* Must be done after probing outputs */
  1747. intel_opregion_init(dev);
  1748. acpi_video_register();
  1749. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1750. (unsigned long) dev);
  1751. spin_lock(&mchdev_lock);
  1752. i915_mch_dev = dev_priv;
  1753. dev_priv->mchdev_lock = &mchdev_lock;
  1754. spin_unlock(&mchdev_lock);
  1755. ips_ping_for_i915_load();
  1756. return 0;
  1757. out_gem_unload:
  1758. if (dev_priv->mm.inactive_shrinker.shrink)
  1759. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1760. if (dev->pdev->msi_enabled)
  1761. pci_disable_msi(dev->pdev);
  1762. intel_teardown_gmbus(dev);
  1763. intel_teardown_mchbar(dev);
  1764. destroy_workqueue(dev_priv->wq);
  1765. out_mtrrfree:
  1766. if (dev_priv->mm.gtt_mtrr >= 0) {
  1767. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1768. dev->agp->agp_info.aper_size * 1024 * 1024);
  1769. dev_priv->mm.gtt_mtrr = -1;
  1770. }
  1771. io_mapping_free(dev_priv->mm.gtt_mapping);
  1772. out_rmmap:
  1773. pci_iounmap(dev->pdev, dev_priv->regs);
  1774. put_bridge:
  1775. pci_dev_put(dev_priv->bridge_dev);
  1776. free_priv:
  1777. kfree(dev_priv);
  1778. return ret;
  1779. }
  1780. int i915_driver_unload(struct drm_device *dev)
  1781. {
  1782. struct drm_i915_private *dev_priv = dev->dev_private;
  1783. int ret;
  1784. spin_lock(&mchdev_lock);
  1785. i915_mch_dev = NULL;
  1786. spin_unlock(&mchdev_lock);
  1787. if (dev_priv->mm.inactive_shrinker.shrink)
  1788. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1789. mutex_lock(&dev->struct_mutex);
  1790. ret = i915_gpu_idle(dev);
  1791. if (ret)
  1792. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1793. mutex_unlock(&dev->struct_mutex);
  1794. /* Cancel the retire work handler, which should be idle now. */
  1795. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1796. io_mapping_free(dev_priv->mm.gtt_mapping);
  1797. if (dev_priv->mm.gtt_mtrr >= 0) {
  1798. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1799. dev->agp->agp_info.aper_size * 1024 * 1024);
  1800. dev_priv->mm.gtt_mtrr = -1;
  1801. }
  1802. acpi_video_unregister();
  1803. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1804. intel_fbdev_fini(dev);
  1805. intel_modeset_cleanup(dev);
  1806. /*
  1807. * free the memory space allocated for the child device
  1808. * config parsed from VBT
  1809. */
  1810. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1811. kfree(dev_priv->child_dev);
  1812. dev_priv->child_dev = NULL;
  1813. dev_priv->child_dev_num = 0;
  1814. }
  1815. vga_switcheroo_unregister_client(dev->pdev);
  1816. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1817. }
  1818. /* Free error state after interrupts are fully disabled. */
  1819. del_timer_sync(&dev_priv->hangcheck_timer);
  1820. cancel_work_sync(&dev_priv->error_work);
  1821. i915_destroy_error_state(dev);
  1822. if (dev->pdev->msi_enabled)
  1823. pci_disable_msi(dev->pdev);
  1824. intel_opregion_fini(dev);
  1825. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1826. /* Flush any outstanding unpin_work. */
  1827. flush_workqueue(dev_priv->wq);
  1828. mutex_lock(&dev->struct_mutex);
  1829. i915_gem_free_all_phys_object(dev);
  1830. i915_gem_cleanup_ringbuffer(dev);
  1831. mutex_unlock(&dev->struct_mutex);
  1832. if (I915_HAS_FBC(dev) && i915_powersave)
  1833. i915_cleanup_compression(dev);
  1834. drm_mm_takedown(&dev_priv->mm.stolen);
  1835. intel_cleanup_overlay(dev);
  1836. if (!I915_NEED_GFX_HWS(dev))
  1837. i915_free_hws(dev);
  1838. }
  1839. if (dev_priv->regs != NULL)
  1840. pci_iounmap(dev->pdev, dev_priv->regs);
  1841. intel_teardown_gmbus(dev);
  1842. intel_teardown_mchbar(dev);
  1843. destroy_workqueue(dev_priv->wq);
  1844. pci_dev_put(dev_priv->bridge_dev);
  1845. kfree(dev->dev_private);
  1846. return 0;
  1847. }
  1848. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1849. {
  1850. struct drm_i915_file_private *file_priv;
  1851. DRM_DEBUG_DRIVER("\n");
  1852. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1853. if (!file_priv)
  1854. return -ENOMEM;
  1855. file->driver_priv = file_priv;
  1856. spin_lock_init(&file_priv->mm.lock);
  1857. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1858. return 0;
  1859. }
  1860. /**
  1861. * i915_driver_lastclose - clean up after all DRM clients have exited
  1862. * @dev: DRM device
  1863. *
  1864. * Take care of cleaning up after all DRM clients have exited. In the
  1865. * mode setting case, we want to restore the kernel's initial mode (just
  1866. * in case the last client left us in a bad state).
  1867. *
  1868. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1869. * and DMA structures, since the kernel won't be using them, and clea
  1870. * up any GEM state.
  1871. */
  1872. void i915_driver_lastclose(struct drm_device * dev)
  1873. {
  1874. drm_i915_private_t *dev_priv = dev->dev_private;
  1875. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1876. intel_fb_restore_mode(dev);
  1877. vga_switcheroo_process_delayed_switch();
  1878. return;
  1879. }
  1880. i915_gem_lastclose(dev);
  1881. if (dev_priv->agp_heap)
  1882. i915_mem_takedown(&(dev_priv->agp_heap));
  1883. i915_dma_cleanup(dev);
  1884. }
  1885. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1886. {
  1887. drm_i915_private_t *dev_priv = dev->dev_private;
  1888. i915_gem_release(dev, file_priv);
  1889. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1890. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1891. }
  1892. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1893. {
  1894. struct drm_i915_file_private *file_priv = file->driver_priv;
  1895. kfree(file_priv);
  1896. }
  1897. struct drm_ioctl_desc i915_ioctls[] = {
  1898. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1899. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1900. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1901. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1902. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1903. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1904. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1905. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1906. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1907. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  1908. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1909. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1910. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1911. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1912. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1913. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1914. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1915. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1916. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1917. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1918. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1919. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1920. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1921. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1922. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1923. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1924. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1925. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1926. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1927. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1928. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1929. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1930. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1931. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1932. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1933. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1934. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1935. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1936. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1937. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1938. };
  1939. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1940. /**
  1941. * Determine if the device really is AGP or not.
  1942. *
  1943. * All Intel graphics chipsets are treated as AGP, even if they are really
  1944. * PCI-e.
  1945. *
  1946. * \param dev The device to be tested.
  1947. *
  1948. * \returns
  1949. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1950. */
  1951. int i915_driver_device_is_agp(struct drm_device * dev)
  1952. {
  1953. return 1;
  1954. }