s5p_mfc_ctrl.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * linux/drivers/media/platform/s5p-mfc/s5p_mfc_ctrl.c
  3. *
  4. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com/
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/err.h>
  14. #include <linux/firmware.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/sched.h>
  17. #include "s5p_mfc_cmd.h"
  18. #include "s5p_mfc_common.h"
  19. #include "s5p_mfc_debug.h"
  20. #include "s5p_mfc_intr.h"
  21. #include "s5p_mfc_opr.h"
  22. #include "s5p_mfc_pm.h"
  23. static void *s5p_mfc_bitproc_buf;
  24. static size_t s5p_mfc_bitproc_phys;
  25. static unsigned char *s5p_mfc_bitproc_virt;
  26. /* Allocate and load firmware */
  27. int s5p_mfc_alloc_and_load_firmware(struct s5p_mfc_dev *dev)
  28. {
  29. struct firmware *fw_blob;
  30. size_t bank2_base_phys;
  31. void *b_base;
  32. int err;
  33. /* Firmare has to be present as a separate file or compiled
  34. * into kernel. */
  35. mfc_debug_enter();
  36. err = request_firmware((const struct firmware **)&fw_blob,
  37. "s5p-mfc.fw", dev->v4l2_dev.dev);
  38. if (err != 0) {
  39. mfc_err("Firmware is not present in the /lib/firmware directory nor compiled in kernel\n");
  40. return -EINVAL;
  41. }
  42. dev->fw_size = dev->variant->buf_size->fw;
  43. if (fw_blob->size > dev->fw_size) {
  44. mfc_err("MFC firmware is too big to be loaded\n");
  45. release_firmware(fw_blob);
  46. return -ENOMEM;
  47. }
  48. if (s5p_mfc_bitproc_buf) {
  49. mfc_err("Attempting to allocate firmware when it seems that it is already loaded\n");
  50. release_firmware(fw_blob);
  51. return -ENOMEM;
  52. }
  53. s5p_mfc_bitproc_buf = vb2_dma_contig_memops.alloc(
  54. dev->alloc_ctx[MFC_BANK1_ALLOC_CTX], dev->fw_size);
  55. if (IS_ERR(s5p_mfc_bitproc_buf)) {
  56. s5p_mfc_bitproc_buf = NULL;
  57. mfc_err("Allocating bitprocessor buffer failed\n");
  58. release_firmware(fw_blob);
  59. return -ENOMEM;
  60. }
  61. s5p_mfc_bitproc_phys = s5p_mfc_mem_cookie(
  62. dev->alloc_ctx[MFC_BANK1_ALLOC_CTX], s5p_mfc_bitproc_buf);
  63. if (s5p_mfc_bitproc_phys & ((1 << MFC_BASE_ALIGN_ORDER) - 1)) {
  64. mfc_err("The base memory for bank 1 is not aligned to 128KB\n");
  65. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  66. s5p_mfc_bitproc_phys = 0;
  67. s5p_mfc_bitproc_buf = NULL;
  68. release_firmware(fw_blob);
  69. return -EIO;
  70. }
  71. s5p_mfc_bitproc_virt = vb2_dma_contig_memops.vaddr(s5p_mfc_bitproc_buf);
  72. if (!s5p_mfc_bitproc_virt) {
  73. mfc_err("Bitprocessor memory remap failed\n");
  74. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  75. s5p_mfc_bitproc_phys = 0;
  76. s5p_mfc_bitproc_buf = NULL;
  77. release_firmware(fw_blob);
  78. return -EIO;
  79. }
  80. dev->bank1 = s5p_mfc_bitproc_phys;
  81. b_base = vb2_dma_contig_memops.alloc(
  82. dev->alloc_ctx[MFC_BANK2_ALLOC_CTX], 1 << MFC_BASE_ALIGN_ORDER);
  83. if (IS_ERR(b_base)) {
  84. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  85. s5p_mfc_bitproc_phys = 0;
  86. s5p_mfc_bitproc_buf = NULL;
  87. mfc_err("Allocating bank2 base failed\n");
  88. release_firmware(fw_blob);
  89. return -ENOMEM;
  90. }
  91. bank2_base_phys = s5p_mfc_mem_cookie(
  92. dev->alloc_ctx[MFC_BANK2_ALLOC_CTX], b_base);
  93. vb2_dma_contig_memops.put(b_base);
  94. if (bank2_base_phys & ((1 << MFC_BASE_ALIGN_ORDER) - 1)) {
  95. mfc_err("The base memory for bank 2 is not aligned to 128KB\n");
  96. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  97. s5p_mfc_bitproc_phys = 0;
  98. s5p_mfc_bitproc_buf = NULL;
  99. release_firmware(fw_blob);
  100. return -EIO;
  101. }
  102. /* Valid buffers passed to MFC encoder with LAST_FRAME command
  103. * should not have address of bank2 - MFC will treat it as a null frame.
  104. * To avoid such situation we set bank2 address below the pool address.
  105. */
  106. dev->bank2 = bank2_base_phys - (1 << MFC_BASE_ALIGN_ORDER);
  107. memcpy(s5p_mfc_bitproc_virt, fw_blob->data, fw_blob->size);
  108. wmb();
  109. release_firmware(fw_blob);
  110. mfc_debug_leave();
  111. return 0;
  112. }
  113. /* Reload firmware to MFC */
  114. int s5p_mfc_reload_firmware(struct s5p_mfc_dev *dev)
  115. {
  116. struct firmware *fw_blob;
  117. int err;
  118. /* Firmare has to be present as a separate file or compiled
  119. * into kernel. */
  120. mfc_debug_enter();
  121. err = request_firmware((const struct firmware **)&fw_blob,
  122. "s5p-mfc.fw", dev->v4l2_dev.dev);
  123. if (err != 0) {
  124. mfc_err("Firmware is not present in the /lib/firmware directory nor compiled in kernel\n");
  125. return -EINVAL;
  126. }
  127. if (fw_blob->size > dev->fw_size) {
  128. mfc_err("MFC firmware is too big to be loaded\n");
  129. release_firmware(fw_blob);
  130. return -ENOMEM;
  131. }
  132. if (s5p_mfc_bitproc_buf == NULL || s5p_mfc_bitproc_phys == 0) {
  133. mfc_err("MFC firmware is not allocated or was not mapped correctly\n");
  134. release_firmware(fw_blob);
  135. return -EINVAL;
  136. }
  137. memcpy(s5p_mfc_bitproc_virt, fw_blob->data, fw_blob->size);
  138. wmb();
  139. release_firmware(fw_blob);
  140. mfc_debug_leave();
  141. return 0;
  142. }
  143. /* Release firmware memory */
  144. int s5p_mfc_release_firmware(struct s5p_mfc_dev *dev)
  145. {
  146. /* Before calling this function one has to make sure
  147. * that MFC is no longer processing */
  148. if (!s5p_mfc_bitproc_buf)
  149. return -EINVAL;
  150. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  151. s5p_mfc_bitproc_virt = NULL;
  152. s5p_mfc_bitproc_phys = 0;
  153. s5p_mfc_bitproc_buf = NULL;
  154. return 0;
  155. }
  156. /* Reset the device */
  157. int s5p_mfc_reset(struct s5p_mfc_dev *dev)
  158. {
  159. unsigned int mc_status;
  160. unsigned long timeout;
  161. mfc_debug_enter();
  162. /* Stop procedure */
  163. /* reset RISC */
  164. mfc_write(dev, 0x3f6, S5P_FIMV_SW_RESET);
  165. /* All reset except for MC */
  166. mfc_write(dev, 0x3e2, S5P_FIMV_SW_RESET);
  167. mdelay(10);
  168. timeout = jiffies + msecs_to_jiffies(MFC_BW_TIMEOUT);
  169. /* Check MC status */
  170. do {
  171. if (time_after(jiffies, timeout)) {
  172. mfc_err("Timeout while resetting MFC\n");
  173. return -EIO;
  174. }
  175. mc_status = mfc_read(dev, S5P_FIMV_MC_STATUS);
  176. } while (mc_status & 0x3);
  177. mfc_write(dev, 0x0, S5P_FIMV_SW_RESET);
  178. mfc_write(dev, 0x3fe, S5P_FIMV_SW_RESET);
  179. mfc_debug_leave();
  180. return 0;
  181. }
  182. static inline void s5p_mfc_init_memctrl(struct s5p_mfc_dev *dev)
  183. {
  184. mfc_write(dev, dev->bank1, S5P_FIMV_MC_DRAMBASE_ADR_A);
  185. mfc_write(dev, dev->bank2, S5P_FIMV_MC_DRAMBASE_ADR_B);
  186. mfc_debug(2, "Bank1: %08x, Bank2: %08x\n", dev->bank1, dev->bank2);
  187. }
  188. static inline void s5p_mfc_clear_cmds(struct s5p_mfc_dev *dev)
  189. {
  190. mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH0_INST_ID);
  191. mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH1_INST_ID);
  192. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD);
  193. mfc_write(dev, 0, S5P_FIMV_HOST2RISC_CMD);
  194. }
  195. /* Initialize hardware */
  196. int s5p_mfc_init_hw(struct s5p_mfc_dev *dev)
  197. {
  198. unsigned int ver;
  199. int ret;
  200. mfc_debug_enter();
  201. if (!s5p_mfc_bitproc_buf)
  202. return -EINVAL;
  203. /* 0. MFC reset */
  204. mfc_debug(2, "MFC reset..\n");
  205. s5p_mfc_clock_on();
  206. ret = s5p_mfc_reset(dev);
  207. if (ret) {
  208. mfc_err("Failed to reset MFC - timeout\n");
  209. return ret;
  210. }
  211. mfc_debug(2, "Done MFC reset..\n");
  212. /* 1. Set DRAM base Addr */
  213. s5p_mfc_init_memctrl(dev);
  214. /* 2. Initialize registers of channel I/F */
  215. s5p_mfc_clear_cmds(dev);
  216. /* 3. Release reset signal to the RISC */
  217. s5p_mfc_clean_dev_int_flags(dev);
  218. mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
  219. mfc_debug(2, "Will now wait for completion of firmware transfer\n");
  220. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_FW_STATUS_RET)) {
  221. mfc_err("Failed to load firmware\n");
  222. s5p_mfc_reset(dev);
  223. s5p_mfc_clock_off();
  224. return -EIO;
  225. }
  226. s5p_mfc_clean_dev_int_flags(dev);
  227. /* 4. Initialize firmware */
  228. ret = s5p_mfc_hw_call(dev->mfc_cmds, sys_init_cmd, dev);
  229. if (ret) {
  230. mfc_err("Failed to send command to MFC - timeout\n");
  231. s5p_mfc_reset(dev);
  232. s5p_mfc_clock_off();
  233. return ret;
  234. }
  235. mfc_debug(2, "Ok, now will write a command to init the system\n");
  236. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SYS_INIT_RET)) {
  237. mfc_err("Failed to load firmware\n");
  238. s5p_mfc_reset(dev);
  239. s5p_mfc_clock_off();
  240. return -EIO;
  241. }
  242. dev->int_cond = 0;
  243. if (dev->int_err != 0 || dev->int_type !=
  244. S5P_MFC_R2H_CMD_SYS_INIT_RET) {
  245. /* Failure. */
  246. mfc_err("Failed to init firmware - error: %d int: %d\n",
  247. dev->int_err, dev->int_type);
  248. s5p_mfc_reset(dev);
  249. s5p_mfc_clock_off();
  250. return -EIO;
  251. }
  252. ver = mfc_read(dev, S5P_FIMV_FW_VERSION);
  253. mfc_debug(2, "MFC F/W version : %02xyy, %02xmm, %02xdd\n",
  254. (ver >> 16) & 0xFF, (ver >> 8) & 0xFF, ver & 0xFF);
  255. s5p_mfc_clock_off();
  256. mfc_debug_leave();
  257. return 0;
  258. }
  259. /* Deinitialize hardware */
  260. void s5p_mfc_deinit_hw(struct s5p_mfc_dev *dev)
  261. {
  262. s5p_mfc_clock_on();
  263. s5p_mfc_reset(dev);
  264. s5p_mfc_hw_call(dev->mfc_ops, release_dev_context_buffer, dev);
  265. s5p_mfc_clock_off();
  266. }
  267. int s5p_mfc_sleep(struct s5p_mfc_dev *dev)
  268. {
  269. int ret;
  270. mfc_debug_enter();
  271. s5p_mfc_clock_on();
  272. s5p_mfc_clean_dev_int_flags(dev);
  273. ret = s5p_mfc_hw_call(dev->mfc_cmds, sleep_cmd, dev);
  274. if (ret) {
  275. mfc_err("Failed to send command to MFC - timeout\n");
  276. return ret;
  277. }
  278. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SLEEP_RET)) {
  279. mfc_err("Failed to sleep\n");
  280. return -EIO;
  281. }
  282. s5p_mfc_clock_off();
  283. dev->int_cond = 0;
  284. if (dev->int_err != 0 || dev->int_type !=
  285. S5P_MFC_R2H_CMD_SLEEP_RET) {
  286. /* Failure. */
  287. mfc_err("Failed to sleep - error: %d int: %d\n", dev->int_err,
  288. dev->int_type);
  289. return -EIO;
  290. }
  291. mfc_debug_leave();
  292. return ret;
  293. }
  294. int s5p_mfc_wakeup(struct s5p_mfc_dev *dev)
  295. {
  296. int ret;
  297. mfc_debug_enter();
  298. /* 0. MFC reset */
  299. mfc_debug(2, "MFC reset..\n");
  300. s5p_mfc_clock_on();
  301. ret = s5p_mfc_reset(dev);
  302. if (ret) {
  303. mfc_err("Failed to reset MFC - timeout\n");
  304. return ret;
  305. }
  306. mfc_debug(2, "Done MFC reset..\n");
  307. /* 1. Set DRAM base Addr */
  308. s5p_mfc_init_memctrl(dev);
  309. /* 2. Initialize registers of channel I/F */
  310. s5p_mfc_clear_cmds(dev);
  311. s5p_mfc_clean_dev_int_flags(dev);
  312. /* 3. Initialize firmware */
  313. ret = s5p_mfc_hw_call(dev->mfc_cmds, wakeup_cmd, dev);
  314. if (ret) {
  315. mfc_err("Failed to send command to MFC - timeout\n");
  316. return ret;
  317. }
  318. /* 4. Release reset signal to the RISC */
  319. mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
  320. mfc_debug(2, "Ok, now will write a command to wakeup the system\n");
  321. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_WAKEUP_RET)) {
  322. mfc_err("Failed to load firmware\n");
  323. return -EIO;
  324. }
  325. s5p_mfc_clock_off();
  326. dev->int_cond = 0;
  327. if (dev->int_err != 0 || dev->int_type !=
  328. S5P_MFC_R2H_CMD_WAKEUP_RET) {
  329. /* Failure. */
  330. mfc_err("Failed to wakeup - error: %d int: %d\n", dev->int_err,
  331. dev->int_type);
  332. return -EIO;
  333. }
  334. mfc_debug_leave();
  335. return 0;
  336. }