nouveau_state.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.takedown = nouveau_stub_takedown;
  90. engine->vram.flags_valid = nouveau_mem_flags_valid;
  91. break;
  92. case 0x10:
  93. engine->instmem.init = nv04_instmem_init;
  94. engine->instmem.takedown = nv04_instmem_takedown;
  95. engine->instmem.suspend = nv04_instmem_suspend;
  96. engine->instmem.resume = nv04_instmem_resume;
  97. engine->instmem.get = nv04_instmem_get;
  98. engine->instmem.put = nv04_instmem_put;
  99. engine->instmem.map = nv04_instmem_map;
  100. engine->instmem.unmap = nv04_instmem_unmap;
  101. engine->instmem.flush = nv04_instmem_flush;
  102. engine->mc.init = nv04_mc_init;
  103. engine->mc.takedown = nv04_mc_takedown;
  104. engine->timer.init = nv04_timer_init;
  105. engine->timer.read = nv04_timer_read;
  106. engine->timer.takedown = nv04_timer_takedown;
  107. engine->fb.init = nv10_fb_init;
  108. engine->fb.takedown = nv10_fb_takedown;
  109. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  110. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  111. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  112. engine->fifo.channels = 32;
  113. engine->fifo.init = nv10_fifo_init;
  114. engine->fifo.takedown = nv04_fifo_fini;
  115. engine->fifo.disable = nv04_fifo_disable;
  116. engine->fifo.enable = nv04_fifo_enable;
  117. engine->fifo.reassign = nv04_fifo_reassign;
  118. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  119. engine->fifo.channel_id = nv10_fifo_channel_id;
  120. engine->fifo.create_context = nv10_fifo_create_context;
  121. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  122. engine->fifo.load_context = nv10_fifo_load_context;
  123. engine->fifo.unload_context = nv10_fifo_unload_context;
  124. engine->display.early_init = nv04_display_early_init;
  125. engine->display.late_takedown = nv04_display_late_takedown;
  126. engine->display.create = nv04_display_create;
  127. engine->display.init = nv04_display_init;
  128. engine->display.destroy = nv04_display_destroy;
  129. engine->gpio.init = nouveau_stub_init;
  130. engine->gpio.takedown = nouveau_stub_takedown;
  131. engine->gpio.get = nv10_gpio_get;
  132. engine->gpio.set = nv10_gpio_set;
  133. engine->gpio.irq_enable = NULL;
  134. engine->pm.clock_get = nv04_pm_clock_get;
  135. engine->pm.clock_pre = nv04_pm_clock_pre;
  136. engine->pm.clock_set = nv04_pm_clock_set;
  137. engine->vram.init = nouveau_mem_detect;
  138. engine->vram.takedown = nouveau_stub_takedown;
  139. engine->vram.flags_valid = nouveau_mem_flags_valid;
  140. break;
  141. case 0x20:
  142. engine->instmem.init = nv04_instmem_init;
  143. engine->instmem.takedown = nv04_instmem_takedown;
  144. engine->instmem.suspend = nv04_instmem_suspend;
  145. engine->instmem.resume = nv04_instmem_resume;
  146. engine->instmem.get = nv04_instmem_get;
  147. engine->instmem.put = nv04_instmem_put;
  148. engine->instmem.map = nv04_instmem_map;
  149. engine->instmem.unmap = nv04_instmem_unmap;
  150. engine->instmem.flush = nv04_instmem_flush;
  151. engine->mc.init = nv04_mc_init;
  152. engine->mc.takedown = nv04_mc_takedown;
  153. engine->timer.init = nv04_timer_init;
  154. engine->timer.read = nv04_timer_read;
  155. engine->timer.takedown = nv04_timer_takedown;
  156. engine->fb.init = nv10_fb_init;
  157. engine->fb.takedown = nv10_fb_takedown;
  158. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  159. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  160. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  161. engine->fifo.channels = 32;
  162. engine->fifo.init = nv10_fifo_init;
  163. engine->fifo.takedown = nv04_fifo_fini;
  164. engine->fifo.disable = nv04_fifo_disable;
  165. engine->fifo.enable = nv04_fifo_enable;
  166. engine->fifo.reassign = nv04_fifo_reassign;
  167. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  168. engine->fifo.channel_id = nv10_fifo_channel_id;
  169. engine->fifo.create_context = nv10_fifo_create_context;
  170. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  171. engine->fifo.load_context = nv10_fifo_load_context;
  172. engine->fifo.unload_context = nv10_fifo_unload_context;
  173. engine->display.early_init = nv04_display_early_init;
  174. engine->display.late_takedown = nv04_display_late_takedown;
  175. engine->display.create = nv04_display_create;
  176. engine->display.init = nv04_display_init;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->gpio.init = nouveau_stub_init;
  179. engine->gpio.takedown = nouveau_stub_takedown;
  180. engine->gpio.get = nv10_gpio_get;
  181. engine->gpio.set = nv10_gpio_set;
  182. engine->gpio.irq_enable = NULL;
  183. engine->pm.clock_get = nv04_pm_clock_get;
  184. engine->pm.clock_pre = nv04_pm_clock_pre;
  185. engine->pm.clock_set = nv04_pm_clock_set;
  186. engine->vram.init = nouveau_mem_detect;
  187. engine->vram.takedown = nouveau_stub_takedown;
  188. engine->vram.flags_valid = nouveau_mem_flags_valid;
  189. break;
  190. case 0x30:
  191. engine->instmem.init = nv04_instmem_init;
  192. engine->instmem.takedown = nv04_instmem_takedown;
  193. engine->instmem.suspend = nv04_instmem_suspend;
  194. engine->instmem.resume = nv04_instmem_resume;
  195. engine->instmem.get = nv04_instmem_get;
  196. engine->instmem.put = nv04_instmem_put;
  197. engine->instmem.map = nv04_instmem_map;
  198. engine->instmem.unmap = nv04_instmem_unmap;
  199. engine->instmem.flush = nv04_instmem_flush;
  200. engine->mc.init = nv04_mc_init;
  201. engine->mc.takedown = nv04_mc_takedown;
  202. engine->timer.init = nv04_timer_init;
  203. engine->timer.read = nv04_timer_read;
  204. engine->timer.takedown = nv04_timer_takedown;
  205. engine->fb.init = nv30_fb_init;
  206. engine->fb.takedown = nv30_fb_takedown;
  207. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  208. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  209. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  210. engine->fifo.channels = 32;
  211. engine->fifo.init = nv10_fifo_init;
  212. engine->fifo.takedown = nv04_fifo_fini;
  213. engine->fifo.disable = nv04_fifo_disable;
  214. engine->fifo.enable = nv04_fifo_enable;
  215. engine->fifo.reassign = nv04_fifo_reassign;
  216. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  217. engine->fifo.channel_id = nv10_fifo_channel_id;
  218. engine->fifo.create_context = nv10_fifo_create_context;
  219. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  220. engine->fifo.load_context = nv10_fifo_load_context;
  221. engine->fifo.unload_context = nv10_fifo_unload_context;
  222. engine->display.early_init = nv04_display_early_init;
  223. engine->display.late_takedown = nv04_display_late_takedown;
  224. engine->display.create = nv04_display_create;
  225. engine->display.init = nv04_display_init;
  226. engine->display.destroy = nv04_display_destroy;
  227. engine->gpio.init = nouveau_stub_init;
  228. engine->gpio.takedown = nouveau_stub_takedown;
  229. engine->gpio.get = nv10_gpio_get;
  230. engine->gpio.set = nv10_gpio_set;
  231. engine->gpio.irq_enable = NULL;
  232. engine->pm.clock_get = nv04_pm_clock_get;
  233. engine->pm.clock_pre = nv04_pm_clock_pre;
  234. engine->pm.clock_set = nv04_pm_clock_set;
  235. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  236. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  237. engine->vram.init = nouveau_mem_detect;
  238. engine->vram.takedown = nouveau_stub_takedown;
  239. engine->vram.flags_valid = nouveau_mem_flags_valid;
  240. break;
  241. case 0x40:
  242. case 0x60:
  243. engine->instmem.init = nv04_instmem_init;
  244. engine->instmem.takedown = nv04_instmem_takedown;
  245. engine->instmem.suspend = nv04_instmem_suspend;
  246. engine->instmem.resume = nv04_instmem_resume;
  247. engine->instmem.get = nv04_instmem_get;
  248. engine->instmem.put = nv04_instmem_put;
  249. engine->instmem.map = nv04_instmem_map;
  250. engine->instmem.unmap = nv04_instmem_unmap;
  251. engine->instmem.flush = nv04_instmem_flush;
  252. engine->mc.init = nv40_mc_init;
  253. engine->mc.takedown = nv40_mc_takedown;
  254. engine->timer.init = nv04_timer_init;
  255. engine->timer.read = nv04_timer_read;
  256. engine->timer.takedown = nv04_timer_takedown;
  257. engine->fb.init = nv40_fb_init;
  258. engine->fb.takedown = nv40_fb_takedown;
  259. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  260. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  261. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  262. engine->fifo.channels = 32;
  263. engine->fifo.init = nv40_fifo_init;
  264. engine->fifo.takedown = nv04_fifo_fini;
  265. engine->fifo.disable = nv04_fifo_disable;
  266. engine->fifo.enable = nv04_fifo_enable;
  267. engine->fifo.reassign = nv04_fifo_reassign;
  268. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  269. engine->fifo.channel_id = nv10_fifo_channel_id;
  270. engine->fifo.create_context = nv40_fifo_create_context;
  271. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  272. engine->fifo.load_context = nv40_fifo_load_context;
  273. engine->fifo.unload_context = nv40_fifo_unload_context;
  274. engine->display.early_init = nv04_display_early_init;
  275. engine->display.late_takedown = nv04_display_late_takedown;
  276. engine->display.create = nv04_display_create;
  277. engine->display.init = nv04_display_init;
  278. engine->display.destroy = nv04_display_destroy;
  279. engine->gpio.init = nouveau_stub_init;
  280. engine->gpio.takedown = nouveau_stub_takedown;
  281. engine->gpio.get = nv10_gpio_get;
  282. engine->gpio.set = nv10_gpio_set;
  283. engine->gpio.irq_enable = NULL;
  284. engine->pm.clocks_get = nv40_pm_clocks_get;
  285. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  286. engine->pm.clocks_set = nv40_pm_clocks_set;
  287. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  288. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  289. engine->pm.temp_get = nv40_temp_get;
  290. switch (dev_priv->chipset) {
  291. case 0x40:
  292. case 0x49:
  293. engine->pm.fanspeed_get = nv40_pm_fanspeed_get;
  294. engine->pm.fanspeed_set = nv40_pm_fanspeed_set;
  295. break;
  296. case 0x42:
  297. case 0x43:
  298. case 0x47:
  299. case 0x4b:
  300. engine->pm.fanspeed_get = nv41_pm_fanspeed_get;
  301. engine->pm.fanspeed_set = nv41_pm_fanspeed_set;
  302. break;
  303. default:
  304. break;
  305. }
  306. engine->vram.init = nouveau_mem_detect;
  307. engine->vram.takedown = nouveau_stub_takedown;
  308. engine->vram.flags_valid = nouveau_mem_flags_valid;
  309. break;
  310. case 0x50:
  311. case 0x80: /* gotta love NVIDIA's consistency.. */
  312. case 0x90:
  313. case 0xa0:
  314. engine->instmem.init = nv50_instmem_init;
  315. engine->instmem.takedown = nv50_instmem_takedown;
  316. engine->instmem.suspend = nv50_instmem_suspend;
  317. engine->instmem.resume = nv50_instmem_resume;
  318. engine->instmem.get = nv50_instmem_get;
  319. engine->instmem.put = nv50_instmem_put;
  320. engine->instmem.map = nv50_instmem_map;
  321. engine->instmem.unmap = nv50_instmem_unmap;
  322. if (dev_priv->chipset == 0x50)
  323. engine->instmem.flush = nv50_instmem_flush;
  324. else
  325. engine->instmem.flush = nv84_instmem_flush;
  326. engine->mc.init = nv50_mc_init;
  327. engine->mc.takedown = nv50_mc_takedown;
  328. engine->timer.init = nv04_timer_init;
  329. engine->timer.read = nv04_timer_read;
  330. engine->timer.takedown = nv04_timer_takedown;
  331. engine->fb.init = nv50_fb_init;
  332. engine->fb.takedown = nv50_fb_takedown;
  333. engine->fifo.channels = 128;
  334. engine->fifo.init = nv50_fifo_init;
  335. engine->fifo.takedown = nv50_fifo_takedown;
  336. engine->fifo.disable = nv04_fifo_disable;
  337. engine->fifo.enable = nv04_fifo_enable;
  338. engine->fifo.reassign = nv04_fifo_reassign;
  339. engine->fifo.channel_id = nv50_fifo_channel_id;
  340. engine->fifo.create_context = nv50_fifo_create_context;
  341. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  342. engine->fifo.load_context = nv50_fifo_load_context;
  343. engine->fifo.unload_context = nv50_fifo_unload_context;
  344. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  345. engine->display.early_init = nv50_display_early_init;
  346. engine->display.late_takedown = nv50_display_late_takedown;
  347. engine->display.create = nv50_display_create;
  348. engine->display.init = nv50_display_init;
  349. engine->display.destroy = nv50_display_destroy;
  350. engine->gpio.init = nv50_gpio_init;
  351. engine->gpio.takedown = nv50_gpio_fini;
  352. engine->gpio.get = nv50_gpio_get;
  353. engine->gpio.set = nv50_gpio_set;
  354. engine->gpio.irq_register = nv50_gpio_irq_register;
  355. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  356. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  357. switch (dev_priv->chipset) {
  358. case 0x84:
  359. case 0x86:
  360. case 0x92:
  361. case 0x94:
  362. case 0x96:
  363. case 0x98:
  364. case 0xa0:
  365. case 0xaa:
  366. case 0xac:
  367. case 0x50:
  368. engine->pm.clock_get = nv50_pm_clock_get;
  369. engine->pm.clock_pre = nv50_pm_clock_pre;
  370. engine->pm.clock_set = nv50_pm_clock_set;
  371. break;
  372. default:
  373. engine->pm.clocks_get = nva3_pm_clocks_get;
  374. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  375. engine->pm.clocks_set = nva3_pm_clocks_set;
  376. break;
  377. }
  378. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  379. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  380. if (dev_priv->chipset >= 0x84)
  381. engine->pm.temp_get = nv84_temp_get;
  382. else
  383. engine->pm.temp_get = nv40_temp_get;
  384. engine->vram.init = nv50_vram_init;
  385. engine->vram.takedown = nv50_vram_fini;
  386. engine->vram.get = nv50_vram_new;
  387. engine->vram.put = nv50_vram_del;
  388. engine->vram.flags_valid = nv50_vram_flags_valid;
  389. break;
  390. case 0xc0:
  391. engine->instmem.init = nvc0_instmem_init;
  392. engine->instmem.takedown = nvc0_instmem_takedown;
  393. engine->instmem.suspend = nvc0_instmem_suspend;
  394. engine->instmem.resume = nvc0_instmem_resume;
  395. engine->instmem.get = nv50_instmem_get;
  396. engine->instmem.put = nv50_instmem_put;
  397. engine->instmem.map = nv50_instmem_map;
  398. engine->instmem.unmap = nv50_instmem_unmap;
  399. engine->instmem.flush = nv84_instmem_flush;
  400. engine->mc.init = nv50_mc_init;
  401. engine->mc.takedown = nv50_mc_takedown;
  402. engine->timer.init = nv04_timer_init;
  403. engine->timer.read = nv04_timer_read;
  404. engine->timer.takedown = nv04_timer_takedown;
  405. engine->fb.init = nvc0_fb_init;
  406. engine->fb.takedown = nvc0_fb_takedown;
  407. engine->fifo.channels = 128;
  408. engine->fifo.init = nvc0_fifo_init;
  409. engine->fifo.takedown = nvc0_fifo_takedown;
  410. engine->fifo.disable = nvc0_fifo_disable;
  411. engine->fifo.enable = nvc0_fifo_enable;
  412. engine->fifo.reassign = nvc0_fifo_reassign;
  413. engine->fifo.channel_id = nvc0_fifo_channel_id;
  414. engine->fifo.create_context = nvc0_fifo_create_context;
  415. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  416. engine->fifo.load_context = nvc0_fifo_load_context;
  417. engine->fifo.unload_context = nvc0_fifo_unload_context;
  418. engine->display.early_init = nv50_display_early_init;
  419. engine->display.late_takedown = nv50_display_late_takedown;
  420. engine->display.create = nv50_display_create;
  421. engine->display.init = nv50_display_init;
  422. engine->display.destroy = nv50_display_destroy;
  423. engine->gpio.init = nv50_gpio_init;
  424. engine->gpio.takedown = nouveau_stub_takedown;
  425. engine->gpio.get = nv50_gpio_get;
  426. engine->gpio.set = nv50_gpio_set;
  427. engine->gpio.irq_register = nv50_gpio_irq_register;
  428. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  429. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  430. engine->vram.init = nvc0_vram_init;
  431. engine->vram.takedown = nv50_vram_fini;
  432. engine->vram.get = nvc0_vram_new;
  433. engine->vram.put = nv50_vram_del;
  434. engine->vram.flags_valid = nvc0_vram_flags_valid;
  435. engine->pm.temp_get = nv84_temp_get;
  436. engine->pm.clocks_get = nvc0_pm_clocks_get;
  437. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  438. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  439. break;
  440. case 0xd0:
  441. engine->instmem.init = nvc0_instmem_init;
  442. engine->instmem.takedown = nvc0_instmem_takedown;
  443. engine->instmem.suspend = nvc0_instmem_suspend;
  444. engine->instmem.resume = nvc0_instmem_resume;
  445. engine->instmem.get = nv50_instmem_get;
  446. engine->instmem.put = nv50_instmem_put;
  447. engine->instmem.map = nv50_instmem_map;
  448. engine->instmem.unmap = nv50_instmem_unmap;
  449. engine->instmem.flush = nv84_instmem_flush;
  450. engine->mc.init = nv50_mc_init;
  451. engine->mc.takedown = nv50_mc_takedown;
  452. engine->timer.init = nv04_timer_init;
  453. engine->timer.read = nv04_timer_read;
  454. engine->timer.takedown = nv04_timer_takedown;
  455. engine->fb.init = nvc0_fb_init;
  456. engine->fb.takedown = nvc0_fb_takedown;
  457. engine->fifo.channels = 128;
  458. engine->fifo.init = nvc0_fifo_init;
  459. engine->fifo.takedown = nvc0_fifo_takedown;
  460. engine->fifo.disable = nvc0_fifo_disable;
  461. engine->fifo.enable = nvc0_fifo_enable;
  462. engine->fifo.reassign = nvc0_fifo_reassign;
  463. engine->fifo.channel_id = nvc0_fifo_channel_id;
  464. engine->fifo.create_context = nvc0_fifo_create_context;
  465. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  466. engine->fifo.load_context = nvc0_fifo_load_context;
  467. engine->fifo.unload_context = nvc0_fifo_unload_context;
  468. engine->display.early_init = nouveau_stub_init;
  469. engine->display.late_takedown = nouveau_stub_takedown;
  470. engine->display.create = nvd0_display_create;
  471. engine->display.init = nvd0_display_init;
  472. engine->display.destroy = nvd0_display_destroy;
  473. engine->gpio.init = nv50_gpio_init;
  474. engine->gpio.takedown = nouveau_stub_takedown;
  475. engine->gpio.get = nvd0_gpio_get;
  476. engine->gpio.set = nvd0_gpio_set;
  477. engine->gpio.irq_register = nv50_gpio_irq_register;
  478. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  479. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  480. engine->vram.init = nvc0_vram_init;
  481. engine->vram.takedown = nv50_vram_fini;
  482. engine->vram.get = nvc0_vram_new;
  483. engine->vram.put = nv50_vram_del;
  484. engine->vram.flags_valid = nvc0_vram_flags_valid;
  485. engine->pm.clocks_get = nvc0_pm_clocks_get;
  486. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  487. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  488. break;
  489. default:
  490. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  491. return 1;
  492. }
  493. /* headless mode */
  494. if (nouveau_modeset == 2) {
  495. engine->display.early_init = nouveau_stub_init;
  496. engine->display.late_takedown = nouveau_stub_takedown;
  497. engine->display.create = nouveau_stub_init;
  498. engine->display.init = nouveau_stub_init;
  499. engine->display.destroy = nouveau_stub_takedown;
  500. }
  501. return 0;
  502. }
  503. static unsigned int
  504. nouveau_vga_set_decode(void *priv, bool state)
  505. {
  506. struct drm_device *dev = priv;
  507. struct drm_nouveau_private *dev_priv = dev->dev_private;
  508. if (dev_priv->chipset >= 0x40)
  509. nv_wr32(dev, 0x88054, state);
  510. else
  511. nv_wr32(dev, 0x1854, state);
  512. if (state)
  513. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  514. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  515. else
  516. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  517. }
  518. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  519. enum vga_switcheroo_state state)
  520. {
  521. struct drm_device *dev = pci_get_drvdata(pdev);
  522. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  523. if (state == VGA_SWITCHEROO_ON) {
  524. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  525. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  526. nouveau_pci_resume(pdev);
  527. drm_kms_helper_poll_enable(dev);
  528. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  529. } else {
  530. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  531. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  532. drm_kms_helper_poll_disable(dev);
  533. nouveau_pci_suspend(pdev, pmm);
  534. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  535. }
  536. }
  537. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  538. {
  539. struct drm_device *dev = pci_get_drvdata(pdev);
  540. nouveau_fbcon_output_poll_changed(dev);
  541. }
  542. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  543. {
  544. struct drm_device *dev = pci_get_drvdata(pdev);
  545. bool can_switch;
  546. spin_lock(&dev->count_lock);
  547. can_switch = (dev->open_count == 0);
  548. spin_unlock(&dev->count_lock);
  549. return can_switch;
  550. }
  551. int
  552. nouveau_card_init(struct drm_device *dev)
  553. {
  554. struct drm_nouveau_private *dev_priv = dev->dev_private;
  555. struct nouveau_engine *engine;
  556. int ret, e = 0;
  557. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  558. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  559. nouveau_switcheroo_reprobe,
  560. nouveau_switcheroo_can_switch);
  561. /* Initialise internal driver API hooks */
  562. ret = nouveau_init_engine_ptrs(dev);
  563. if (ret)
  564. goto out;
  565. engine = &dev_priv->engine;
  566. spin_lock_init(&dev_priv->channels.lock);
  567. spin_lock_init(&dev_priv->tile.lock);
  568. spin_lock_init(&dev_priv->context_switch_lock);
  569. spin_lock_init(&dev_priv->vm_lock);
  570. /* Make the CRTCs and I2C buses accessible */
  571. ret = engine->display.early_init(dev);
  572. if (ret)
  573. goto out;
  574. /* Parse BIOS tables / Run init tables if card not POSTed */
  575. ret = nouveau_bios_init(dev);
  576. if (ret)
  577. goto out_display_early;
  578. /* workaround an odd issue on nvc1 by disabling the device's
  579. * nosnoop capability. hopefully won't cause issues until a
  580. * better fix is found - assuming there is one...
  581. */
  582. if (dev_priv->chipset == 0xc1) {
  583. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  584. }
  585. nouveau_pm_init(dev);
  586. ret = engine->vram.init(dev);
  587. if (ret)
  588. goto out_bios;
  589. ret = nouveau_gpuobj_init(dev);
  590. if (ret)
  591. goto out_vram;
  592. ret = engine->instmem.init(dev);
  593. if (ret)
  594. goto out_gpuobj;
  595. ret = nouveau_mem_vram_init(dev);
  596. if (ret)
  597. goto out_instmem;
  598. ret = nouveau_mem_gart_init(dev);
  599. if (ret)
  600. goto out_ttmvram;
  601. /* PMC */
  602. ret = engine->mc.init(dev);
  603. if (ret)
  604. goto out_gart;
  605. /* PGPIO */
  606. ret = engine->gpio.init(dev);
  607. if (ret)
  608. goto out_mc;
  609. /* PTIMER */
  610. ret = engine->timer.init(dev);
  611. if (ret)
  612. goto out_gpio;
  613. /* PFB */
  614. ret = engine->fb.init(dev);
  615. if (ret)
  616. goto out_timer;
  617. if (!dev_priv->noaccel) {
  618. switch (dev_priv->card_type) {
  619. case NV_04:
  620. nv04_graph_create(dev);
  621. break;
  622. case NV_10:
  623. nv10_graph_create(dev);
  624. break;
  625. case NV_20:
  626. case NV_30:
  627. nv20_graph_create(dev);
  628. break;
  629. case NV_40:
  630. nv40_graph_create(dev);
  631. break;
  632. case NV_50:
  633. nv50_graph_create(dev);
  634. break;
  635. case NV_C0:
  636. nvc0_graph_create(dev);
  637. break;
  638. default:
  639. break;
  640. }
  641. switch (dev_priv->chipset) {
  642. case 0x84:
  643. case 0x86:
  644. case 0x92:
  645. case 0x94:
  646. case 0x96:
  647. case 0xa0:
  648. nv84_crypt_create(dev);
  649. break;
  650. case 0x98:
  651. case 0xaa:
  652. case 0xac:
  653. nv98_crypt_create(dev);
  654. break;
  655. }
  656. switch (dev_priv->card_type) {
  657. case NV_50:
  658. switch (dev_priv->chipset) {
  659. case 0xa3:
  660. case 0xa5:
  661. case 0xa8:
  662. case 0xaf:
  663. nva3_copy_create(dev);
  664. break;
  665. }
  666. break;
  667. case NV_C0:
  668. nvc0_copy_create(dev, 0);
  669. nvc0_copy_create(dev, 1);
  670. break;
  671. default:
  672. break;
  673. }
  674. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  675. nv84_bsp_create(dev);
  676. nv84_vp_create(dev);
  677. nv98_ppp_create(dev);
  678. } else
  679. if (dev_priv->chipset >= 0x84) {
  680. nv50_mpeg_create(dev);
  681. nv84_bsp_create(dev);
  682. nv84_vp_create(dev);
  683. } else
  684. if (dev_priv->chipset >= 0x50) {
  685. nv50_mpeg_create(dev);
  686. } else
  687. if (dev_priv->card_type == NV_40 ||
  688. dev_priv->chipset == 0x31 ||
  689. dev_priv->chipset == 0x34 ||
  690. dev_priv->chipset == 0x36) {
  691. nv31_mpeg_create(dev);
  692. }
  693. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  694. if (dev_priv->eng[e]) {
  695. ret = dev_priv->eng[e]->init(dev, e);
  696. if (ret)
  697. goto out_engine;
  698. }
  699. }
  700. /* PFIFO */
  701. ret = engine->fifo.init(dev);
  702. if (ret)
  703. goto out_engine;
  704. }
  705. ret = nouveau_irq_init(dev);
  706. if (ret)
  707. goto out_fifo;
  708. /* initialise general modesetting */
  709. drm_mode_config_init(dev);
  710. drm_mode_create_scaling_mode_property(dev);
  711. drm_mode_create_dithering_property(dev);
  712. dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
  713. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1);
  714. dev->mode_config.min_width = 0;
  715. dev->mode_config.min_height = 0;
  716. if (dev_priv->card_type < NV_10) {
  717. dev->mode_config.max_width = 2048;
  718. dev->mode_config.max_height = 2048;
  719. } else
  720. if (dev_priv->card_type < NV_50) {
  721. dev->mode_config.max_width = 4096;
  722. dev->mode_config.max_height = 4096;
  723. } else {
  724. dev->mode_config.max_width = 8192;
  725. dev->mode_config.max_height = 8192;
  726. }
  727. ret = engine->display.create(dev);
  728. if (ret)
  729. goto out_irq;
  730. nouveau_backlight_init(dev);
  731. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  732. ret = nouveau_fence_init(dev);
  733. if (ret)
  734. goto out_disp;
  735. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  736. NvDmaFB, NvDmaTT);
  737. if (ret)
  738. goto out_fence;
  739. mutex_unlock(&dev_priv->channel->mutex);
  740. }
  741. if (dev->mode_config.num_crtc) {
  742. ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
  743. if (ret)
  744. goto out_chan;
  745. nouveau_fbcon_init(dev);
  746. drm_kms_helper_poll_init(dev);
  747. }
  748. return 0;
  749. out_chan:
  750. nouveau_channel_put_unlocked(&dev_priv->channel);
  751. out_fence:
  752. nouveau_fence_fini(dev);
  753. out_disp:
  754. nouveau_backlight_exit(dev);
  755. engine->display.destroy(dev);
  756. out_irq:
  757. nouveau_irq_fini(dev);
  758. out_fifo:
  759. if (!dev_priv->noaccel)
  760. engine->fifo.takedown(dev);
  761. out_engine:
  762. if (!dev_priv->noaccel) {
  763. for (e = e - 1; e >= 0; e--) {
  764. if (!dev_priv->eng[e])
  765. continue;
  766. dev_priv->eng[e]->fini(dev, e, false);
  767. dev_priv->eng[e]->destroy(dev,e );
  768. }
  769. }
  770. engine->fb.takedown(dev);
  771. out_timer:
  772. engine->timer.takedown(dev);
  773. out_gpio:
  774. engine->gpio.takedown(dev);
  775. out_mc:
  776. engine->mc.takedown(dev);
  777. out_gart:
  778. nouveau_mem_gart_fini(dev);
  779. out_ttmvram:
  780. nouveau_mem_vram_fini(dev);
  781. out_instmem:
  782. engine->instmem.takedown(dev);
  783. out_gpuobj:
  784. nouveau_gpuobj_takedown(dev);
  785. out_vram:
  786. engine->vram.takedown(dev);
  787. out_bios:
  788. nouveau_pm_fini(dev);
  789. nouveau_bios_takedown(dev);
  790. out_display_early:
  791. engine->display.late_takedown(dev);
  792. out:
  793. vga_client_register(dev->pdev, NULL, NULL, NULL);
  794. return ret;
  795. }
  796. static void nouveau_card_takedown(struct drm_device *dev)
  797. {
  798. struct drm_nouveau_private *dev_priv = dev->dev_private;
  799. struct nouveau_engine *engine = &dev_priv->engine;
  800. int e;
  801. if (dev->mode_config.num_crtc) {
  802. drm_kms_helper_poll_fini(dev);
  803. nouveau_fbcon_fini(dev);
  804. drm_vblank_cleanup(dev);
  805. }
  806. if (dev_priv->channel) {
  807. nouveau_channel_put_unlocked(&dev_priv->channel);
  808. nouveau_fence_fini(dev);
  809. }
  810. nouveau_backlight_exit(dev);
  811. engine->display.destroy(dev);
  812. drm_mode_config_cleanup(dev);
  813. if (!dev_priv->noaccel) {
  814. engine->fifo.takedown(dev);
  815. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  816. if (dev_priv->eng[e]) {
  817. dev_priv->eng[e]->fini(dev, e, false);
  818. dev_priv->eng[e]->destroy(dev,e );
  819. }
  820. }
  821. }
  822. engine->fb.takedown(dev);
  823. engine->timer.takedown(dev);
  824. engine->gpio.takedown(dev);
  825. engine->mc.takedown(dev);
  826. engine->display.late_takedown(dev);
  827. if (dev_priv->vga_ram) {
  828. nouveau_bo_unpin(dev_priv->vga_ram);
  829. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  830. }
  831. mutex_lock(&dev->struct_mutex);
  832. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  833. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  834. mutex_unlock(&dev->struct_mutex);
  835. nouveau_mem_gart_fini(dev);
  836. nouveau_mem_vram_fini(dev);
  837. engine->instmem.takedown(dev);
  838. nouveau_gpuobj_takedown(dev);
  839. engine->vram.takedown(dev);
  840. nouveau_irq_fini(dev);
  841. nouveau_pm_fini(dev);
  842. nouveau_bios_takedown(dev);
  843. vga_client_register(dev->pdev, NULL, NULL, NULL);
  844. }
  845. int
  846. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  847. {
  848. struct drm_nouveau_private *dev_priv = dev->dev_private;
  849. struct nouveau_fpriv *fpriv;
  850. int ret;
  851. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  852. if (unlikely(!fpriv))
  853. return -ENOMEM;
  854. spin_lock_init(&fpriv->lock);
  855. INIT_LIST_HEAD(&fpriv->channels);
  856. if (dev_priv->card_type == NV_50) {
  857. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  858. &fpriv->vm);
  859. if (ret) {
  860. kfree(fpriv);
  861. return ret;
  862. }
  863. } else
  864. if (dev_priv->card_type >= NV_C0) {
  865. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  866. &fpriv->vm);
  867. if (ret) {
  868. kfree(fpriv);
  869. return ret;
  870. }
  871. }
  872. file_priv->driver_priv = fpriv;
  873. return 0;
  874. }
  875. /* here a client dies, release the stuff that was allocated for its
  876. * file_priv */
  877. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  878. {
  879. nouveau_channel_cleanup(dev, file_priv);
  880. }
  881. void
  882. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  883. {
  884. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  885. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  886. kfree(fpriv);
  887. }
  888. /* first module load, setup the mmio/fb mapping */
  889. /* KMS: we need mmio at load time, not when the first drm client opens. */
  890. int nouveau_firstopen(struct drm_device *dev)
  891. {
  892. return 0;
  893. }
  894. /* if we have an OF card, copy vbios to RAMIN */
  895. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  896. {
  897. #if defined(__powerpc__)
  898. int size, i;
  899. const uint32_t *bios;
  900. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  901. if (!dn) {
  902. NV_INFO(dev, "Unable to get the OF node\n");
  903. return;
  904. }
  905. bios = of_get_property(dn, "NVDA,BMP", &size);
  906. if (bios) {
  907. for (i = 0; i < size; i += 4)
  908. nv_wi32(dev, i, bios[i/4]);
  909. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  910. } else {
  911. NV_INFO(dev, "Unable to get the OF bios\n");
  912. }
  913. #endif
  914. }
  915. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  916. {
  917. struct pci_dev *pdev = dev->pdev;
  918. struct apertures_struct *aper = alloc_apertures(3);
  919. if (!aper)
  920. return NULL;
  921. aper->ranges[0].base = pci_resource_start(pdev, 1);
  922. aper->ranges[0].size = pci_resource_len(pdev, 1);
  923. aper->count = 1;
  924. if (pci_resource_len(pdev, 2)) {
  925. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  926. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  927. aper->count++;
  928. }
  929. if (pci_resource_len(pdev, 3)) {
  930. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  931. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  932. aper->count++;
  933. }
  934. return aper;
  935. }
  936. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  937. {
  938. struct drm_nouveau_private *dev_priv = dev->dev_private;
  939. bool primary = false;
  940. dev_priv->apertures = nouveau_get_apertures(dev);
  941. if (!dev_priv->apertures)
  942. return -ENOMEM;
  943. #ifdef CONFIG_X86
  944. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  945. #endif
  946. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  947. return 0;
  948. }
  949. int nouveau_load(struct drm_device *dev, unsigned long flags)
  950. {
  951. struct drm_nouveau_private *dev_priv;
  952. uint32_t reg0, strap;
  953. resource_size_t mmio_start_offs;
  954. int ret;
  955. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  956. if (!dev_priv) {
  957. ret = -ENOMEM;
  958. goto err_out;
  959. }
  960. dev->dev_private = dev_priv;
  961. dev_priv->dev = dev;
  962. dev_priv->flags = flags & NOUVEAU_FLAGS;
  963. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  964. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  965. /* resource 0 is mmio regs */
  966. /* resource 1 is linear FB */
  967. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  968. /* resource 6 is bios */
  969. /* map the mmio regs */
  970. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  971. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  972. if (!dev_priv->mmio) {
  973. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  974. "Please report your setup to " DRIVER_EMAIL "\n");
  975. ret = -EINVAL;
  976. goto err_priv;
  977. }
  978. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  979. (unsigned long long)mmio_start_offs);
  980. #ifdef __BIG_ENDIAN
  981. /* Put the card in BE mode if it's not */
  982. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  983. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  984. DRM_MEMORYBARRIER();
  985. #endif
  986. /* Time to determine the card architecture */
  987. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  988. /* We're dealing with >=NV10 */
  989. if ((reg0 & 0x0f000000) > 0) {
  990. /* Bit 27-20 contain the architecture in hex */
  991. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  992. /* NV04 or NV05 */
  993. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  994. if (reg0 & 0x00f00000)
  995. dev_priv->chipset = 0x05;
  996. else
  997. dev_priv->chipset = 0x04;
  998. } else
  999. dev_priv->chipset = 0xff;
  1000. switch (dev_priv->chipset & 0xf0) {
  1001. case 0x00:
  1002. case 0x10:
  1003. case 0x20:
  1004. case 0x30:
  1005. dev_priv->card_type = dev_priv->chipset & 0xf0;
  1006. break;
  1007. case 0x40:
  1008. case 0x60:
  1009. dev_priv->card_type = NV_40;
  1010. break;
  1011. case 0x50:
  1012. case 0x80:
  1013. case 0x90:
  1014. case 0xa0:
  1015. dev_priv->card_type = NV_50;
  1016. break;
  1017. case 0xc0:
  1018. dev_priv->card_type = NV_C0;
  1019. break;
  1020. case 0xd0:
  1021. dev_priv->card_type = NV_D0;
  1022. break;
  1023. default:
  1024. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  1025. ret = -EINVAL;
  1026. goto err_mmio;
  1027. }
  1028. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1029. dev_priv->card_type, reg0);
  1030. /* determine frequency of timing crystal */
  1031. strap = nv_rd32(dev, 0x101000);
  1032. if ( dev_priv->chipset < 0x17 ||
  1033. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1034. strap &= 0x00000040;
  1035. else
  1036. strap &= 0x00400040;
  1037. switch (strap) {
  1038. case 0x00000000: dev_priv->crystal = 13500; break;
  1039. case 0x00000040: dev_priv->crystal = 14318; break;
  1040. case 0x00400000: dev_priv->crystal = 27000; break;
  1041. case 0x00400040: dev_priv->crystal = 25000; break;
  1042. }
  1043. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1044. /* Determine whether we'll attempt acceleration or not, some
  1045. * cards are disabled by default here due to them being known
  1046. * non-functional, or never been tested due to lack of hw.
  1047. */
  1048. dev_priv->noaccel = !!nouveau_noaccel;
  1049. if (nouveau_noaccel == -1) {
  1050. switch (dev_priv->chipset) {
  1051. #if 0
  1052. case 0xXX: /* known broken */
  1053. NV_INFO(dev, "acceleration disabled by default, pass "
  1054. "noaccel=0 to force enable\n");
  1055. dev_priv->noaccel = true;
  1056. break;
  1057. #endif
  1058. default:
  1059. dev_priv->noaccel = false;
  1060. break;
  1061. }
  1062. }
  1063. ret = nouveau_remove_conflicting_drivers(dev);
  1064. if (ret)
  1065. goto err_mmio;
  1066. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1067. if (dev_priv->card_type >= NV_40) {
  1068. int ramin_bar = 2;
  1069. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1070. ramin_bar = 3;
  1071. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1072. dev_priv->ramin =
  1073. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1074. dev_priv->ramin_size);
  1075. if (!dev_priv->ramin) {
  1076. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1077. ret = -ENOMEM;
  1078. goto err_mmio;
  1079. }
  1080. } else {
  1081. dev_priv->ramin_size = 1 * 1024 * 1024;
  1082. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1083. dev_priv->ramin_size);
  1084. if (!dev_priv->ramin) {
  1085. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1086. ret = -ENOMEM;
  1087. goto err_mmio;
  1088. }
  1089. }
  1090. nouveau_OF_copy_vbios_to_ramin(dev);
  1091. /* Special flags */
  1092. if (dev->pci_device == 0x01a0)
  1093. dev_priv->flags |= NV_NFORCE;
  1094. else if (dev->pci_device == 0x01f0)
  1095. dev_priv->flags |= NV_NFORCE2;
  1096. /* For kernel modesetting, init card now and bring up fbcon */
  1097. ret = nouveau_card_init(dev);
  1098. if (ret)
  1099. goto err_ramin;
  1100. return 0;
  1101. err_ramin:
  1102. iounmap(dev_priv->ramin);
  1103. err_mmio:
  1104. iounmap(dev_priv->mmio);
  1105. err_priv:
  1106. kfree(dev_priv);
  1107. dev->dev_private = NULL;
  1108. err_out:
  1109. return ret;
  1110. }
  1111. void nouveau_lastclose(struct drm_device *dev)
  1112. {
  1113. vga_switcheroo_process_delayed_switch();
  1114. }
  1115. int nouveau_unload(struct drm_device *dev)
  1116. {
  1117. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1118. nouveau_card_takedown(dev);
  1119. iounmap(dev_priv->mmio);
  1120. iounmap(dev_priv->ramin);
  1121. kfree(dev_priv);
  1122. dev->dev_private = NULL;
  1123. return 0;
  1124. }
  1125. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1126. struct drm_file *file_priv)
  1127. {
  1128. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1129. struct drm_nouveau_getparam *getparam = data;
  1130. switch (getparam->param) {
  1131. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1132. getparam->value = dev_priv->chipset;
  1133. break;
  1134. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1135. getparam->value = dev->pci_vendor;
  1136. break;
  1137. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1138. getparam->value = dev->pci_device;
  1139. break;
  1140. case NOUVEAU_GETPARAM_BUS_TYPE:
  1141. if (drm_pci_device_is_agp(dev))
  1142. getparam->value = NV_AGP;
  1143. else if (pci_is_pcie(dev->pdev))
  1144. getparam->value = NV_PCIE;
  1145. else
  1146. getparam->value = NV_PCI;
  1147. break;
  1148. case NOUVEAU_GETPARAM_FB_SIZE:
  1149. getparam->value = dev_priv->fb_available_size;
  1150. break;
  1151. case NOUVEAU_GETPARAM_AGP_SIZE:
  1152. getparam->value = dev_priv->gart_info.aper_size;
  1153. break;
  1154. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1155. getparam->value = 0; /* deprecated */
  1156. break;
  1157. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1158. getparam->value = dev_priv->engine.timer.read(dev);
  1159. break;
  1160. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1161. getparam->value = 1;
  1162. break;
  1163. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1164. getparam->value = dev_priv->card_type < NV_D0;
  1165. break;
  1166. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1167. /* NV40 and NV50 versions are quite different, but register
  1168. * address is the same. User is supposed to know the card
  1169. * family anyway... */
  1170. if (dev_priv->chipset >= 0x40) {
  1171. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1172. break;
  1173. }
  1174. /* FALLTHRU */
  1175. default:
  1176. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1177. return -EINVAL;
  1178. }
  1179. return 0;
  1180. }
  1181. int
  1182. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1183. struct drm_file *file_priv)
  1184. {
  1185. struct drm_nouveau_setparam *setparam = data;
  1186. switch (setparam->param) {
  1187. default:
  1188. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1189. return -EINVAL;
  1190. }
  1191. return 0;
  1192. }
  1193. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1194. bool
  1195. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1196. uint32_t reg, uint32_t mask, uint32_t val)
  1197. {
  1198. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1199. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1200. uint64_t start = ptimer->read(dev);
  1201. do {
  1202. if ((nv_rd32(dev, reg) & mask) == val)
  1203. return true;
  1204. } while (ptimer->read(dev) - start < timeout);
  1205. return false;
  1206. }
  1207. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1208. bool
  1209. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1210. uint32_t reg, uint32_t mask, uint32_t val)
  1211. {
  1212. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1213. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1214. uint64_t start = ptimer->read(dev);
  1215. do {
  1216. if ((nv_rd32(dev, reg) & mask) != val)
  1217. return true;
  1218. } while (ptimer->read(dev) - start < timeout);
  1219. return false;
  1220. }
  1221. /* Wait until cond(data) == true, up until timeout has hit */
  1222. bool
  1223. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1224. bool (*cond)(void *), void *data)
  1225. {
  1226. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1227. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1228. u64 start = ptimer->read(dev);
  1229. do {
  1230. if (cond(data) == true)
  1231. return true;
  1232. } while (ptimer->read(dev) - start < timeout);
  1233. return false;
  1234. }
  1235. /* Waits for PGRAPH to go completely idle */
  1236. bool nouveau_wait_for_idle(struct drm_device *dev)
  1237. {
  1238. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1239. uint32_t mask = ~0;
  1240. if (dev_priv->card_type == NV_40)
  1241. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1242. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1243. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1244. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1245. return false;
  1246. }
  1247. return true;
  1248. }