entry64.S 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/config.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  50. STACK_SIZE = 1 << STACK_SHIFT
  51. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  53. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  54. _TIF_MCCK_PENDING)
  55. #define BASED(name) name-system_call(%r13)
  56. .macro STORE_TIMER lc_offset
  57. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  58. stpt \lc_offset
  59. #endif
  60. .endm
  61. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  62. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  63. lg %r10,\lc_from
  64. slg %r10,\lc_to
  65. alg %r10,\lc_sum
  66. stg %r10,\lc_sum
  67. .endm
  68. #endif
  69. /*
  70. * Register usage in interrupt handlers:
  71. * R9 - pointer to current task structure
  72. * R13 - pointer to literal pool
  73. * R14 - return register for function calls
  74. * R15 - kernel stack pointer
  75. */
  76. .macro SAVE_ALL_BASE savearea
  77. stmg %r12,%r15,\savearea
  78. larl %r13,system_call
  79. .endm
  80. .macro SAVE_ALL_SYNC psworg,savearea
  81. la %r12,\psworg
  82. tm \psworg+1,0x01 # test problem state bit
  83. jz 2f # skip stack setup save
  84. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  85. #ifdef CONFIG_CHECK_STACK
  86. j 3f
  87. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  88. jz stack_overflow
  89. 3:
  90. #endif
  91. 2:
  92. .endm
  93. .macro SAVE_ALL_ASYNC psworg,savearea
  94. la %r12,\psworg
  95. tm \psworg+1,0x01 # test problem state bit
  96. jnz 1f # from user -> load kernel stack
  97. clc \psworg+8(8),BASED(.Lcritical_end)
  98. jhe 0f
  99. clc \psworg+8(8),BASED(.Lcritical_start)
  100. jl 0f
  101. brasl %r14,cleanup_critical
  102. tm 1(%r12),0x01 # retest problem state after cleanup
  103. jnz 1f
  104. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  105. slgr %r14,%r15
  106. srag %r14,%r14,STACK_SHIFT
  107. jz 2f
  108. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  109. #ifdef CONFIG_CHECK_STACK
  110. j 3f
  111. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  112. jz stack_overflow
  113. 3:
  114. #endif
  115. 2:
  116. .endm
  117. .macro CREATE_STACK_FRAME psworg,savearea
  118. aghi %r15,-SP_SIZE # make room for registers & psw
  119. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  120. la %r12,\psworg
  121. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  122. icm %r12,12,__LC_SVC_ILC
  123. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  124. st %r12,SP_ILC(%r15)
  125. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  126. la %r12,0
  127. stg %r12,__SF_BACKCHAIN(%r15)
  128. .endm
  129. .macro RESTORE_ALL psworg,sync
  130. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  131. .if !\sync
  132. ni \psworg+1,0xfd # clear wait state bit
  133. .endif
  134. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  135. STORE_TIMER __LC_EXIT_TIMER
  136. lpswe \psworg # back to caller
  137. .endm
  138. /*
  139. * Scheduler resume function, called by switch_to
  140. * gpr2 = (task_struct *) prev
  141. * gpr3 = (task_struct *) next
  142. * Returns:
  143. * gpr2 = prev
  144. */
  145. .globl __switch_to
  146. __switch_to:
  147. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  148. jz __switch_to_noper # if not we're fine
  149. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  150. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  151. je __switch_to_noper # we got away without bashing TLB's
  152. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  153. __switch_to_noper:
  154. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  155. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  156. jz __switch_to_no_mcck
  157. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  158. lg %r4,__THREAD_info(%r3) # get thread_info of next
  159. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  160. __switch_to_no_mcck:
  161. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  162. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  163. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  164. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  165. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  166. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  167. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  168. stg %r3,__LC_THREAD_INFO
  169. aghi %r3,STACK_SIZE
  170. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  171. br %r14
  172. __critical_start:
  173. /*
  174. * SVC interrupt handler routine. System calls are synchronous events and
  175. * are executed with interrupts enabled.
  176. */
  177. .globl system_call
  178. system_call:
  179. STORE_TIMER __LC_SYNC_ENTER_TIMER
  180. sysc_saveall:
  181. SAVE_ALL_BASE __LC_SAVE_AREA
  182. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  183. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  184. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  185. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  186. sysc_vtime:
  187. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  188. jz sysc_do_svc
  189. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  190. sysc_stime:
  191. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  192. sysc_update:
  193. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  194. #endif
  195. sysc_do_svc:
  196. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  197. slag %r7,%r7,2 # *4 and test for svc 0
  198. jnz sysc_nr_ok
  199. # svc 0: system call number in %r1
  200. cl %r1,BASED(.Lnr_syscalls)
  201. jnl sysc_nr_ok
  202. lgfr %r7,%r1 # clear high word in r1
  203. slag %r7,%r7,2 # svc 0: system call number in %r1
  204. sysc_nr_ok:
  205. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  206. sysc_do_restart:
  207. larl %r10,sys_call_table
  208. #ifdef CONFIG_COMPAT
  209. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  210. jno sysc_noemu
  211. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  212. sysc_noemu:
  213. #endif
  214. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  215. lgf %r8,0(%r7,%r10) # load address of system call routine
  216. jnz sysc_tracesys
  217. basr %r14,%r8 # call sys_xxxx
  218. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  219. # ATTENTION: check sys_execve_glue before
  220. # changing anything here !!
  221. sysc_return:
  222. tm SP_PSW+1(%r15),0x01 # returning to user ?
  223. jno sysc_leave
  224. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  225. jnz sysc_work # there is work to do (signals etc.)
  226. sysc_leave:
  227. RESTORE_ALL __LC_RETURN_PSW,1
  228. #
  229. # recheck if there is more work to do
  230. #
  231. sysc_work_loop:
  232. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  233. jz sysc_leave # there is no work to do
  234. #
  235. # One of the work bits is on. Find out which one.
  236. #
  237. sysc_work:
  238. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  239. jo sysc_mcck_pending
  240. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  241. jo sysc_reschedule
  242. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  243. jnz sysc_sigpending
  244. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  245. jo sysc_restart
  246. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  247. jo sysc_singlestep
  248. j sysc_leave
  249. #
  250. # _TIF_NEED_RESCHED is set, call schedule
  251. #
  252. sysc_reschedule:
  253. larl %r14,sysc_work_loop
  254. jg schedule # return point is sysc_return
  255. #
  256. # _TIF_MCCK_PENDING is set, call handler
  257. #
  258. sysc_mcck_pending:
  259. larl %r14,sysc_work_loop
  260. jg s390_handle_mcck # TIF bit will be cleared by handler
  261. #
  262. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  263. #
  264. sysc_sigpending:
  265. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  266. la %r2,SP_PTREGS(%r15) # load pt_regs
  267. brasl %r14,do_signal # call do_signal
  268. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  269. jo sysc_restart
  270. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  271. jo sysc_singlestep
  272. j sysc_work_loop
  273. #
  274. # _TIF_RESTART_SVC is set, set up registers and restart svc
  275. #
  276. sysc_restart:
  277. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  278. lg %r7,SP_R2(%r15) # load new svc number
  279. slag %r7,%r7,2 # *4
  280. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  281. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  282. j sysc_do_restart # restart svc
  283. #
  284. # _TIF_SINGLE_STEP is set, call do_single_step
  285. #
  286. sysc_singlestep:
  287. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  288. lhi %r0,__LC_PGM_OLD_PSW
  289. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  290. la %r2,SP_PTREGS(%r15) # address of register-save area
  291. larl %r14,sysc_return # load adr. of system return
  292. jg do_single_step # branch to do_sigtrap
  293. #
  294. # call syscall_trace before and after system call
  295. # special linkage: %r12 contains the return address for trace_svc
  296. #
  297. sysc_tracesys:
  298. la %r2,SP_PTREGS(%r15) # load pt_regs
  299. la %r3,0
  300. srl %r7,2
  301. stg %r7,SP_R2(%r15)
  302. brasl %r14,syscall_trace
  303. lghi %r0,NR_syscalls
  304. clg %r0,SP_R2(%r15)
  305. jnh sysc_tracenogo
  306. lg %r7,SP_R2(%r15) # strace might have changed the
  307. sll %r7,2 # system call
  308. lgf %r8,0(%r7,%r10)
  309. sysc_tracego:
  310. lmg %r3,%r6,SP_R3(%r15)
  311. lg %r2,SP_ORIG_R2(%r15)
  312. basr %r14,%r8 # call sys_xxx
  313. stg %r2,SP_R2(%r15) # store return value
  314. sysc_tracenogo:
  315. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  316. jz sysc_return
  317. la %r2,SP_PTREGS(%r15) # load pt_regs
  318. la %r3,1
  319. larl %r14,sysc_return # return point is sysc_return
  320. jg syscall_trace
  321. #
  322. # a new process exits the kernel with ret_from_fork
  323. #
  324. .globl ret_from_fork
  325. ret_from_fork:
  326. lg %r13,__LC_SVC_NEW_PSW+8
  327. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  328. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  329. jo 0f
  330. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  331. 0: brasl %r14,schedule_tail
  332. stosm 24(%r15),0x03 # reenable interrupts
  333. j sysc_return
  334. #
  335. # clone, fork, vfork, exec and sigreturn need glue,
  336. # because they all expect pt_regs as parameter,
  337. # but are called with different parameter.
  338. # return-address is set up above
  339. #
  340. sys_clone_glue:
  341. la %r2,SP_PTREGS(%r15) # load pt_regs
  342. jg sys_clone # branch to sys_clone
  343. #ifdef CONFIG_COMPAT
  344. sys32_clone_glue:
  345. la %r2,SP_PTREGS(%r15) # load pt_regs
  346. jg sys32_clone # branch to sys32_clone
  347. #endif
  348. sys_fork_glue:
  349. la %r2,SP_PTREGS(%r15) # load pt_regs
  350. jg sys_fork # branch to sys_fork
  351. sys_vfork_glue:
  352. la %r2,SP_PTREGS(%r15) # load pt_regs
  353. jg sys_vfork # branch to sys_vfork
  354. sys_execve_glue:
  355. la %r2,SP_PTREGS(%r15) # load pt_regs
  356. lgr %r12,%r14 # save return address
  357. brasl %r14,sys_execve # call sys_execve
  358. ltgr %r2,%r2 # check if execve failed
  359. bnz 0(%r12) # it did fail -> store result in gpr2
  360. b 6(%r12) # SKIP STG 2,SP_R2(15) in
  361. # system_call/sysc_tracesys
  362. #ifdef CONFIG_COMPAT
  363. sys32_execve_glue:
  364. la %r2,SP_PTREGS(%r15) # load pt_regs
  365. lgr %r12,%r14 # save return address
  366. brasl %r14,sys32_execve # call sys32_execve
  367. ltgr %r2,%r2 # check if execve failed
  368. bnz 0(%r12) # it did fail -> store result in gpr2
  369. b 6(%r12) # SKIP STG 2,SP_R2(15) in
  370. # system_call/sysc_tracesys
  371. #endif
  372. sys_sigreturn_glue:
  373. la %r2,SP_PTREGS(%r15) # load pt_regs as parameter
  374. jg sys_sigreturn # branch to sys_sigreturn
  375. #ifdef CONFIG_COMPAT
  376. sys32_sigreturn_glue:
  377. la %r2,SP_PTREGS(%r15) # load pt_regs as parameter
  378. jg sys32_sigreturn # branch to sys32_sigreturn
  379. #endif
  380. sys_rt_sigreturn_glue:
  381. la %r2,SP_PTREGS(%r15) # load pt_regs as parameter
  382. jg sys_rt_sigreturn # branch to sys_sigreturn
  383. #ifdef CONFIG_COMPAT
  384. sys32_rt_sigreturn_glue:
  385. la %r2,SP_PTREGS(%r15) # load pt_regs as parameter
  386. jg sys32_rt_sigreturn # branch to sys32_sigreturn
  387. #endif
  388. sys_sigaltstack_glue:
  389. la %r4,SP_PTREGS(%r15) # load pt_regs as parameter
  390. jg sys_sigaltstack # branch to sys_sigreturn
  391. #ifdef CONFIG_COMPAT
  392. sys32_sigaltstack_glue:
  393. la %r4,SP_PTREGS(%r15) # load pt_regs as parameter
  394. jg sys32_sigaltstack_wrapper # branch to sys_sigreturn
  395. #endif
  396. /*
  397. * Program check handler routine
  398. */
  399. .globl pgm_check_handler
  400. pgm_check_handler:
  401. /*
  402. * First we need to check for a special case:
  403. * Single stepping an instruction that disables the PER event mask will
  404. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  405. * For a single stepped SVC the program check handler gets control after
  406. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  407. * then handle the PER event. Therefore we update the SVC old PSW to point
  408. * to the pgm_check_handler and branch to the SVC handler after we checked
  409. * if we have to load the kernel stack register.
  410. * For every other possible cause for PER event without the PER mask set
  411. * we just ignore the PER event (FIXME: is there anything we have to do
  412. * for LPSW?).
  413. */
  414. STORE_TIMER __LC_SYNC_ENTER_TIMER
  415. SAVE_ALL_BASE __LC_SAVE_AREA
  416. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  417. jnz pgm_per # got per exception -> special case
  418. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  419. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  420. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  421. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  422. jz pgm_no_vtime
  423. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  424. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  425. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  426. pgm_no_vtime:
  427. #endif
  428. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  429. lgf %r3,__LC_PGM_ILC # load program interruption code
  430. lghi %r8,0x7f
  431. ngr %r8,%r3
  432. pgm_do_call:
  433. sll %r8,3
  434. larl %r1,pgm_check_table
  435. lg %r1,0(%r8,%r1) # load address of handler routine
  436. la %r2,SP_PTREGS(%r15) # address of register-save area
  437. larl %r14,sysc_return
  438. br %r1 # branch to interrupt-handler
  439. #
  440. # handle per exception
  441. #
  442. pgm_per:
  443. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  444. jnz pgm_per_std # ok, normal per event from user space
  445. # ok its one of the special cases, now we need to find out which one
  446. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  447. je pgm_svcper
  448. # no interesting special case, ignore PER event
  449. lmg %r12,%r15,__LC_SAVE_AREA
  450. lpswe __LC_PGM_OLD_PSW
  451. #
  452. # Normal per exception
  453. #
  454. pgm_per_std:
  455. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  456. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  457. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  458. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  459. jz pgm_no_vtime2
  460. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  461. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  462. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  463. pgm_no_vtime2:
  464. #endif
  465. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  466. lg %r1,__TI_task(%r9)
  467. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  468. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  469. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  470. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  471. lgf %r3,__LC_PGM_ILC # load program interruption code
  472. lghi %r8,0x7f
  473. ngr %r8,%r3 # clear per-event-bit and ilc
  474. je sysc_return
  475. j pgm_do_call
  476. #
  477. # it was a single stepped SVC that is causing all the trouble
  478. #
  479. pgm_svcper:
  480. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  481. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  482. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  483. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  484. jz pgm_no_vtime3
  485. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  486. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  487. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  488. pgm_no_vtime3:
  489. #endif
  490. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  491. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  492. lg %r1,__TI_task(%r9)
  493. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  494. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  495. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  496. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  497. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  498. j sysc_do_svc
  499. /*
  500. * IO interrupt handler routine
  501. */
  502. .globl io_int_handler
  503. io_int_handler:
  504. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  505. stck __LC_INT_CLOCK
  506. SAVE_ALL_BASE __LC_SAVE_AREA+32
  507. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  508. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  509. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  510. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  511. jz io_no_vtime
  512. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  513. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  514. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  515. io_no_vtime:
  516. #endif
  517. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  518. la %r2,SP_PTREGS(%r15) # address of register-save area
  519. brasl %r14,do_IRQ # call standard irq handler
  520. io_return:
  521. tm SP_PSW+1(%r15),0x01 # returning to user ?
  522. #ifdef CONFIG_PREEMPT
  523. jno io_preempt # no -> check for preemptive scheduling
  524. #else
  525. jno io_leave # no-> skip resched & signal
  526. #endif
  527. tm __TI_flags+7(%r9),_TIF_WORK_INT
  528. jnz io_work # there is work to do (signals etc.)
  529. io_leave:
  530. RESTORE_ALL __LC_RETURN_PSW,0
  531. io_done:
  532. #ifdef CONFIG_PREEMPT
  533. io_preempt:
  534. icm %r0,15,__TI_precount(%r9)
  535. jnz io_leave
  536. # switch to kernel stack
  537. lg %r1,SP_R15(%r15)
  538. aghi %r1,-SP_SIZE
  539. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  540. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  541. lgr %r15,%r1
  542. io_resume_loop:
  543. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  544. jno io_leave
  545. larl %r1,.Lc_pactive
  546. mvc __TI_precount(4,%r9),0(%r1)
  547. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  548. brasl %r14,schedule # call schedule
  549. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  550. xc __TI_precount(4,%r9),__TI_precount(%r9)
  551. j io_resume_loop
  552. #endif
  553. #
  554. # switch to kernel stack, then check TIF bits
  555. #
  556. io_work:
  557. lg %r1,__LC_KERNEL_STACK
  558. aghi %r1,-SP_SIZE
  559. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  560. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  561. lgr %r15,%r1
  562. #
  563. # One of the work bits is on. Find out which one.
  564. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  565. # and _TIF_MCCK_PENDING
  566. #
  567. io_work_loop:
  568. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  569. jo io_mcck_pending
  570. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  571. jo io_reschedule
  572. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  573. jnz io_sigpending
  574. j io_leave
  575. #
  576. # _TIF_MCCK_PENDING is set, call handler
  577. #
  578. io_mcck_pending:
  579. larl %r14,io_work_loop
  580. jg s390_handle_mcck # TIF bit will be cleared by handler
  581. #
  582. # _TIF_NEED_RESCHED is set, call schedule
  583. #
  584. io_reschedule:
  585. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  586. brasl %r14,schedule # call scheduler
  587. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  588. tm __TI_flags+7(%r9),_TIF_WORK_INT
  589. jz io_leave # there is no work to do
  590. j io_work_loop
  591. #
  592. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  593. #
  594. io_sigpending:
  595. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  596. la %r2,SP_PTREGS(%r15) # load pt_regs
  597. brasl %r14,do_signal # call do_signal
  598. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  599. j io_work_loop
  600. /*
  601. * External interrupt handler routine
  602. */
  603. .globl ext_int_handler
  604. ext_int_handler:
  605. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  606. stck __LC_INT_CLOCK
  607. SAVE_ALL_BASE __LC_SAVE_AREA+32
  608. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  609. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  610. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  611. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  612. jz ext_no_vtime
  613. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  614. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  615. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  616. ext_no_vtime:
  617. #endif
  618. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  619. la %r2,SP_PTREGS(%r15) # address of register-save area
  620. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  621. brasl %r14,do_extint
  622. j io_return
  623. __critical_end:
  624. /*
  625. * Machine check handler routines
  626. */
  627. .globl mcck_int_handler
  628. mcck_int_handler:
  629. la %r1,4095 # revalidate r1
  630. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  631. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  632. SAVE_ALL_BASE __LC_SAVE_AREA+64
  633. la %r12,__LC_MCK_OLD_PSW
  634. tm __LC_MCCK_CODE,0x80 # system damage?
  635. jo mcck_int_main # yes -> rest of mcck code invalid
  636. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  637. la %r14,4095
  638. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  639. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  640. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  641. jo 1f
  642. la %r14,__LC_SYNC_ENTER_TIMER
  643. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  644. jl 0f
  645. la %r14,__LC_ASYNC_ENTER_TIMER
  646. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  647. jl 0f
  648. la %r14,__LC_EXIT_TIMER
  649. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  650. jl 0f
  651. la %r14,__LC_LAST_UPDATE_TIMER
  652. 0: spt 0(%r14)
  653. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  654. 1:
  655. #endif
  656. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  657. jno mcck_int_main # no -> skip cleanup critical
  658. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  659. jnz mcck_int_main # from user -> load kernel stack
  660. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  661. jhe mcck_int_main
  662. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  663. jl mcck_int_main
  664. brasl %r14,cleanup_critical
  665. mcck_int_main:
  666. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  667. slgr %r14,%r15
  668. srag %r14,%r14,PAGE_SHIFT
  669. jz 0f
  670. lg %r15,__LC_PANIC_STACK # load panic stack
  671. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  672. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  673. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  674. jno mcck_no_vtime # no -> no timer update
  675. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  676. jz mcck_no_vtime
  677. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  678. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  679. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  680. mcck_no_vtime:
  681. #endif
  682. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  683. la %r2,SP_PTREGS(%r15) # load pt_regs
  684. brasl %r14,s390_do_machine_check
  685. tm SP_PSW+1(%r15),0x01 # returning to user ?
  686. jno mcck_return
  687. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  688. aghi %r1,-SP_SIZE
  689. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  690. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  691. lgr %r15,%r1
  692. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  693. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  694. jno mcck_return
  695. brasl %r14,s390_handle_mcck
  696. mcck_return:
  697. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  698. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  699. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  700. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  701. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  702. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  703. jno 0f
  704. stpt __LC_EXIT_TIMER
  705. 0:
  706. #endif
  707. lpswe __LC_RETURN_MCCK_PSW # back to caller
  708. #ifdef CONFIG_SMP
  709. /*
  710. * Restart interruption handler, kick starter for additional CPUs
  711. */
  712. .globl restart_int_handler
  713. restart_int_handler:
  714. lg %r15,__LC_SAVE_AREA+120 # load ksp
  715. lghi %r10,__LC_CREGS_SAVE_AREA
  716. lctlg %c0,%c15,0(%r10) # get new ctl regs
  717. lghi %r10,__LC_AREGS_SAVE_AREA
  718. lam %a0,%a15,0(%r10)
  719. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  720. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  721. jg start_secondary
  722. #else
  723. /*
  724. * If we do not run with SMP enabled, let the new CPU crash ...
  725. */
  726. .globl restart_int_handler
  727. restart_int_handler:
  728. basr %r1,0
  729. restart_base:
  730. lpswe restart_crash-restart_base(%r1)
  731. .align 8
  732. restart_crash:
  733. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  734. restart_go:
  735. #endif
  736. #ifdef CONFIG_CHECK_STACK
  737. /*
  738. * The synchronous or the asynchronous stack overflowed. We are dead.
  739. * No need to properly save the registers, we are going to panic anyway.
  740. * Setup a pt_regs so that show_trace can provide a good call trace.
  741. */
  742. stack_overflow:
  743. lg %r15,__LC_PANIC_STACK # change to panic stack
  744. aghi %r1,-SP_SIZE
  745. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  746. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  747. la %r1,__LC_SAVE_AREA
  748. chi %r12,__LC_SVC_OLD_PSW
  749. je 0f
  750. chi %r12,__LC_PGM_OLD_PSW
  751. je 0f
  752. la %r1,__LC_SAVE_AREA+16
  753. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  754. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  755. la %r2,SP_PTREGS(%r15) # load pt_regs
  756. jg kernel_stack_overflow
  757. #endif
  758. cleanup_table_system_call:
  759. .quad system_call, sysc_do_svc
  760. cleanup_table_sysc_return:
  761. .quad sysc_return, sysc_leave
  762. cleanup_table_sysc_leave:
  763. .quad sysc_leave, sysc_work_loop
  764. cleanup_table_sysc_work_loop:
  765. .quad sysc_work_loop, sysc_reschedule
  766. cleanup_table_io_return:
  767. .quad io_return, io_leave
  768. cleanup_table_io_leave:
  769. .quad io_leave, io_done
  770. cleanup_table_io_work_loop:
  771. .quad io_work_loop, io_mcck_pending
  772. cleanup_critical:
  773. clc 8(8,%r12),BASED(cleanup_table_system_call)
  774. jl 0f
  775. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  776. jl cleanup_system_call
  777. 0:
  778. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  779. jl 0f
  780. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  781. jl cleanup_sysc_return
  782. 0:
  783. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  784. jl 0f
  785. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  786. jl cleanup_sysc_leave
  787. 0:
  788. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  789. jl 0f
  790. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  791. jl cleanup_sysc_return
  792. 0:
  793. clc 8(8,%r12),BASED(cleanup_table_io_return)
  794. jl 0f
  795. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  796. jl cleanup_io_return
  797. 0:
  798. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  799. jl 0f
  800. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  801. jl cleanup_io_leave
  802. 0:
  803. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  804. jl 0f
  805. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  806. jl cleanup_io_return
  807. 0:
  808. br %r14
  809. cleanup_system_call:
  810. mvc __LC_RETURN_PSW(16),0(%r12)
  811. cghi %r12,__LC_MCK_OLD_PSW
  812. je 0f
  813. la %r12,__LC_SAVE_AREA+32
  814. j 1f
  815. 0: la %r12,__LC_SAVE_AREA+64
  816. 1:
  817. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  818. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  819. jh 0f
  820. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  821. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  822. jhe cleanup_vtime
  823. #endif
  824. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  825. jh 0f
  826. mvc __LC_SAVE_AREA(32),0(%r12)
  827. 0: stg %r13,8(%r12)
  828. stg %r12,__LC_SAVE_AREA+96 # argh
  829. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  830. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  831. lg %r12,__LC_SAVE_AREA+96 # argh
  832. stg %r15,24(%r12)
  833. llgh %r7,__LC_SVC_INT_CODE
  834. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  835. cleanup_vtime:
  836. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  837. jhe cleanup_stime
  838. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  839. jz cleanup_novtime
  840. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  841. cleanup_stime:
  842. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  843. jh cleanup_update
  844. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  845. cleanup_update:
  846. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  847. cleanup_novtime:
  848. #endif
  849. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  850. la %r12,__LC_RETURN_PSW
  851. br %r14
  852. cleanup_system_call_insn:
  853. .quad sysc_saveall
  854. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  855. .quad system_call
  856. .quad sysc_vtime
  857. .quad sysc_stime
  858. .quad sysc_update
  859. #endif
  860. cleanup_sysc_return:
  861. mvc __LC_RETURN_PSW(8),0(%r12)
  862. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  863. la %r12,__LC_RETURN_PSW
  864. br %r14
  865. cleanup_sysc_leave:
  866. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  867. je 2f
  868. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  869. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  870. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  871. je 2f
  872. #endif
  873. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  874. cghi %r12,__LC_MCK_OLD_PSW
  875. jne 0f
  876. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  877. j 1f
  878. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  879. 1: lmg %r0,%r11,SP_R0(%r15)
  880. lg %r15,SP_R15(%r15)
  881. 2: la %r12,__LC_RETURN_PSW
  882. br %r14
  883. cleanup_sysc_leave_insn:
  884. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  885. .quad sysc_leave + 16
  886. #endif
  887. .quad sysc_leave + 12
  888. cleanup_io_return:
  889. mvc __LC_RETURN_PSW(8),0(%r12)
  890. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  891. la %r12,__LC_RETURN_PSW
  892. br %r14
  893. cleanup_io_leave:
  894. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  895. je 2f
  896. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  897. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  898. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  899. je 2f
  900. #endif
  901. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  902. cghi %r12,__LC_MCK_OLD_PSW
  903. jne 0f
  904. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  905. j 1f
  906. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  907. 1: lmg %r0,%r11,SP_R0(%r15)
  908. lg %r15,SP_R15(%r15)
  909. 2: la %r12,__LC_RETURN_PSW
  910. br %r14
  911. cleanup_io_leave_insn:
  912. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  913. .quad io_leave + 20
  914. #endif
  915. .quad io_leave + 16
  916. /*
  917. * Integer constants
  918. */
  919. .align 4
  920. .Lconst:
  921. .Lc_pactive: .long PREEMPT_ACTIVE
  922. .Lnr_syscalls: .long NR_syscalls
  923. .L0x0130: .short 0x130
  924. .L0x0140: .short 0x140
  925. .L0x0150: .short 0x150
  926. .L0x0160: .short 0x160
  927. .L0x0170: .short 0x170
  928. .Lcritical_start:
  929. .quad __critical_start
  930. .Lcritical_end:
  931. .quad __critical_end
  932. #define SYSCALL(esa,esame,emu) .long esame
  933. sys_call_table:
  934. #include "syscalls.S"
  935. #undef SYSCALL
  936. #ifdef CONFIG_COMPAT
  937. #define SYSCALL(esa,esame,emu) .long emu
  938. sys_call_table_emu:
  939. #include "syscalls.S"
  940. #undef SYSCALL
  941. #endif