bnx2x.h 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2011 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. #include <linux/netdevice.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/types.h>
  18. /* compilation time flags */
  19. /* define this to make the driver freeze on error to allow getting debug info
  20. * (you will need to reboot afterwards) */
  21. /* #define BNX2X_STOP_ON_ERROR */
  22. #define DRV_MODULE_VERSION "1.70.00-0"
  23. #define DRV_MODULE_RELDATE "2011/06/13"
  24. #define BNX2X_BC_VER 0x040200
  25. #if defined(CONFIG_DCB)
  26. #define BCM_DCBNL
  27. #endif
  28. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  29. #define BCM_CNIC 1
  30. #include "../cnic_if.h"
  31. #endif
  32. #ifdef BCM_CNIC
  33. #define BNX2X_MIN_MSIX_VEC_CNT 3
  34. #define BNX2X_MSIX_VEC_FP_START 2
  35. #else
  36. #define BNX2X_MIN_MSIX_VEC_CNT 2
  37. #define BNX2X_MSIX_VEC_FP_START 1
  38. #endif
  39. #include <linux/mdio.h>
  40. #include "bnx2x_reg.h"
  41. #include "bnx2x_fw_defs.h"
  42. #include "bnx2x_hsi.h"
  43. #include "bnx2x_link.h"
  44. #include "bnx2x_sp.h"
  45. #include "bnx2x_dcb.h"
  46. #include "bnx2x_stats.h"
  47. /* error/debug prints */
  48. #define DRV_MODULE_NAME "bnx2x"
  49. /* for messages that are currently off */
  50. #define BNX2X_MSG_OFF 0
  51. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  52. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  53. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  54. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  55. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  56. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  57. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  58. /* regular debug print */
  59. #define DP(__mask, __fmt, __args...) \
  60. do { \
  61. if (bp->msg_enable & (__mask)) \
  62. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \
  63. __func__, __LINE__, \
  64. bp->dev ? (bp->dev->name) : "?", \
  65. ##__args); \
  66. } while (0)
  67. #define DP_CONT(__mask, __fmt, __args...) \
  68. do { \
  69. if (bp->msg_enable & (__mask)) \
  70. pr_cont(__fmt, ##__args); \
  71. } while (0)
  72. /* errors debug print */
  73. #define BNX2X_DBG_ERR(__fmt, __args...) \
  74. do { \
  75. if (netif_msg_probe(bp)) \
  76. pr_err("[%s:%d(%s)]" __fmt, \
  77. __func__, __LINE__, \
  78. bp->dev ? (bp->dev->name) : "?", \
  79. ##__args); \
  80. } while (0)
  81. /* for errors (never masked) */
  82. #define BNX2X_ERR(__fmt, __args...) \
  83. do { \
  84. pr_err("[%s:%d(%s)]" __fmt, \
  85. __func__, __LINE__, \
  86. bp->dev ? (bp->dev->name) : "?", \
  87. ##__args); \
  88. } while (0)
  89. #define BNX2X_ERROR(__fmt, __args...) do { \
  90. pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \
  91. } while (0)
  92. /* before we have a dev->name use dev_info() */
  93. #define BNX2X_DEV_INFO(__fmt, __args...) \
  94. do { \
  95. if (netif_msg_probe(bp)) \
  96. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  97. } while (0)
  98. #define BNX2X_MAC_FMT "%pM"
  99. #define BNX2X_MAC_PRN_LIST(mac) (mac)
  100. #ifdef BNX2X_STOP_ON_ERROR
  101. void bnx2x_int_disable(struct bnx2x *bp);
  102. #define bnx2x_panic() do { \
  103. bp->panic = 1; \
  104. BNX2X_ERR("driver assert\n"); \
  105. bnx2x_int_disable(bp); \
  106. bnx2x_panic_dump(bp); \
  107. } while (0)
  108. #else
  109. #define bnx2x_panic() do { \
  110. bp->panic = 1; \
  111. BNX2X_ERR("driver assert\n"); \
  112. bnx2x_panic_dump(bp); \
  113. } while (0)
  114. #endif
  115. #define bnx2x_mc_addr(ha) ((ha)->addr)
  116. #define bnx2x_uc_addr(ha) ((ha)->addr)
  117. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  118. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  119. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  120. #define REG_ADDR(bp, offset) ((bp->regview) + (offset))
  121. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  122. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  123. #define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
  124. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  125. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  126. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  127. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  128. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  129. #define REG_RD_DMAE(bp, offset, valp, len32) \
  130. do { \
  131. bnx2x_read_dmae(bp, offset, len32);\
  132. memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
  133. } while (0)
  134. #define REG_WR_DMAE(bp, offset, valp, len32) \
  135. do { \
  136. memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
  137. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  138. offset, len32); \
  139. } while (0)
  140. #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
  141. REG_WR_DMAE(bp, offset, valp, len32)
  142. #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
  143. do { \
  144. memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
  145. bnx2x_write_big_buf_wb(bp, addr, len32); \
  146. } while (0)
  147. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  148. offsetof(struct shmem_region, field))
  149. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  150. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  151. #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
  152. offsetof(struct shmem2_region, field))
  153. #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
  154. #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
  155. #define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
  156. offsetof(struct mf_cfg, field))
  157. #define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
  158. offsetof(struct mf2_cfg, field))
  159. #define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
  160. #define MF_CFG_WR(bp, field, val) REG_WR(bp,\
  161. MF_CFG_ADDR(bp, field), (val))
  162. #define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
  163. #define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
  164. (SHMEM2_RD((bp), size) > \
  165. offsetof(struct shmem2_region, field)))
  166. #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
  167. #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
  168. /* SP SB indices */
  169. /* General SP events - stats query, cfc delete, etc */
  170. #define HC_SP_INDEX_ETH_DEF_CONS 3
  171. /* EQ completions */
  172. #define HC_SP_INDEX_EQ_CONS 7
  173. /* FCoE L2 connection completions */
  174. #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
  175. #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
  176. /* iSCSI L2 */
  177. #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
  178. #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
  179. /* Special clients parameters */
  180. /* SB indices */
  181. /* FCoE L2 */
  182. #define BNX2X_FCOE_L2_RX_INDEX \
  183. (&bp->def_status_blk->sp_sb.\
  184. index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
  185. #define BNX2X_FCOE_L2_TX_INDEX \
  186. (&bp->def_status_blk->sp_sb.\
  187. index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
  188. /**
  189. * CIDs and CLIDs:
  190. * CLIDs below is a CLID for func 0, then the CLID for other
  191. * functions will be calculated by the formula:
  192. *
  193. * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
  194. *
  195. */
  196. /* iSCSI L2 */
  197. #define BNX2X_ISCSI_ETH_CL_ID_IDX 1
  198. #define BNX2X_ISCSI_ETH_CID 49
  199. /* FCoE L2 */
  200. #define BNX2X_FCOE_ETH_CL_ID_IDX 2
  201. #define BNX2X_FCOE_ETH_CID 50
  202. /** Additional rings budgeting */
  203. #ifdef BCM_CNIC
  204. #define CNIC_PRESENT 1
  205. #define FCOE_PRESENT 1
  206. #else
  207. #define CNIC_PRESENT 0
  208. #define FCOE_PRESENT 0
  209. #endif /* BCM_CNIC */
  210. #define NON_ETH_CONTEXT_USE (FCOE_PRESENT)
  211. #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
  212. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
  213. #define SM_RX_ID 0
  214. #define SM_TX_ID 1
  215. /* defines for multiple tx priority indices */
  216. #define FIRST_TX_ONLY_COS_INDEX 1
  217. #define FIRST_TX_COS_INDEX 0
  218. /* defines for decodeing the fastpath index and the cos index out of the
  219. * transmission queue index
  220. */
  221. #define MAX_TXQS_PER_COS FP_SB_MAX_E1x
  222. #define TXQ_TO_FP(txq_index) ((txq_index) % MAX_TXQS_PER_COS)
  223. #define TXQ_TO_COS(txq_index) ((txq_index) / MAX_TXQS_PER_COS)
  224. /* rules for calculating the cids of tx-only connections */
  225. #define CID_TO_FP(cid) ((cid) % MAX_TXQS_PER_COS)
  226. #define CID_COS_TO_TX_ONLY_CID(cid, cos) (cid + cos * MAX_TXQS_PER_COS)
  227. /* fp index inside class of service range */
  228. #define FP_COS_TO_TXQ(fp, cos) ((fp)->index + cos * MAX_TXQS_PER_COS)
  229. /*
  230. * 0..15 eth cos0
  231. * 16..31 eth cos1 if applicable
  232. * 32..47 eth cos2 If applicable
  233. * fcoe queue follows eth queues (16, 32, 48 depending on cos)
  234. */
  235. #define MAX_ETH_TXQ_IDX(bp) (MAX_TXQS_PER_COS * (bp)->max_cos)
  236. #define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp))
  237. /* fast path */
  238. struct sw_rx_bd {
  239. struct sk_buff *skb;
  240. DEFINE_DMA_UNMAP_ADDR(mapping);
  241. };
  242. struct sw_tx_bd {
  243. struct sk_buff *skb;
  244. u16 first_bd;
  245. u8 flags;
  246. /* Set on the first BD descriptor when there is a split BD */
  247. #define BNX2X_TSO_SPLIT_BD (1<<0)
  248. };
  249. struct sw_rx_page {
  250. struct page *page;
  251. DEFINE_DMA_UNMAP_ADDR(mapping);
  252. };
  253. union db_prod {
  254. struct doorbell_set_prod data;
  255. u32 raw;
  256. };
  257. /* dropless fc FW/HW related params */
  258. #define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
  259. #define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
  260. ETH_MAX_AGGREGATION_QUEUES_E1 :\
  261. ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
  262. #define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
  263. #define FW_PREFETCH_CNT 16
  264. #define DROPLESS_FC_HEADROOM 100
  265. /* MC hsi */
  266. #define BCM_PAGE_SHIFT 12
  267. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  268. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  269. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  270. #define PAGES_PER_SGE_SHIFT 0
  271. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  272. #define SGE_PAGE_SIZE PAGE_SIZE
  273. #define SGE_PAGE_SHIFT PAGE_SHIFT
  274. #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
  275. /* SGE ring related macros */
  276. #define NUM_RX_SGE_PAGES 2
  277. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  278. #define NEXT_PAGE_SGE_DESC_CNT 2
  279. #define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
  280. /* RX_SGE_CNT is promised to be a power of 2 */
  281. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  282. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  283. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  284. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  285. (MAX_RX_SGE_CNT - 1)) ? \
  286. (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
  287. (x) + 1)
  288. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  289. /*
  290. * Number of required SGEs is the sum of two:
  291. * 1. Number of possible opened aggregations (next packet for
  292. * these aggregations will probably consume SGE immidiatelly)
  293. * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
  294. * after placement on BD for new TPA aggregation)
  295. *
  296. * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
  297. */
  298. #define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
  299. (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
  300. #define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
  301. MAX_RX_SGE_CNT)
  302. #define SGE_TH_LO(bp) (NUM_SGE_REQ + \
  303. NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
  304. #define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
  305. /* Manipulate a bit vector defined as an array of u64 */
  306. /* Number of bits in one sge_mask array element */
  307. #define BIT_VEC64_ELEM_SZ 64
  308. #define BIT_VEC64_ELEM_SHIFT 6
  309. #define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
  310. #define __BIT_VEC64_SET_BIT(el, bit) \
  311. do { \
  312. el = ((el) | ((u64)0x1 << (bit))); \
  313. } while (0)
  314. #define __BIT_VEC64_CLEAR_BIT(el, bit) \
  315. do { \
  316. el = ((el) & (~((u64)0x1 << (bit)))); \
  317. } while (0)
  318. #define BIT_VEC64_SET_BIT(vec64, idx) \
  319. __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
  320. (idx) & BIT_VEC64_ELEM_MASK)
  321. #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
  322. __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
  323. (idx) & BIT_VEC64_ELEM_MASK)
  324. #define BIT_VEC64_TEST_BIT(vec64, idx) \
  325. (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
  326. ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
  327. /* Creates a bitmask of all ones in less significant bits.
  328. idx - index of the most significant bit in the created mask */
  329. #define BIT_VEC64_ONES_MASK(idx) \
  330. (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
  331. #define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
  332. /*******************************************************/
  333. /* Number of u64 elements in SGE mask array */
  334. #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
  335. BIT_VEC64_ELEM_SZ)
  336. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  337. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  338. union host_hc_status_block {
  339. /* pointer to fp status block e1x */
  340. struct host_hc_status_block_e1x *e1x_sb;
  341. /* pointer to fp status block e2 */
  342. struct host_hc_status_block_e2 *e2_sb;
  343. };
  344. struct bnx2x_agg_info {
  345. /*
  346. * First aggregation buffer is an skb, the following - are pages.
  347. * We will preallocate the skbs for each aggregation when
  348. * we open the interface and will replace the BD at the consumer
  349. * with this one when we receive the TPA_START CQE in order to
  350. * keep the Rx BD ring consistent.
  351. */
  352. struct sw_rx_bd first_buf;
  353. u8 tpa_state;
  354. #define BNX2X_TPA_START 1
  355. #define BNX2X_TPA_STOP 2
  356. #define BNX2X_TPA_ERROR 3
  357. u8 placement_offset;
  358. u16 parsing_flags;
  359. u16 vlan_tag;
  360. u16 len_on_bd;
  361. };
  362. #define Q_STATS_OFFSET32(stat_name) \
  363. (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
  364. struct bnx2x_fp_txdata {
  365. struct sw_tx_bd *tx_buf_ring;
  366. union eth_tx_bd_types *tx_desc_ring;
  367. dma_addr_t tx_desc_mapping;
  368. u32 cid;
  369. union db_prod tx_db;
  370. u16 tx_pkt_prod;
  371. u16 tx_pkt_cons;
  372. u16 tx_bd_prod;
  373. u16 tx_bd_cons;
  374. unsigned long tx_pkt;
  375. __le16 *tx_cons_sb;
  376. int txq_index;
  377. };
  378. struct bnx2x_fastpath {
  379. struct bnx2x *bp; /* parent */
  380. #define BNX2X_NAPI_WEIGHT 128
  381. struct napi_struct napi;
  382. union host_hc_status_block status_blk;
  383. /* chip independed shortcuts into sb structure */
  384. __le16 *sb_index_values;
  385. __le16 *sb_running_index;
  386. /* chip independed shortcut into rx_prods_offset memory */
  387. u32 ustorm_rx_prods_offset;
  388. u32 rx_buf_size;
  389. dma_addr_t status_blk_mapping;
  390. u8 max_cos; /* actual number of active tx coses */
  391. struct bnx2x_fp_txdata txdata[BNX2X_MULTI_TX_COS];
  392. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  393. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  394. struct eth_rx_bd *rx_desc_ring;
  395. dma_addr_t rx_desc_mapping;
  396. union eth_rx_cqe *rx_comp_ring;
  397. dma_addr_t rx_comp_mapping;
  398. /* SGE ring */
  399. struct eth_rx_sge *rx_sge_ring;
  400. dma_addr_t rx_sge_mapping;
  401. u64 sge_mask[RX_SGE_MASK_LEN];
  402. u32 cid;
  403. __le16 fp_hc_idx;
  404. u8 index; /* number in fp array */
  405. u8 cl_id; /* eth client id */
  406. u8 cl_qzone_id;
  407. u8 fw_sb_id; /* status block number in FW */
  408. u8 igu_sb_id; /* status block number in HW */
  409. u16 rx_bd_prod;
  410. u16 rx_bd_cons;
  411. u16 rx_comp_prod;
  412. u16 rx_comp_cons;
  413. u16 rx_sge_prod;
  414. /* The last maximal completed SGE */
  415. u16 last_max_sge;
  416. __le16 *rx_cons_sb;
  417. unsigned long rx_pkt,
  418. rx_calls;
  419. /* TPA related */
  420. struct bnx2x_agg_info tpa_info[ETH_MAX_AGGREGATION_QUEUES_E1H_E2];
  421. u8 disable_tpa;
  422. #ifdef BNX2X_STOP_ON_ERROR
  423. u64 tpa_queue_used;
  424. #endif
  425. struct tstorm_per_queue_stats old_tclient;
  426. struct ustorm_per_queue_stats old_uclient;
  427. struct xstorm_per_queue_stats old_xclient;
  428. struct bnx2x_eth_q_stats eth_q_stats;
  429. /* The size is calculated using the following:
  430. sizeof name field from netdev structure +
  431. 4 ('-Xx-' string) +
  432. 4 (for the digits and to make it DWORD aligned) */
  433. #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
  434. char name[FP_NAME_SIZE];
  435. /* MACs object */
  436. struct bnx2x_vlan_mac_obj mac_obj;
  437. /* Queue State object */
  438. struct bnx2x_queue_sp_obj q_obj;
  439. };
  440. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  441. /* Use 2500 as a mini-jumbo MTU for FCoE */
  442. #define BNX2X_FCOE_MINI_JUMBO_MTU 2500
  443. /* FCoE L2 `fastpath' entry is right after the eth entries */
  444. #define FCOE_IDX BNX2X_NUM_ETH_QUEUES(bp)
  445. #define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX])
  446. #define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
  447. #define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
  448. txdata[FIRST_TX_COS_INDEX].var)
  449. #define IS_ETH_FP(fp) (fp->index < \
  450. BNX2X_NUM_ETH_QUEUES(fp->bp))
  451. #ifdef BCM_CNIC
  452. #define IS_FCOE_FP(fp) (fp->index == FCOE_IDX)
  453. #define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX)
  454. #else
  455. #define IS_FCOE_FP(fp) false
  456. #define IS_FCOE_IDX(idx) false
  457. #endif
  458. /* MC hsi */
  459. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  460. #define RX_COPY_THRESH 92
  461. #define NUM_TX_RINGS 16
  462. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
  463. #define NEXT_PAGE_TX_DESC_CNT 1
  464. #define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
  465. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  466. #define MAX_TX_BD (NUM_TX_BD - 1)
  467. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  468. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  469. (MAX_TX_DESC_CNT - 1)) ? \
  470. (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
  471. (x) + 1)
  472. #define TX_BD(x) ((x) & MAX_TX_BD)
  473. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  474. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  475. #define NUM_RX_RINGS 8
  476. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  477. #define NEXT_PAGE_RX_DESC_CNT 2
  478. #define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
  479. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  480. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  481. #define MAX_RX_BD (NUM_RX_BD - 1)
  482. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  483. /* dropless fc calculations for BDs
  484. *
  485. * Number of BDs should as number of buffers in BRB:
  486. * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
  487. * "next" elements on each page
  488. */
  489. #define NUM_BD_REQ BRB_SIZE(bp)
  490. #define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
  491. MAX_RX_DESC_CNT)
  492. #define BD_TH_LO(bp) (NUM_BD_REQ + \
  493. NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
  494. FW_DROP_LEVEL(bp))
  495. #define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
  496. #define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
  497. #define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
  498. ETH_MIN_RX_CQES_WITH_TPA_E1 : \
  499. ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
  500. #define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
  501. #define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
  502. #define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
  503. MIN_RX_AVAIL))
  504. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  505. (MAX_RX_DESC_CNT - 1)) ? \
  506. (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
  507. (x) + 1)
  508. #define RX_BD(x) ((x) & MAX_RX_BD)
  509. /*
  510. * As long as CQE is X times bigger than BD entry we have to allocate X times
  511. * more pages for CQ ring in order to keep it balanced with BD ring
  512. */
  513. #define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
  514. #define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
  515. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  516. #define NEXT_PAGE_RCQ_DESC_CNT 1
  517. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
  518. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  519. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  520. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  521. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  522. (MAX_RCQ_DESC_CNT - 1)) ? \
  523. (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
  524. (x) + 1)
  525. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  526. /* dropless fc calculations for RCQs
  527. *
  528. * Number of RCQs should be as number of buffers in BRB:
  529. * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
  530. * "next" elements on each page
  531. */
  532. #define NUM_RCQ_REQ BRB_SIZE(bp)
  533. #define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
  534. MAX_RCQ_DESC_CNT)
  535. #define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
  536. NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
  537. FW_DROP_LEVEL(bp))
  538. #define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
  539. /* This is needed for determining of last_max */
  540. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  541. #define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
  542. #define BNX2X_SWCID_SHIFT 17
  543. #define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
  544. /* used on a CID received from the HW */
  545. #define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
  546. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  547. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  548. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  549. le32_to_cpu((bd)->addr_lo))
  550. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  551. #define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
  552. #define BNX2X_DB_SHIFT 7 /* 128 bytes*/
  553. #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
  554. #error "Min DB doorbell stride is 8"
  555. #endif
  556. #define DPM_TRIGER_TYPE 0x40
  557. #define DOORBELL(bp, cid, val) \
  558. do { \
  559. writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
  560. DPM_TRIGER_TYPE); \
  561. } while (0)
  562. /* TX CSUM helpers */
  563. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  564. skb->csum_offset)
  565. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  566. skb->csum_offset))
  567. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  568. #define XMIT_PLAIN 0
  569. #define XMIT_CSUM_V4 0x1
  570. #define XMIT_CSUM_V6 0x2
  571. #define XMIT_CSUM_TCP 0x4
  572. #define XMIT_GSO_V4 0x8
  573. #define XMIT_GSO_V6 0x10
  574. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  575. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  576. /* stuff added to make the code fit 80Col */
  577. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  578. #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
  579. #define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
  580. #define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
  581. #define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
  582. #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
  583. #define BNX2X_IP_CSUM_ERR(cqe) \
  584. (!((cqe)->fast_path_cqe.status_flags & \
  585. ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
  586. ((cqe)->fast_path_cqe.type_error_flags & \
  587. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
  588. #define BNX2X_L4_CSUM_ERR(cqe) \
  589. (!((cqe)->fast_path_cqe.status_flags & \
  590. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
  591. ((cqe)->fast_path_cqe.type_error_flags & \
  592. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
  593. #define BNX2X_RX_CSUM_OK(cqe) \
  594. (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
  595. #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
  596. (((le16_to_cpu(flags) & \
  597. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
  598. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
  599. == PRS_FLAG_OVERETH_IPV4)
  600. #define BNX2X_RX_SUM_FIX(cqe) \
  601. BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
  602. #define FP_USB_FUNC_OFF \
  603. offsetof(struct cstorm_status_block_u, func)
  604. #define FP_CSB_FUNC_OFF \
  605. offsetof(struct cstorm_status_block_c, func)
  606. #define HC_INDEX_ETH_RX_CQ_CONS 1
  607. #define HC_INDEX_OOO_TX_CQ_CONS 4
  608. #define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
  609. #define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
  610. #define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
  611. #define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
  612. #define BNX2X_RX_SB_INDEX \
  613. (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
  614. #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
  615. #define BNX2X_TX_SB_INDEX_COS0 \
  616. (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
  617. /* end of fast path */
  618. /* common */
  619. struct bnx2x_common {
  620. u32 chip_id;
  621. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  622. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  623. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  624. #define CHIP_NUM_57710 0x164e
  625. #define CHIP_NUM_57711 0x164f
  626. #define CHIP_NUM_57711E 0x1650
  627. #define CHIP_NUM_57712 0x1662
  628. #define CHIP_NUM_57712_MF 0x1663
  629. #define CHIP_NUM_57713 0x1651
  630. #define CHIP_NUM_57713E 0x1652
  631. #define CHIP_NUM_57800 0x168a
  632. #define CHIP_NUM_57800_MF 0x16a5
  633. #define CHIP_NUM_57810 0x168e
  634. #define CHIP_NUM_57810_MF 0x16ae
  635. #define CHIP_NUM_57840 0x168d
  636. #define CHIP_NUM_57840_MF 0x16ab
  637. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  638. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  639. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  640. #define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
  641. #define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
  642. #define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
  643. #define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
  644. #define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
  645. #define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
  646. #define CHIP_IS_57840(bp) (CHIP_NUM(bp) == CHIP_NUM_57840)
  647. #define CHIP_IS_57840_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_MF)
  648. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  649. CHIP_IS_57711E(bp))
  650. #define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
  651. CHIP_IS_57712_MF(bp))
  652. #define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
  653. CHIP_IS_57800_MF(bp) || \
  654. CHIP_IS_57810(bp) || \
  655. CHIP_IS_57810_MF(bp) || \
  656. CHIP_IS_57840(bp) || \
  657. CHIP_IS_57840_MF(bp))
  658. #define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
  659. #define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
  660. #define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
  661. #define CHIP_REV_SHIFT 12
  662. #define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
  663. #define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
  664. #define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
  665. #define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
  666. /* assume maximum 5 revisions */
  667. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
  668. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  669. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  670. !(CHIP_REV_VAL(bp) & 0x00001000))
  671. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  672. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  673. (CHIP_REV_VAL(bp) & 0x00001000))
  674. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  675. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  676. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  677. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  678. #define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
  679. (CHIP_REV_SHIFT + 1)) \
  680. << CHIP_REV_SHIFT)
  681. #define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
  682. CHIP_REV_SIM(bp) :\
  683. CHIP_REV_VAL(bp))
  684. #define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
  685. (CHIP_REV(bp) == CHIP_REV_Bx))
  686. #define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
  687. (CHIP_REV(bp) == CHIP_REV_Ax))
  688. int flash_size;
  689. #define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  690. #define BNX2X_NVRAM_TIMEOUT_COUNT 30000
  691. #define BNX2X_NVRAM_PAGE_SIZE 256
  692. u32 shmem_base;
  693. u32 shmem2_base;
  694. u32 mf_cfg_base;
  695. u32 mf2_cfg_base;
  696. u32 hw_config;
  697. u32 bc_ver;
  698. u8 int_block;
  699. #define INT_BLOCK_HC 0
  700. #define INT_BLOCK_IGU 1
  701. #define INT_BLOCK_MODE_NORMAL 0
  702. #define INT_BLOCK_MODE_BW_COMP 2
  703. #define CHIP_INT_MODE_IS_NBC(bp) \
  704. (!CHIP_IS_E1x(bp) && \
  705. !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
  706. #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
  707. u8 chip_port_mode;
  708. #define CHIP_4_PORT_MODE 0x0
  709. #define CHIP_2_PORT_MODE 0x1
  710. #define CHIP_PORT_MODE_NONE 0x2
  711. #define CHIP_MODE(bp) (bp->common.chip_port_mode)
  712. #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
  713. };
  714. /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
  715. #define BNX2X_IGU_STAS_MSG_VF_CNT 64
  716. #define BNX2X_IGU_STAS_MSG_PF_CNT 4
  717. /* end of common */
  718. /* port */
  719. struct bnx2x_port {
  720. u32 pmf;
  721. u32 link_config[LINK_CONFIG_SIZE];
  722. u32 supported[LINK_CONFIG_SIZE];
  723. /* link settings - missing defines */
  724. #define SUPPORTED_2500baseX_Full (1 << 15)
  725. u32 advertising[LINK_CONFIG_SIZE];
  726. /* link settings - missing defines */
  727. #define ADVERTISED_2500baseX_Full (1 << 15)
  728. u32 phy_addr;
  729. /* used to synchronize phy accesses */
  730. struct mutex phy_mutex;
  731. int need_hw_lock;
  732. u32 port_stx;
  733. struct nig_stats old_nig_stats;
  734. };
  735. /* end of port */
  736. #define STATS_OFFSET32(stat_name) \
  737. (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
  738. /* slow path */
  739. /* slow path work-queue */
  740. extern struct workqueue_struct *bnx2x_wq;
  741. #define BNX2X_MAX_NUM_OF_VFS 64
  742. #define BNX2X_VF_ID_INVALID 0xFF
  743. /*
  744. * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
  745. * control by the number of fast-path status blocks supported by the
  746. * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
  747. * status block represents an independent interrupts context that can
  748. * serve a regular L2 networking queue. However special L2 queues such
  749. * as the FCoE queue do not require a FP-SB and other components like
  750. * the CNIC may consume FP-SB reducing the number of possible L2 queues
  751. *
  752. * If the maximum number of FP-SB available is X then:
  753. * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
  754. * regular L2 queues is Y=X-1
  755. * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
  756. * c. If the FCoE L2 queue is supported the actual number of L2 queues
  757. * is Y+1
  758. * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
  759. * slow-path interrupts) or Y+2 if CNIC is supported (one additional
  760. * FP interrupt context for the CNIC).
  761. * e. The number of HW context (CID count) is always X or X+1 if FCoE
  762. * L2 queue is supported. the cid for the FCoE L2 queue is always X.
  763. */
  764. /* fast-path interrupt contexts E1x */
  765. #define FP_SB_MAX_E1x 16
  766. /* fast-path interrupt contexts E2 */
  767. #define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
  768. union cdu_context {
  769. struct eth_context eth;
  770. char pad[1024];
  771. };
  772. /* CDU host DB constants */
  773. #define CDU_ILT_PAGE_SZ_HW 3
  774. #define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 64K */
  775. #define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
  776. #ifdef BCM_CNIC
  777. #define CNIC_ISCSI_CID_MAX 256
  778. #define CNIC_FCOE_CID_MAX 2048
  779. #define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
  780. #define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
  781. #endif
  782. #define QM_ILT_PAGE_SZ_HW 0
  783. #define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
  784. #define QM_CID_ROUND 1024
  785. #ifdef BCM_CNIC
  786. /* TM (timers) host DB constants */
  787. #define TM_ILT_PAGE_SZ_HW 0
  788. #define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
  789. /* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
  790. #define TM_CONN_NUM 1024
  791. #define TM_ILT_SZ (8 * TM_CONN_NUM)
  792. #define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
  793. /* SRC (Searcher) host DB constants */
  794. #define SRC_ILT_PAGE_SZ_HW 0
  795. #define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
  796. #define SRC_HASH_BITS 10
  797. #define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
  798. #define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
  799. #define SRC_T2_SZ SRC_ILT_SZ
  800. #define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
  801. #endif
  802. #define MAX_DMAE_C 8
  803. /* DMA memory not used in fastpath */
  804. struct bnx2x_slowpath {
  805. union {
  806. struct mac_configuration_cmd e1x;
  807. struct eth_classify_rules_ramrod_data e2;
  808. } mac_rdata;
  809. union {
  810. struct tstorm_eth_mac_filter_config e1x;
  811. struct eth_filter_rules_ramrod_data e2;
  812. } rx_mode_rdata;
  813. union {
  814. struct mac_configuration_cmd e1;
  815. struct eth_multicast_rules_ramrod_data e2;
  816. } mcast_rdata;
  817. struct eth_rss_update_ramrod_data rss_rdata;
  818. /* Queue State related ramrods are always sent under rtnl_lock */
  819. union {
  820. struct client_init_ramrod_data init_data;
  821. struct client_update_ramrod_data update_data;
  822. } q_rdata;
  823. union {
  824. struct function_start_data func_start;
  825. /* pfc configuration for DCBX ramrod */
  826. struct flow_control_configuration pfc_config;
  827. } func_rdata;
  828. /* used by dmae command executer */
  829. struct dmae_command dmae[MAX_DMAE_C];
  830. u32 stats_comp;
  831. union mac_stats mac_stats;
  832. struct nig_stats nig_stats;
  833. struct host_port_stats port_stats;
  834. struct host_func_stats func_stats;
  835. struct host_func_stats func_stats_base;
  836. u32 wb_comp;
  837. u32 wb_data[4];
  838. };
  839. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  840. #define bnx2x_sp_mapping(bp, var) \
  841. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  842. /* attn group wiring */
  843. #define MAX_DYNAMIC_ATTN_GRPS 8
  844. struct attn_route {
  845. u32 sig[5];
  846. };
  847. struct iro {
  848. u32 base;
  849. u16 m1;
  850. u16 m2;
  851. u16 m3;
  852. u16 size;
  853. };
  854. struct hw_context {
  855. union cdu_context *vcxt;
  856. dma_addr_t cxt_mapping;
  857. size_t size;
  858. };
  859. /* forward */
  860. struct bnx2x_ilt;
  861. enum bnx2x_recovery_state {
  862. BNX2X_RECOVERY_DONE,
  863. BNX2X_RECOVERY_INIT,
  864. BNX2X_RECOVERY_WAIT,
  865. BNX2X_RECOVERY_FAILED
  866. };
  867. /*
  868. * Event queue (EQ or event ring) MC hsi
  869. * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
  870. */
  871. #define NUM_EQ_PAGES 1
  872. #define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
  873. #define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
  874. #define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
  875. #define EQ_DESC_MASK (NUM_EQ_DESC - 1)
  876. #define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
  877. /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
  878. #define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
  879. (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
  880. /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
  881. #define EQ_DESC(x) ((x) & EQ_DESC_MASK)
  882. #define BNX2X_EQ_INDEX \
  883. (&bp->def_status_blk->sp_sb.\
  884. index_values[HC_SP_INDEX_EQ_CONS])
  885. /* This is a data that will be used to create a link report message.
  886. * We will keep the data used for the last link report in order
  887. * to prevent reporting the same link parameters twice.
  888. */
  889. struct bnx2x_link_report_data {
  890. u16 line_speed; /* Effective line speed */
  891. unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
  892. };
  893. enum {
  894. BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
  895. BNX2X_LINK_REPORT_LINK_DOWN,
  896. BNX2X_LINK_REPORT_RX_FC_ON,
  897. BNX2X_LINK_REPORT_TX_FC_ON,
  898. };
  899. enum {
  900. BNX2X_PORT_QUERY_IDX,
  901. BNX2X_PF_QUERY_IDX,
  902. BNX2X_FIRST_QUEUE_QUERY_IDX,
  903. };
  904. struct bnx2x_fw_stats_req {
  905. struct stats_query_header hdr;
  906. struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
  907. };
  908. struct bnx2x_fw_stats_data {
  909. struct stats_counter storm_counters;
  910. struct per_port_stats port;
  911. struct per_pf_stats pf;
  912. struct per_queue_stats queue_stats[1];
  913. };
  914. /* Public slow path states */
  915. enum {
  916. BNX2X_SP_RTNL_SETUP_TC,
  917. BNX2X_SP_RTNL_TX_TIMEOUT,
  918. };
  919. struct bnx2x {
  920. /* Fields used in the tx and intr/napi performance paths
  921. * are grouped together in the beginning of the structure
  922. */
  923. struct bnx2x_fastpath *fp;
  924. void __iomem *regview;
  925. void __iomem *doorbells;
  926. u16 db_size;
  927. u8 pf_num; /* absolute PF number */
  928. u8 pfid; /* per-path PF number */
  929. int base_fw_ndsb; /**/
  930. #define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
  931. #define BP_PORT(bp) (bp->pfid & 1)
  932. #define BP_FUNC(bp) (bp->pfid)
  933. #define BP_ABS_FUNC(bp) (bp->pf_num)
  934. #define BP_VN(bp) ((bp)->pfid >> 1)
  935. #define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
  936. #define BP_L_ID(bp) (BP_VN(bp) << 2)
  937. #define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
  938. (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
  939. #define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
  940. struct net_device *dev;
  941. struct pci_dev *pdev;
  942. const struct iro *iro_arr;
  943. #define IRO (bp->iro_arr)
  944. enum bnx2x_recovery_state recovery_state;
  945. int is_leader;
  946. struct msix_entry *msix_table;
  947. int tx_ring_size;
  948. /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
  949. #define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
  950. #define ETH_MIN_PACKET_SIZE 60
  951. #define ETH_MAX_PACKET_SIZE 1500
  952. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  953. /* Max supported alignment is 256 (8 shift) */
  954. #define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
  955. L1_CACHE_SHIFT : 8)
  956. /* FW use 2 Cache lines Alignment for start packet and size */
  957. #define BNX2X_FW_RX_ALIGN (2 << BNX2X_RX_ALIGN_SHIFT)
  958. #define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
  959. struct host_sp_status_block *def_status_blk;
  960. #define DEF_SB_IGU_ID 16
  961. #define DEF_SB_ID HC_SP_SB_ID
  962. __le16 def_idx;
  963. __le16 def_att_idx;
  964. u32 attn_state;
  965. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  966. /* slow path ring */
  967. struct eth_spe *spq;
  968. dma_addr_t spq_mapping;
  969. u16 spq_prod_idx;
  970. struct eth_spe *spq_prod_bd;
  971. struct eth_spe *spq_last_bd;
  972. __le16 *dsb_sp_prod;
  973. atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
  974. /* used to synchronize spq accesses */
  975. spinlock_t spq_lock;
  976. /* event queue */
  977. union event_ring_elem *eq_ring;
  978. dma_addr_t eq_mapping;
  979. u16 eq_prod;
  980. u16 eq_cons;
  981. __le16 *eq_cons_sb;
  982. atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
  983. /* Counter for marking that there is a STAT_QUERY ramrod pending */
  984. u16 stats_pending;
  985. /* Counter for completed statistics ramrods */
  986. u16 stats_comp;
  987. /* End of fields used in the performance code paths */
  988. int panic;
  989. int msg_enable;
  990. u32 flags;
  991. #define PCIX_FLAG (1 << 0)
  992. #define PCI_32BIT_FLAG (1 << 1)
  993. #define ONE_PORT_FLAG (1 << 2)
  994. #define NO_WOL_FLAG (1 << 3)
  995. #define USING_DAC_FLAG (1 << 4)
  996. #define USING_MSIX_FLAG (1 << 5)
  997. #define USING_MSI_FLAG (1 << 6)
  998. #define DISABLE_MSI_FLAG (1 << 7)
  999. #define TPA_ENABLE_FLAG (1 << 8)
  1000. #define NO_MCP_FLAG (1 << 9)
  1001. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  1002. #define MF_FUNC_DIS (1 << 11)
  1003. #define OWN_CNIC_IRQ (1 << 12)
  1004. #define NO_ISCSI_OOO_FLAG (1 << 13)
  1005. #define NO_ISCSI_FLAG (1 << 14)
  1006. #define NO_FCOE_FLAG (1 << 15)
  1007. #define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
  1008. #define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
  1009. #define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
  1010. int pm_cap;
  1011. int mrrs;
  1012. struct delayed_work sp_task;
  1013. struct delayed_work sp_rtnl_task;
  1014. struct delayed_work period_task;
  1015. struct timer_list timer;
  1016. int current_interval;
  1017. u16 fw_seq;
  1018. u16 fw_drv_pulse_wr_seq;
  1019. u32 func_stx;
  1020. struct link_params link_params;
  1021. struct link_vars link_vars;
  1022. u32 link_cnt;
  1023. struct bnx2x_link_report_data last_reported_link;
  1024. struct mdio_if_info mdio;
  1025. struct bnx2x_common common;
  1026. struct bnx2x_port port;
  1027. struct cmng_struct_per_port cmng;
  1028. u32 vn_weight_sum;
  1029. u32 mf_config[E1HVN_MAX];
  1030. u32 mf2_config[E2_FUNC_MAX];
  1031. u32 path_has_ovlan; /* E3 */
  1032. u16 mf_ov;
  1033. u8 mf_mode;
  1034. #define IS_MF(bp) (bp->mf_mode != 0)
  1035. #define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
  1036. #define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
  1037. u8 wol;
  1038. int rx_ring_size;
  1039. u16 tx_quick_cons_trip_int;
  1040. u16 tx_quick_cons_trip;
  1041. u16 tx_ticks_int;
  1042. u16 tx_ticks;
  1043. u16 rx_quick_cons_trip_int;
  1044. u16 rx_quick_cons_trip;
  1045. u16 rx_ticks_int;
  1046. u16 rx_ticks;
  1047. /* Maximal coalescing timeout in us */
  1048. #define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
  1049. u32 lin_cnt;
  1050. u16 state;
  1051. #define BNX2X_STATE_CLOSED 0
  1052. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  1053. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  1054. #define BNX2X_STATE_OPEN 0x3000
  1055. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  1056. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  1057. #define BNX2X_STATE_DIAG 0xe000
  1058. #define BNX2X_STATE_ERROR 0xf000
  1059. int multi_mode;
  1060. #define BNX2X_MAX_PRIORITY 8
  1061. #define BNX2X_MAX_ENTRIES_PER_PRI 16
  1062. #define BNX2X_MAX_COS 3
  1063. #define BNX2X_MAX_TX_COS 2
  1064. int num_queues;
  1065. int disable_tpa;
  1066. u32 rx_mode;
  1067. #define BNX2X_RX_MODE_NONE 0
  1068. #define BNX2X_RX_MODE_NORMAL 1
  1069. #define BNX2X_RX_MODE_ALLMULTI 2
  1070. #define BNX2X_RX_MODE_PROMISC 3
  1071. #define BNX2X_MAX_MULTICAST 64
  1072. u8 igu_dsb_id;
  1073. u8 igu_base_sb;
  1074. u8 igu_sb_cnt;
  1075. dma_addr_t def_status_blk_mapping;
  1076. struct bnx2x_slowpath *slowpath;
  1077. dma_addr_t slowpath_mapping;
  1078. /* Total number of FW statistics requests */
  1079. u8 fw_stats_num;
  1080. /*
  1081. * This is a memory buffer that will contain both statistics
  1082. * ramrod request and data.
  1083. */
  1084. void *fw_stats;
  1085. dma_addr_t fw_stats_mapping;
  1086. /*
  1087. * FW statistics request shortcut (points at the
  1088. * beginning of fw_stats buffer).
  1089. */
  1090. struct bnx2x_fw_stats_req *fw_stats_req;
  1091. dma_addr_t fw_stats_req_mapping;
  1092. int fw_stats_req_sz;
  1093. /*
  1094. * FW statistics data shortcut (points at the begining of
  1095. * fw_stats buffer + fw_stats_req_sz).
  1096. */
  1097. struct bnx2x_fw_stats_data *fw_stats_data;
  1098. dma_addr_t fw_stats_data_mapping;
  1099. int fw_stats_data_sz;
  1100. struct hw_context context;
  1101. struct bnx2x_ilt *ilt;
  1102. #define BP_ILT(bp) ((bp)->ilt)
  1103. #define ILT_MAX_LINES 256
  1104. /*
  1105. * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
  1106. * to CNIC.
  1107. */
  1108. #define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_PRESENT)
  1109. /*
  1110. * Maximum CID count that might be required by the bnx2x:
  1111. * Max Tss * Max_Tx_Multi_Cos + CNIC L2 Clients (FCoE and iSCSI related)
  1112. */
  1113. #define BNX2X_L2_CID_COUNT(bp) (MAX_TXQS_PER_COS * BNX2X_MULTI_TX_COS +\
  1114. NON_ETH_CONTEXT_USE + CNIC_PRESENT)
  1115. #define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
  1116. ILT_PAGE_CIDS))
  1117. #define BNX2X_DB_SIZE(bp) (BNX2X_L2_CID_COUNT(bp) * (1 << BNX2X_DB_SHIFT))
  1118. int qm_cid_count;
  1119. int dropless_fc;
  1120. #ifdef BCM_CNIC
  1121. u32 cnic_flags;
  1122. #define BNX2X_CNIC_FLAG_MAC_SET 1
  1123. void *t2;
  1124. dma_addr_t t2_mapping;
  1125. struct cnic_ops __rcu *cnic_ops;
  1126. void *cnic_data;
  1127. u32 cnic_tag;
  1128. struct cnic_eth_dev cnic_eth_dev;
  1129. union host_hc_status_block cnic_sb;
  1130. dma_addr_t cnic_sb_mapping;
  1131. struct eth_spe *cnic_kwq;
  1132. struct eth_spe *cnic_kwq_prod;
  1133. struct eth_spe *cnic_kwq_cons;
  1134. struct eth_spe *cnic_kwq_last;
  1135. u16 cnic_kwq_pending;
  1136. u16 cnic_spq_pending;
  1137. u8 fip_mac[ETH_ALEN];
  1138. struct mutex cnic_mutex;
  1139. struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
  1140. /* Start index of the "special" (CNIC related) L2 cleints */
  1141. u8 cnic_base_cl_id;
  1142. #endif
  1143. int dmae_ready;
  1144. /* used to synchronize dmae accesses */
  1145. spinlock_t dmae_lock;
  1146. /* used to protect the FW mail box */
  1147. struct mutex fw_mb_mutex;
  1148. /* used to synchronize stats collecting */
  1149. int stats_state;
  1150. /* used for synchronization of concurrent threads statistics handling */
  1151. spinlock_t stats_lock;
  1152. /* used by dmae command loader */
  1153. struct dmae_command stats_dmae;
  1154. int executer_idx;
  1155. u16 stats_counter;
  1156. struct bnx2x_eth_stats eth_stats;
  1157. struct z_stream_s *strm;
  1158. void *gunzip_buf;
  1159. dma_addr_t gunzip_mapping;
  1160. int gunzip_outlen;
  1161. #define FW_BUF_SIZE 0x8000
  1162. #define GUNZIP_BUF(bp) (bp->gunzip_buf)
  1163. #define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
  1164. #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
  1165. struct raw_op *init_ops;
  1166. /* Init blocks offsets inside init_ops */
  1167. u16 *init_ops_offsets;
  1168. /* Data blob - has 32 bit granularity */
  1169. u32 *init_data;
  1170. u32 init_mode_flags;
  1171. #define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
  1172. /* Zipped PRAM blobs - raw data */
  1173. const u8 *tsem_int_table_data;
  1174. const u8 *tsem_pram_data;
  1175. const u8 *usem_int_table_data;
  1176. const u8 *usem_pram_data;
  1177. const u8 *xsem_int_table_data;
  1178. const u8 *xsem_pram_data;
  1179. const u8 *csem_int_table_data;
  1180. const u8 *csem_pram_data;
  1181. #define INIT_OPS(bp) (bp->init_ops)
  1182. #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
  1183. #define INIT_DATA(bp) (bp->init_data)
  1184. #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
  1185. #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
  1186. #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
  1187. #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
  1188. #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
  1189. #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
  1190. #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
  1191. #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
  1192. #define PHY_FW_VER_LEN 20
  1193. char fw_ver[32];
  1194. const struct firmware *firmware;
  1195. /* DCB support on/off */
  1196. u16 dcb_state;
  1197. #define BNX2X_DCB_STATE_OFF 0
  1198. #define BNX2X_DCB_STATE_ON 1
  1199. /* DCBX engine mode */
  1200. int dcbx_enabled;
  1201. #define BNX2X_DCBX_ENABLED_OFF 0
  1202. #define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
  1203. #define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
  1204. #define BNX2X_DCBX_ENABLED_INVALID (-1)
  1205. bool dcbx_mode_uset;
  1206. struct bnx2x_config_dcbx_params dcbx_config_params;
  1207. struct bnx2x_dcbx_port_params dcbx_port_params;
  1208. int dcb_version;
  1209. /* CAM credit pools */
  1210. struct bnx2x_credit_pool_obj macs_pool;
  1211. /* RX_MODE object */
  1212. struct bnx2x_rx_mode_obj rx_mode_obj;
  1213. /* MCAST object */
  1214. struct bnx2x_mcast_obj mcast_obj;
  1215. /* RSS configuration object */
  1216. struct bnx2x_rss_config_obj rss_conf_obj;
  1217. /* Function State controlling object */
  1218. struct bnx2x_func_sp_obj func_obj;
  1219. unsigned long sp_state;
  1220. /* operation indication for the sp_rtnl task */
  1221. unsigned long sp_rtnl_state;
  1222. /* DCBX Negotation results */
  1223. struct dcbx_features dcbx_local_feat;
  1224. u32 dcbx_error;
  1225. #ifdef BCM_DCBNL
  1226. struct dcbx_features dcbx_remote_feat;
  1227. u32 dcbx_remote_flags;
  1228. #endif
  1229. u32 pending_max;
  1230. /* multiple tx classes of service */
  1231. u8 max_cos;
  1232. /* priority to cos mapping */
  1233. u8 prio_to_cos[8];
  1234. };
  1235. /* Tx queues may be less or equal to Rx queues */
  1236. extern int num_queues;
  1237. #define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
  1238. #define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NON_ETH_CONTEXT_USE)
  1239. #define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
  1240. #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
  1241. #define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
  1242. /* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
  1243. #define RSS_IPV4_CAP_MASK \
  1244. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
  1245. #define RSS_IPV4_TCP_CAP_MASK \
  1246. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
  1247. #define RSS_IPV6_CAP_MASK \
  1248. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
  1249. #define RSS_IPV6_TCP_CAP_MASK \
  1250. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
  1251. /* func init flags */
  1252. #define FUNC_FLG_RSS 0x0001
  1253. #define FUNC_FLG_STATS 0x0002
  1254. /* removed FUNC_FLG_UNMATCHED 0x0004 */
  1255. #define FUNC_FLG_TPA 0x0008
  1256. #define FUNC_FLG_SPQ 0x0010
  1257. #define FUNC_FLG_LEADING 0x0020 /* PF only */
  1258. struct bnx2x_func_init_params {
  1259. /* dma */
  1260. dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
  1261. dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
  1262. u16 func_flgs;
  1263. u16 func_id; /* abs fid */
  1264. u16 pf_id;
  1265. u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
  1266. };
  1267. #define for_each_eth_queue(bp, var) \
  1268. for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
  1269. #define for_each_nondefault_eth_queue(bp, var) \
  1270. for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
  1271. #define for_each_queue(bp, var) \
  1272. for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
  1273. if (skip_queue(bp, var)) \
  1274. continue; \
  1275. else
  1276. /* Skip forwarding FP */
  1277. #define for_each_rx_queue(bp, var) \
  1278. for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
  1279. if (skip_rx_queue(bp, var)) \
  1280. continue; \
  1281. else
  1282. /* Skip OOO FP */
  1283. #define for_each_tx_queue(bp, var) \
  1284. for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
  1285. if (skip_tx_queue(bp, var)) \
  1286. continue; \
  1287. else
  1288. #define for_each_nondefault_queue(bp, var) \
  1289. for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
  1290. if (skip_queue(bp, var)) \
  1291. continue; \
  1292. else
  1293. #define for_each_cos_in_tx_queue(fp, var) \
  1294. for ((var) = 0; (var) < (fp)->max_cos; (var)++)
  1295. /* skip rx queue
  1296. * if FCOE l2 support is disabled and this is the fcoe L2 queue
  1297. */
  1298. #define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
  1299. /* skip tx queue
  1300. * if FCOE l2 support is disabled and this is the fcoe L2 queue
  1301. */
  1302. #define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
  1303. #define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
  1304. /**
  1305. * bnx2x_set_mac_one - configure a single MAC address
  1306. *
  1307. * @bp: driver handle
  1308. * @mac: MAC to configure
  1309. * @obj: MAC object handle
  1310. * @set: if 'true' add a new MAC, otherwise - delete
  1311. * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
  1312. * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
  1313. *
  1314. * Configures one MAC according to provided parameters or continues the
  1315. * execution of previously scheduled commands if RAMROD_CONT is set in
  1316. * ramrod_flags.
  1317. *
  1318. * Returns zero if operation has successfully completed, a positive value if the
  1319. * operation has been successfully scheduled and a negative - if a requested
  1320. * operations has failed.
  1321. */
  1322. int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
  1323. struct bnx2x_vlan_mac_obj *obj, bool set,
  1324. int mac_type, unsigned long *ramrod_flags);
  1325. /**
  1326. * Deletes all MACs configured for the specific MAC object.
  1327. *
  1328. * @param bp Function driver instance
  1329. * @param mac_obj MAC object to cleanup
  1330. *
  1331. * @return zero if all MACs were cleaned
  1332. */
  1333. /**
  1334. * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
  1335. *
  1336. * @bp: driver handle
  1337. * @mac_obj: MAC object handle
  1338. * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
  1339. * @wait_for_comp: if 'true' block until completion
  1340. *
  1341. * Deletes all MACs of the specific type (e.g. ETH, UC list).
  1342. *
  1343. * Returns zero if operation has successfully completed, a positive value if the
  1344. * operation has been successfully scheduled and a negative - if a requested
  1345. * operations has failed.
  1346. */
  1347. int bnx2x_del_all_macs(struct bnx2x *bp,
  1348. struct bnx2x_vlan_mac_obj *mac_obj,
  1349. int mac_type, bool wait_for_comp);
  1350. /* Init Function API */
  1351. void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
  1352. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
  1353. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  1354. int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
  1355. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  1356. void bnx2x_read_mf_cfg(struct bnx2x *bp);
  1357. /* dmae */
  1358. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  1359. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  1360. u32 len32);
  1361. void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
  1362. u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
  1363. u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
  1364. u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
  1365. bool with_comp, u8 comp_type);
  1366. void bnx2x_calc_fc_adv(struct bnx2x *bp);
  1367. int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
  1368. u32 data_hi, u32 data_lo, int cmd_type);
  1369. void bnx2x_update_coalesce(struct bnx2x *bp);
  1370. int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
  1371. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  1372. int wait)
  1373. {
  1374. u32 val;
  1375. do {
  1376. val = REG_RD(bp, reg);
  1377. if (val == expected)
  1378. break;
  1379. ms -= wait;
  1380. msleep(wait);
  1381. } while (ms > 0);
  1382. return val;
  1383. }
  1384. #define BNX2X_ILT_ZALLOC(x, y, size) \
  1385. do { \
  1386. x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
  1387. if (x) \
  1388. memset(x, 0, size); \
  1389. } while (0)
  1390. #define BNX2X_ILT_FREE(x, y, size) \
  1391. do { \
  1392. if (x) { \
  1393. dma_free_coherent(&bp->pdev->dev, size, x, y); \
  1394. x = NULL; \
  1395. y = 0; \
  1396. } \
  1397. } while (0)
  1398. #define ILOG2(x) (ilog2((x)))
  1399. #define ILT_NUM_PAGE_ENTRIES (3072)
  1400. /* In 57710/11 we use whole table since we have 8 func
  1401. * In 57712 we have only 4 func, but use same size per func, then only half of
  1402. * the table in use
  1403. */
  1404. #define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
  1405. #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
  1406. /*
  1407. * the phys address is shifted right 12 bits and has an added
  1408. * 1=valid bit added to the 53rd bit
  1409. * then since this is a wide register(TM)
  1410. * we split it into two 32 bit writes
  1411. */
  1412. #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
  1413. #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
  1414. /* load/unload mode */
  1415. #define LOAD_NORMAL 0
  1416. #define LOAD_OPEN 1
  1417. #define LOAD_DIAG 2
  1418. #define UNLOAD_NORMAL 0
  1419. #define UNLOAD_CLOSE 1
  1420. #define UNLOAD_RECOVERY 2
  1421. /* DMAE command defines */
  1422. #define DMAE_TIMEOUT -1
  1423. #define DMAE_PCI_ERROR -2 /* E2 and onward */
  1424. #define DMAE_NOT_RDY -3
  1425. #define DMAE_PCI_ERR_FLAG 0x80000000
  1426. #define DMAE_SRC_PCI 0
  1427. #define DMAE_SRC_GRC 1
  1428. #define DMAE_DST_NONE 0
  1429. #define DMAE_DST_PCI 1
  1430. #define DMAE_DST_GRC 2
  1431. #define DMAE_COMP_PCI 0
  1432. #define DMAE_COMP_GRC 1
  1433. /* E2 and onward - PCI error handling in the completion */
  1434. #define DMAE_COMP_REGULAR 0
  1435. #define DMAE_COM_SET_ERR 1
  1436. #define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
  1437. DMAE_COMMAND_SRC_SHIFT)
  1438. #define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
  1439. DMAE_COMMAND_SRC_SHIFT)
  1440. #define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
  1441. DMAE_COMMAND_DST_SHIFT)
  1442. #define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
  1443. DMAE_COMMAND_DST_SHIFT)
  1444. #define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
  1445. DMAE_COMMAND_C_DST_SHIFT)
  1446. #define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
  1447. DMAE_COMMAND_C_DST_SHIFT)
  1448. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  1449. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1450. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1451. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1452. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1453. #define DMAE_CMD_PORT_0 0
  1454. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  1455. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  1456. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  1457. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  1458. #define DMAE_SRC_PF 0
  1459. #define DMAE_SRC_VF 1
  1460. #define DMAE_DST_PF 0
  1461. #define DMAE_DST_VF 1
  1462. #define DMAE_C_SRC 0
  1463. #define DMAE_C_DST 1
  1464. #define DMAE_LEN32_RD_MAX 0x80
  1465. #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
  1466. #define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
  1467. indicates eror */
  1468. #define MAX_DMAE_C_PER_PORT 8
  1469. #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  1470. BP_VN(bp))
  1471. #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  1472. E1HVN_MAX)
  1473. /* PCIE link and speed */
  1474. #define PCICFG_LINK_WIDTH 0x1f00000
  1475. #define PCICFG_LINK_WIDTH_SHIFT 20
  1476. #define PCICFG_LINK_SPEED 0xf0000
  1477. #define PCICFG_LINK_SPEED_SHIFT 16
  1478. #define BNX2X_NUM_TESTS 7
  1479. #define BNX2X_PHY_LOOPBACK 0
  1480. #define BNX2X_MAC_LOOPBACK 1
  1481. #define BNX2X_PHY_LOOPBACK_FAILED 1
  1482. #define BNX2X_MAC_LOOPBACK_FAILED 2
  1483. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  1484. BNX2X_PHY_LOOPBACK_FAILED)
  1485. #define STROM_ASSERT_ARRAY_SIZE 50
  1486. /* must be used on a CID before placing it on a HW ring */
  1487. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
  1488. (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
  1489. (x))
  1490. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  1491. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  1492. #define BNX2X_BTR 4
  1493. #define MAX_SPQ_PENDING 8
  1494. /* CMNG constants, as derived from system spec calculations */
  1495. /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
  1496. #define DEF_MIN_RATE 100
  1497. /* resolution of the rate shaping timer - 400 usec */
  1498. #define RS_PERIODIC_TIMEOUT_USEC 400
  1499. /* number of bytes in single QM arbitration cycle -
  1500. * coefficient for calculating the fairness timer */
  1501. #define QM_ARB_BYTES 160000
  1502. /* resolution of Min algorithm 1:100 */
  1503. #define MIN_RES 100
  1504. /* how many bytes above threshold for the minimal credit of Min algorithm*/
  1505. #define MIN_ABOVE_THRESH 32768
  1506. /* Fairness algorithm integration time coefficient -
  1507. * for calculating the actual Tfair */
  1508. #define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
  1509. /* Memory of fairness algorithm . 2 cycles */
  1510. #define FAIR_MEM 2
  1511. #define ATTN_NIG_FOR_FUNC (1L << 8)
  1512. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  1513. #define GPIO_2_FUNC (1L << 10)
  1514. #define GPIO_3_FUNC (1L << 11)
  1515. #define GPIO_4_FUNC (1L << 12)
  1516. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  1517. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  1518. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  1519. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  1520. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  1521. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  1522. #define ATTN_HARD_WIRED_MASK 0xff00
  1523. #define ATTENTION_ID 4
  1524. /* stuff added to make the code fit 80Col */
  1525. #define BNX2X_PMF_LINK_ASSERT \
  1526. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  1527. #define BNX2X_MC_ASSERT_BITS \
  1528. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1529. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1530. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1531. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  1532. #define BNX2X_MCP_ASSERT \
  1533. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  1534. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  1535. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  1536. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  1537. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  1538. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  1539. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  1540. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  1541. #define HW_INTERRUT_ASSERT_SET_0 \
  1542. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  1543. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  1544. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  1545. AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
  1546. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  1547. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  1548. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  1549. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  1550. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
  1551. AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
  1552. AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
  1553. #define HW_INTERRUT_ASSERT_SET_1 \
  1554. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  1555. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  1556. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  1557. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  1558. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  1559. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  1560. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  1561. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  1562. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  1563. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  1564. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  1565. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
  1566. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  1567. AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
  1568. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  1569. AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
  1570. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  1571. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  1572. AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
  1573. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  1574. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  1575. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  1576. AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
  1577. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  1578. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  1579. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
  1580. AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
  1581. #define HW_INTERRUT_ASSERT_SET_2 \
  1582. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  1583. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  1584. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  1585. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  1586. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  1587. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  1588. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  1589. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  1590. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  1591. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  1592. AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
  1593. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  1594. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  1595. #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
  1596. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
  1597. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
  1598. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
  1599. #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
  1600. AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
  1601. #define RSS_FLAGS(bp) \
  1602. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  1603. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  1604. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  1605. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  1606. (bp->multi_mode << \
  1607. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
  1608. #define MULTI_MASK 0x7f
  1609. #define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
  1610. #define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
  1611. #define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
  1612. #define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
  1613. #define DEF_USB_IGU_INDEX_OFF \
  1614. offsetof(struct cstorm_def_status_block_u, igu_index)
  1615. #define DEF_CSB_IGU_INDEX_OFF \
  1616. offsetof(struct cstorm_def_status_block_c, igu_index)
  1617. #define DEF_XSB_IGU_INDEX_OFF \
  1618. offsetof(struct xstorm_def_status_block, igu_index)
  1619. #define DEF_TSB_IGU_INDEX_OFF \
  1620. offsetof(struct tstorm_def_status_block, igu_index)
  1621. #define DEF_USB_SEGMENT_OFF \
  1622. offsetof(struct cstorm_def_status_block_u, segment)
  1623. #define DEF_CSB_SEGMENT_OFF \
  1624. offsetof(struct cstorm_def_status_block_c, segment)
  1625. #define DEF_XSB_SEGMENT_OFF \
  1626. offsetof(struct xstorm_def_status_block, segment)
  1627. #define DEF_TSB_SEGMENT_OFF \
  1628. offsetof(struct tstorm_def_status_block, segment)
  1629. #define BNX2X_SP_DSB_INDEX \
  1630. (&bp->def_status_blk->sp_sb.\
  1631. index_values[HC_SP_INDEX_ETH_DEF_CONS])
  1632. #define SET_FLAG(value, mask, flag) \
  1633. do {\
  1634. (value) &= ~(mask);\
  1635. (value) |= ((flag) << (mask##_SHIFT));\
  1636. } while (0)
  1637. #define GET_FLAG(value, mask) \
  1638. (((value) & (mask)) >> (mask##_SHIFT))
  1639. #define GET_FIELD(value, fname) \
  1640. (((value) & (fname##_MASK)) >> (fname##_SHIFT))
  1641. #define CAM_IS_INVALID(x) \
  1642. (GET_FLAG(x.flags, \
  1643. MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
  1644. (T_ETH_MAC_COMMAND_INVALIDATE))
  1645. /* Number of u32 elements in MC hash array */
  1646. #define MC_HASH_SIZE 8
  1647. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  1648. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  1649. #ifndef PXP2_REG_PXP2_INT_STS
  1650. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  1651. #endif
  1652. #ifndef ETH_MAX_RX_CLIENTS_E2
  1653. #define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
  1654. #endif
  1655. #define BNX2X_VPD_LEN 128
  1656. #define VENDOR_ID_LEN 4
  1657. /* Congestion management fairness mode */
  1658. #define CMNG_FNS_NONE 0
  1659. #define CMNG_FNS_MINMAX 1
  1660. #define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
  1661. #define HC_SEG_ACCESS_ATTN 4
  1662. #define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
  1663. static const u32 dmae_reg_go_c[] = {
  1664. DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
  1665. DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
  1666. DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
  1667. DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
  1668. };
  1669. void bnx2x_set_ethtool_ops(struct net_device *netdev);
  1670. void bnx2x_notify_link_changed(struct bnx2x *bp);
  1671. #endif /* bnx2x.h */