wm8580.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. /*
  2. * wm8580.c -- WM8580 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Notes:
  12. * The WM8580 is a multichannel codec with S/PDIF support, featuring six
  13. * DAC channels and two ADC channels.
  14. *
  15. * Currently only the primary audio interface is supported - S/PDIF and
  16. * the secondary audio interfaces are not.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regulator/consumer.h>
  27. #include <linux/slab.h>
  28. #include <sound/core.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/soc.h>
  32. #include <sound/soc-dapm.h>
  33. #include <sound/tlv.h>
  34. #include <sound/initval.h>
  35. #include <asm/div64.h>
  36. #include "wm8580.h"
  37. /* WM8580 register space */
  38. #define WM8580_PLLA1 0x00
  39. #define WM8580_PLLA2 0x01
  40. #define WM8580_PLLA3 0x02
  41. #define WM8580_PLLA4 0x03
  42. #define WM8580_PLLB1 0x04
  43. #define WM8580_PLLB2 0x05
  44. #define WM8580_PLLB3 0x06
  45. #define WM8580_PLLB4 0x07
  46. #define WM8580_CLKSEL 0x08
  47. #define WM8580_PAIF1 0x09
  48. #define WM8580_PAIF2 0x0A
  49. #define WM8580_SAIF1 0x0B
  50. #define WM8580_PAIF3 0x0C
  51. #define WM8580_PAIF4 0x0D
  52. #define WM8580_SAIF2 0x0E
  53. #define WM8580_DAC_CONTROL1 0x0F
  54. #define WM8580_DAC_CONTROL2 0x10
  55. #define WM8580_DAC_CONTROL3 0x11
  56. #define WM8580_DAC_CONTROL4 0x12
  57. #define WM8580_DAC_CONTROL5 0x13
  58. #define WM8580_DIGITAL_ATTENUATION_DACL1 0x14
  59. #define WM8580_DIGITAL_ATTENUATION_DACR1 0x15
  60. #define WM8580_DIGITAL_ATTENUATION_DACL2 0x16
  61. #define WM8580_DIGITAL_ATTENUATION_DACR2 0x17
  62. #define WM8580_DIGITAL_ATTENUATION_DACL3 0x18
  63. #define WM8580_DIGITAL_ATTENUATION_DACR3 0x19
  64. #define WM8580_MASTER_DIGITAL_ATTENUATION 0x1C
  65. #define WM8580_ADC_CONTROL1 0x1D
  66. #define WM8580_SPDTXCHAN0 0x1E
  67. #define WM8580_SPDTXCHAN1 0x1F
  68. #define WM8580_SPDTXCHAN2 0x20
  69. #define WM8580_SPDTXCHAN3 0x21
  70. #define WM8580_SPDTXCHAN4 0x22
  71. #define WM8580_SPDTXCHAN5 0x23
  72. #define WM8580_SPDMODE 0x24
  73. #define WM8580_INTMASK 0x25
  74. #define WM8580_GPO1 0x26
  75. #define WM8580_GPO2 0x27
  76. #define WM8580_GPO3 0x28
  77. #define WM8580_GPO4 0x29
  78. #define WM8580_GPO5 0x2A
  79. #define WM8580_INTSTAT 0x2B
  80. #define WM8580_SPDRXCHAN1 0x2C
  81. #define WM8580_SPDRXCHAN2 0x2D
  82. #define WM8580_SPDRXCHAN3 0x2E
  83. #define WM8580_SPDRXCHAN4 0x2F
  84. #define WM8580_SPDRXCHAN5 0x30
  85. #define WM8580_SPDSTAT 0x31
  86. #define WM8580_PWRDN1 0x32
  87. #define WM8580_PWRDN2 0x33
  88. #define WM8580_READBACK 0x34
  89. #define WM8580_RESET 0x35
  90. #define WM8580_MAX_REGISTER 0x35
  91. /* PLLB4 (register 7h) */
  92. #define WM8580_PLLB4_MCLKOUTSRC_MASK 0x60
  93. #define WM8580_PLLB4_MCLKOUTSRC_PLLA 0x20
  94. #define WM8580_PLLB4_MCLKOUTSRC_PLLB 0x40
  95. #define WM8580_PLLB4_MCLKOUTSRC_OSC 0x60
  96. #define WM8580_PLLB4_CLKOUTSRC_MASK 0x180
  97. #define WM8580_PLLB4_CLKOUTSRC_PLLACLK 0x080
  98. #define WM8580_PLLB4_CLKOUTSRC_PLLBCLK 0x100
  99. #define WM8580_PLLB4_CLKOUTSRC_OSCCLK 0x180
  100. /* CLKSEL (register 8h) */
  101. #define WM8580_CLKSEL_DAC_CLKSEL_MASK 0x03
  102. #define WM8580_CLKSEL_DAC_CLKSEL_PLLA 0x01
  103. #define WM8580_CLKSEL_DAC_CLKSEL_PLLB 0x02
  104. /* AIF control 1 (registers 9h-bh) */
  105. #define WM8580_AIF_RATE_MASK 0x7
  106. #define WM8580_AIF_BCLKSEL_MASK 0x18
  107. #define WM8580_AIF_MS 0x20
  108. #define WM8580_AIF_CLKSRC_MASK 0xc0
  109. #define WM8580_AIF_CLKSRC_PLLA 0x40
  110. #define WM8580_AIF_CLKSRC_PLLB 0x40
  111. #define WM8580_AIF_CLKSRC_MCLK 0xc0
  112. /* AIF control 2 (registers ch-eh) */
  113. #define WM8580_AIF_FMT_MASK 0x03
  114. #define WM8580_AIF_FMT_RIGHTJ 0x00
  115. #define WM8580_AIF_FMT_LEFTJ 0x01
  116. #define WM8580_AIF_FMT_I2S 0x02
  117. #define WM8580_AIF_FMT_DSP 0x03
  118. #define WM8580_AIF_LENGTH_MASK 0x0c
  119. #define WM8580_AIF_LENGTH_16 0x00
  120. #define WM8580_AIF_LENGTH_20 0x04
  121. #define WM8580_AIF_LENGTH_24 0x08
  122. #define WM8580_AIF_LENGTH_32 0x0c
  123. #define WM8580_AIF_LRP 0x10
  124. #define WM8580_AIF_BCP 0x20
  125. /* Powerdown Register 1 (register 32h) */
  126. #define WM8580_PWRDN1_PWDN 0x001
  127. #define WM8580_PWRDN1_ALLDACPD 0x040
  128. /* Powerdown Register 2 (register 33h) */
  129. #define WM8580_PWRDN2_OSSCPD 0x001
  130. #define WM8580_PWRDN2_PLLAPD 0x002
  131. #define WM8580_PWRDN2_PLLBPD 0x004
  132. #define WM8580_PWRDN2_SPDIFPD 0x008
  133. #define WM8580_PWRDN2_SPDIFTXD 0x010
  134. #define WM8580_PWRDN2_SPDIFRXD 0x020
  135. #define WM8580_DAC_CONTROL5_MUTEALL 0x10
  136. /*
  137. * wm8580 register cache
  138. * We can't read the WM8580 register space when we
  139. * are using 2 wire for device control, so we cache them instead.
  140. */
  141. static const u16 wm8580_reg[] = {
  142. 0x0121, 0x017e, 0x007d, 0x0014, /*R3*/
  143. 0x0121, 0x017e, 0x007d, 0x0194, /*R7*/
  144. 0x001c, 0x0002, 0x0002, 0x00c2, /*R11*/
  145. 0x0182, 0x0082, 0x000a, 0x0024, /*R15*/
  146. 0x0009, 0x0000, 0x00ff, 0x0000, /*R19*/
  147. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R23*/
  148. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R27*/
  149. 0x01f0, 0x0040, 0x0000, 0x0000, /*R31(0x1F)*/
  150. 0x0000, 0x0000, 0x0031, 0x000b, /*R35*/
  151. 0x0039, 0x0000, 0x0010, 0x0032, /*R39*/
  152. 0x0054, 0x0076, 0x0098, 0x0000, /*R43(0x2B)*/
  153. 0x0000, 0x0000, 0x0000, 0x0000, /*R47*/
  154. 0x0000, 0x0000, 0x005e, 0x003e, /*R51(0x33)*/
  155. 0x0000, 0x0000 /*R53*/
  156. };
  157. struct pll_state {
  158. unsigned int in;
  159. unsigned int out;
  160. };
  161. #define WM8580_NUM_SUPPLIES 3
  162. static const char *wm8580_supply_names[WM8580_NUM_SUPPLIES] = {
  163. "AVDD",
  164. "DVDD",
  165. "PVDD",
  166. };
  167. /* codec private data */
  168. struct wm8580_priv {
  169. enum snd_soc_control_type control_type;
  170. struct regulator_bulk_data supplies[WM8580_NUM_SUPPLIES];
  171. u16 reg_cache[WM8580_MAX_REGISTER + 1];
  172. struct pll_state a;
  173. struct pll_state b;
  174. };
  175. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
  176. static int wm8580_out_vu(struct snd_kcontrol *kcontrol,
  177. struct snd_ctl_elem_value *ucontrol)
  178. {
  179. struct soc_mixer_control *mc =
  180. (struct soc_mixer_control *)kcontrol->private_value;
  181. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  182. u16 *reg_cache = codec->reg_cache;
  183. unsigned int reg = mc->reg;
  184. unsigned int reg2 = mc->rreg;
  185. int ret;
  186. /* Clear the register cache so we write without VU set */
  187. reg_cache[reg] = 0;
  188. reg_cache[reg2] = 0;
  189. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  190. if (ret < 0)
  191. return ret;
  192. /* Now write again with the volume update bit set */
  193. snd_soc_update_bits(codec, reg, 0x100, 0x100);
  194. snd_soc_update_bits(codec, reg2, 0x100, 0x100);
  195. return 0;
  196. }
  197. #define SOC_WM8580_OUT_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  198. xinvert, tlv_array) \
  199. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  200. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  201. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  202. .tlv.p = (tlv_array), \
  203. .info = snd_soc_info_volsw_2r, \
  204. .get = snd_soc_get_volsw_2r, .put = wm8580_out_vu, \
  205. .private_value = (unsigned long)&(struct soc_mixer_control) \
  206. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  207. .max = xmax, .invert = xinvert} }
  208. static const struct snd_kcontrol_new wm8580_snd_controls[] = {
  209. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC1 Playback Volume",
  210. WM8580_DIGITAL_ATTENUATION_DACL1,
  211. WM8580_DIGITAL_ATTENUATION_DACR1,
  212. 0, 0xff, 0, dac_tlv),
  213. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC2 Playback Volume",
  214. WM8580_DIGITAL_ATTENUATION_DACL2,
  215. WM8580_DIGITAL_ATTENUATION_DACR2,
  216. 0, 0xff, 0, dac_tlv),
  217. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC3 Playback Volume",
  218. WM8580_DIGITAL_ATTENUATION_DACL3,
  219. WM8580_DIGITAL_ATTENUATION_DACR3,
  220. 0, 0xff, 0, dac_tlv),
  221. SOC_SINGLE("DAC1 Deemphasis Switch", WM8580_DAC_CONTROL3, 0, 1, 0),
  222. SOC_SINGLE("DAC2 Deemphasis Switch", WM8580_DAC_CONTROL3, 1, 1, 0),
  223. SOC_SINGLE("DAC3 Deemphasis Switch", WM8580_DAC_CONTROL3, 2, 1, 0),
  224. SOC_DOUBLE("DAC1 Invert Switch", WM8580_DAC_CONTROL4, 0, 1, 1, 0),
  225. SOC_DOUBLE("DAC2 Invert Switch", WM8580_DAC_CONTROL4, 2, 3, 1, 0),
  226. SOC_DOUBLE("DAC3 Invert Switch", WM8580_DAC_CONTROL4, 4, 5, 1, 0),
  227. SOC_SINGLE("DAC ZC Switch", WM8580_DAC_CONTROL5, 5, 1, 0),
  228. SOC_SINGLE("DAC1 Switch", WM8580_DAC_CONTROL5, 0, 1, 0),
  229. SOC_SINGLE("DAC2 Switch", WM8580_DAC_CONTROL5, 1, 1, 0),
  230. SOC_SINGLE("DAC3 Switch", WM8580_DAC_CONTROL5, 2, 1, 0),
  231. SOC_DOUBLE("Capture Switch", WM8580_ADC_CONTROL1, 0, 1, 1, 0),
  232. SOC_SINGLE("Capture High-Pass Filter Switch", WM8580_ADC_CONTROL1, 4, 1, 0),
  233. };
  234. static const struct snd_soc_dapm_widget wm8580_dapm_widgets[] = {
  235. SND_SOC_DAPM_DAC("DAC1", "Playback", WM8580_PWRDN1, 2, 1),
  236. SND_SOC_DAPM_DAC("DAC2", "Playback", WM8580_PWRDN1, 3, 1),
  237. SND_SOC_DAPM_DAC("DAC3", "Playback", WM8580_PWRDN1, 4, 1),
  238. SND_SOC_DAPM_OUTPUT("VOUT1L"),
  239. SND_SOC_DAPM_OUTPUT("VOUT1R"),
  240. SND_SOC_DAPM_OUTPUT("VOUT2L"),
  241. SND_SOC_DAPM_OUTPUT("VOUT2R"),
  242. SND_SOC_DAPM_OUTPUT("VOUT3L"),
  243. SND_SOC_DAPM_OUTPUT("VOUT3R"),
  244. SND_SOC_DAPM_ADC("ADC", "Capture", WM8580_PWRDN1, 1, 1),
  245. SND_SOC_DAPM_INPUT("AINL"),
  246. SND_SOC_DAPM_INPUT("AINR"),
  247. };
  248. static const struct snd_soc_dapm_route audio_map[] = {
  249. { "VOUT1L", NULL, "DAC1" },
  250. { "VOUT1R", NULL, "DAC1" },
  251. { "VOUT2L", NULL, "DAC2" },
  252. { "VOUT2R", NULL, "DAC2" },
  253. { "VOUT3L", NULL, "DAC3" },
  254. { "VOUT3R", NULL, "DAC3" },
  255. { "ADC", NULL, "AINL" },
  256. { "ADC", NULL, "AINR" },
  257. };
  258. static int wm8580_add_widgets(struct snd_soc_codec *codec)
  259. {
  260. snd_soc_dapm_new_controls(codec, wm8580_dapm_widgets,
  261. ARRAY_SIZE(wm8580_dapm_widgets));
  262. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  263. return 0;
  264. }
  265. /* PLL divisors */
  266. struct _pll_div {
  267. u32 prescale:1;
  268. u32 postscale:1;
  269. u32 freqmode:2;
  270. u32 n:4;
  271. u32 k:24;
  272. };
  273. /* The size in bits of the pll divide */
  274. #define FIXED_PLL_SIZE (1 << 22)
  275. /* PLL rate to output rate divisions */
  276. static struct {
  277. unsigned int div;
  278. unsigned int freqmode;
  279. unsigned int postscale;
  280. } post_table[] = {
  281. { 2, 0, 0 },
  282. { 4, 0, 1 },
  283. { 4, 1, 0 },
  284. { 8, 1, 1 },
  285. { 8, 2, 0 },
  286. { 16, 2, 1 },
  287. { 12, 3, 0 },
  288. { 24, 3, 1 }
  289. };
  290. static int pll_factors(struct _pll_div *pll_div, unsigned int target,
  291. unsigned int source)
  292. {
  293. u64 Kpart;
  294. unsigned int K, Ndiv, Nmod;
  295. int i;
  296. pr_debug("wm8580: PLL %uHz->%uHz\n", source, target);
  297. /* Scale the output frequency up; the PLL should run in the
  298. * region of 90-100MHz.
  299. */
  300. for (i = 0; i < ARRAY_SIZE(post_table); i++) {
  301. if (target * post_table[i].div >= 90000000 &&
  302. target * post_table[i].div <= 100000000) {
  303. pll_div->freqmode = post_table[i].freqmode;
  304. pll_div->postscale = post_table[i].postscale;
  305. target *= post_table[i].div;
  306. break;
  307. }
  308. }
  309. if (i == ARRAY_SIZE(post_table)) {
  310. printk(KERN_ERR "wm8580: Unable to scale output frequency "
  311. "%u\n", target);
  312. return -EINVAL;
  313. }
  314. Ndiv = target / source;
  315. if (Ndiv < 5) {
  316. source /= 2;
  317. pll_div->prescale = 1;
  318. Ndiv = target / source;
  319. } else
  320. pll_div->prescale = 0;
  321. if ((Ndiv < 5) || (Ndiv > 13)) {
  322. printk(KERN_ERR
  323. "WM8580 N=%u outside supported range\n", Ndiv);
  324. return -EINVAL;
  325. }
  326. pll_div->n = Ndiv;
  327. Nmod = target % source;
  328. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  329. do_div(Kpart, source);
  330. K = Kpart & 0xFFFFFFFF;
  331. pll_div->k = K;
  332. pr_debug("PLL %x.%x prescale %d freqmode %d postscale %d\n",
  333. pll_div->n, pll_div->k, pll_div->prescale, pll_div->freqmode,
  334. pll_div->postscale);
  335. return 0;
  336. }
  337. static int wm8580_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  338. int source, unsigned int freq_in, unsigned int freq_out)
  339. {
  340. int offset;
  341. struct snd_soc_codec *codec = codec_dai->codec;
  342. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  343. struct pll_state *state;
  344. struct _pll_div pll_div;
  345. unsigned int reg;
  346. unsigned int pwr_mask;
  347. int ret;
  348. /* GCC isn't able to work out the ifs below for initialising/using
  349. * pll_div so suppress warnings.
  350. */
  351. memset(&pll_div, 0, sizeof(pll_div));
  352. switch (pll_id) {
  353. case WM8580_PLLA:
  354. state = &wm8580->a;
  355. offset = 0;
  356. pwr_mask = WM8580_PWRDN2_PLLAPD;
  357. break;
  358. case WM8580_PLLB:
  359. state = &wm8580->b;
  360. offset = 4;
  361. pwr_mask = WM8580_PWRDN2_PLLBPD;
  362. break;
  363. default:
  364. return -ENODEV;
  365. }
  366. if (freq_in && freq_out) {
  367. ret = pll_factors(&pll_div, freq_out, freq_in);
  368. if (ret != 0)
  369. return ret;
  370. }
  371. state->in = freq_in;
  372. state->out = freq_out;
  373. /* Always disable the PLL - it is not safe to leave it running
  374. * while reprogramming it.
  375. */
  376. reg = snd_soc_read(codec, WM8580_PWRDN2);
  377. snd_soc_write(codec, WM8580_PWRDN2, reg | pwr_mask);
  378. if (!freq_in || !freq_out)
  379. return 0;
  380. snd_soc_write(codec, WM8580_PLLA1 + offset, pll_div.k & 0x1ff);
  381. snd_soc_write(codec, WM8580_PLLA2 + offset, (pll_div.k >> 9) & 0x1ff);
  382. snd_soc_write(codec, WM8580_PLLA3 + offset,
  383. (pll_div.k >> 18 & 0xf) | (pll_div.n << 4));
  384. reg = snd_soc_read(codec, WM8580_PLLA4 + offset);
  385. reg &= ~0x1b;
  386. reg |= pll_div.prescale | pll_div.postscale << 1 |
  387. pll_div.freqmode << 3;
  388. snd_soc_write(codec, WM8580_PLLA4 + offset, reg);
  389. /* All done, turn it on */
  390. reg = snd_soc_read(codec, WM8580_PWRDN2);
  391. snd_soc_write(codec, WM8580_PWRDN2, reg & ~pwr_mask);
  392. return 0;
  393. }
  394. /*
  395. * Set PCM DAI bit size and sample rate.
  396. */
  397. static int wm8580_paif_hw_params(struct snd_pcm_substream *substream,
  398. struct snd_pcm_hw_params *params,
  399. struct snd_soc_dai *dai)
  400. {
  401. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  402. struct snd_soc_codec *codec = rtd->codec;
  403. u16 paifb = 0;
  404. /* bit size */
  405. switch (params_format(params)) {
  406. case SNDRV_PCM_FORMAT_S16_LE:
  407. break;
  408. case SNDRV_PCM_FORMAT_S20_3LE:
  409. paifb |= WM8580_AIF_LENGTH_20;
  410. break;
  411. case SNDRV_PCM_FORMAT_S24_LE:
  412. paifb |= WM8580_AIF_LENGTH_24;
  413. break;
  414. case SNDRV_PCM_FORMAT_S32_LE:
  415. paifb |= WM8580_AIF_LENGTH_24;
  416. break;
  417. default:
  418. return -EINVAL;
  419. }
  420. snd_soc_update_bits(codec, WM8580_PAIF3 + dai->driver->id,
  421. WM8580_AIF_LENGTH_MASK, paifb);
  422. return 0;
  423. }
  424. static int wm8580_set_paif_dai_fmt(struct snd_soc_dai *codec_dai,
  425. unsigned int fmt)
  426. {
  427. struct snd_soc_codec *codec = codec_dai->codec;
  428. unsigned int aifa;
  429. unsigned int aifb;
  430. int can_invert_lrclk;
  431. aifa = snd_soc_read(codec, WM8580_PAIF1 + codec_dai->driver->id);
  432. aifb = snd_soc_read(codec, WM8580_PAIF3 + codec_dai->driver->id);
  433. aifb &= ~(WM8580_AIF_FMT_MASK | WM8580_AIF_LRP | WM8580_AIF_BCP);
  434. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  435. case SND_SOC_DAIFMT_CBS_CFS:
  436. aifa &= ~WM8580_AIF_MS;
  437. break;
  438. case SND_SOC_DAIFMT_CBM_CFM:
  439. aifa |= WM8580_AIF_MS;
  440. break;
  441. default:
  442. return -EINVAL;
  443. }
  444. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  445. case SND_SOC_DAIFMT_I2S:
  446. can_invert_lrclk = 1;
  447. aifb |= WM8580_AIF_FMT_I2S;
  448. break;
  449. case SND_SOC_DAIFMT_RIGHT_J:
  450. can_invert_lrclk = 1;
  451. aifb |= WM8580_AIF_FMT_RIGHTJ;
  452. break;
  453. case SND_SOC_DAIFMT_LEFT_J:
  454. can_invert_lrclk = 1;
  455. aifb |= WM8580_AIF_FMT_LEFTJ;
  456. break;
  457. case SND_SOC_DAIFMT_DSP_A:
  458. can_invert_lrclk = 0;
  459. aifb |= WM8580_AIF_FMT_DSP;
  460. break;
  461. case SND_SOC_DAIFMT_DSP_B:
  462. can_invert_lrclk = 0;
  463. aifb |= WM8580_AIF_FMT_DSP;
  464. aifb |= WM8580_AIF_LRP;
  465. break;
  466. default:
  467. return -EINVAL;
  468. }
  469. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  470. case SND_SOC_DAIFMT_NB_NF:
  471. break;
  472. case SND_SOC_DAIFMT_IB_IF:
  473. if (!can_invert_lrclk)
  474. return -EINVAL;
  475. aifb |= WM8580_AIF_BCP;
  476. aifb |= WM8580_AIF_LRP;
  477. break;
  478. case SND_SOC_DAIFMT_IB_NF:
  479. aifb |= WM8580_AIF_BCP;
  480. break;
  481. case SND_SOC_DAIFMT_NB_IF:
  482. if (!can_invert_lrclk)
  483. return -EINVAL;
  484. aifb |= WM8580_AIF_LRP;
  485. break;
  486. default:
  487. return -EINVAL;
  488. }
  489. snd_soc_write(codec, WM8580_PAIF1 + codec_dai->driver->id, aifa);
  490. snd_soc_write(codec, WM8580_PAIF3 + codec_dai->driver->id, aifb);
  491. return 0;
  492. }
  493. static int wm8580_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  494. int div_id, int div)
  495. {
  496. struct snd_soc_codec *codec = codec_dai->codec;
  497. unsigned int reg;
  498. switch (div_id) {
  499. case WM8580_MCLK:
  500. reg = snd_soc_read(codec, WM8580_PLLB4);
  501. reg &= ~WM8580_PLLB4_MCLKOUTSRC_MASK;
  502. switch (div) {
  503. case WM8580_CLKSRC_MCLK:
  504. /* Input */
  505. break;
  506. case WM8580_CLKSRC_PLLA:
  507. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLA;
  508. break;
  509. case WM8580_CLKSRC_PLLB:
  510. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLB;
  511. break;
  512. case WM8580_CLKSRC_OSC:
  513. reg |= WM8580_PLLB4_MCLKOUTSRC_OSC;
  514. break;
  515. default:
  516. return -EINVAL;
  517. }
  518. snd_soc_write(codec, WM8580_PLLB4, reg);
  519. break;
  520. case WM8580_DAC_CLKSEL:
  521. reg = snd_soc_read(codec, WM8580_CLKSEL);
  522. reg &= ~WM8580_CLKSEL_DAC_CLKSEL_MASK;
  523. switch (div) {
  524. case WM8580_CLKSRC_MCLK:
  525. break;
  526. case WM8580_CLKSRC_PLLA:
  527. reg |= WM8580_CLKSEL_DAC_CLKSEL_PLLA;
  528. break;
  529. case WM8580_CLKSRC_PLLB:
  530. reg |= WM8580_CLKSEL_DAC_CLKSEL_PLLB;
  531. break;
  532. default:
  533. return -EINVAL;
  534. }
  535. snd_soc_write(codec, WM8580_CLKSEL, reg);
  536. break;
  537. case WM8580_CLKOUTSRC:
  538. reg = snd_soc_read(codec, WM8580_PLLB4);
  539. reg &= ~WM8580_PLLB4_CLKOUTSRC_MASK;
  540. switch (div) {
  541. case WM8580_CLKSRC_NONE:
  542. break;
  543. case WM8580_CLKSRC_PLLA:
  544. reg |= WM8580_PLLB4_CLKOUTSRC_PLLACLK;
  545. break;
  546. case WM8580_CLKSRC_PLLB:
  547. reg |= WM8580_PLLB4_CLKOUTSRC_PLLBCLK;
  548. break;
  549. case WM8580_CLKSRC_OSC:
  550. reg |= WM8580_PLLB4_CLKOUTSRC_OSCCLK;
  551. break;
  552. default:
  553. return -EINVAL;
  554. }
  555. snd_soc_write(codec, WM8580_PLLB4, reg);
  556. break;
  557. default:
  558. return -EINVAL;
  559. }
  560. return 0;
  561. }
  562. static int wm8580_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  563. {
  564. struct snd_soc_codec *codec = codec_dai->codec;
  565. unsigned int reg;
  566. reg = snd_soc_read(codec, WM8580_DAC_CONTROL5);
  567. if (mute)
  568. reg |= WM8580_DAC_CONTROL5_MUTEALL;
  569. else
  570. reg &= ~WM8580_DAC_CONTROL5_MUTEALL;
  571. snd_soc_write(codec, WM8580_DAC_CONTROL5, reg);
  572. return 0;
  573. }
  574. static int wm8580_set_bias_level(struct snd_soc_codec *codec,
  575. enum snd_soc_bias_level level)
  576. {
  577. u16 reg;
  578. switch (level) {
  579. case SND_SOC_BIAS_ON:
  580. case SND_SOC_BIAS_PREPARE:
  581. break;
  582. case SND_SOC_BIAS_STANDBY:
  583. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  584. /* Power up and get individual control of the DACs */
  585. reg = snd_soc_read(codec, WM8580_PWRDN1);
  586. reg &= ~(WM8580_PWRDN1_PWDN | WM8580_PWRDN1_ALLDACPD);
  587. snd_soc_write(codec, WM8580_PWRDN1, reg);
  588. /* Make VMID high impedence */
  589. reg = snd_soc_read(codec, WM8580_ADC_CONTROL1);
  590. reg &= ~0x100;
  591. snd_soc_write(codec, WM8580_ADC_CONTROL1, reg);
  592. }
  593. break;
  594. case SND_SOC_BIAS_OFF:
  595. reg = snd_soc_read(codec, WM8580_PWRDN1);
  596. snd_soc_write(codec, WM8580_PWRDN1, reg | WM8580_PWRDN1_PWDN);
  597. break;
  598. }
  599. codec->bias_level = level;
  600. return 0;
  601. }
  602. #define WM8580_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  603. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  604. static struct snd_soc_dai_ops wm8580_dai_ops_playback = {
  605. .hw_params = wm8580_paif_hw_params,
  606. .set_fmt = wm8580_set_paif_dai_fmt,
  607. .set_clkdiv = wm8580_set_dai_clkdiv,
  608. .set_pll = wm8580_set_dai_pll,
  609. .digital_mute = wm8580_digital_mute,
  610. };
  611. static struct snd_soc_dai_ops wm8580_dai_ops_capture = {
  612. .hw_params = wm8580_paif_hw_params,
  613. .set_fmt = wm8580_set_paif_dai_fmt,
  614. .set_clkdiv = wm8580_set_dai_clkdiv,
  615. .set_pll = wm8580_set_dai_pll,
  616. };
  617. static struct snd_soc_dai_driver wm8580_dai[] = {
  618. {
  619. .name = "wm8580-hifi-playback",
  620. .id = WM8580_DAI_PAIFRX,
  621. .playback = {
  622. .stream_name = "Playback",
  623. .channels_min = 1,
  624. .channels_max = 6,
  625. .rates = SNDRV_PCM_RATE_8000_192000,
  626. .formats = WM8580_FORMATS,
  627. },
  628. .ops = &wm8580_dai_ops_playback,
  629. },
  630. {
  631. .name = "wm8580-hifi-capture",
  632. .id = WM8580_DAI_PAIFTX,
  633. .capture = {
  634. .stream_name = "Capture",
  635. .channels_min = 2,
  636. .channels_max = 2,
  637. .rates = SNDRV_PCM_RATE_8000_192000,
  638. .formats = WM8580_FORMATS,
  639. },
  640. .ops = &wm8580_dai_ops_capture,
  641. },
  642. };
  643. static int wm8580_probe(struct snd_soc_codec *codec)
  644. {
  645. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  646. int ret = 0,i;
  647. ret = snd_soc_codec_set_cache_io(codec, 7, 9, wm8580->control_type);
  648. if (ret < 0) {
  649. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  650. return ret;
  651. }
  652. for (i = 0; i < ARRAY_SIZE(wm8580->supplies); i++)
  653. wm8580->supplies[i].supply = wm8580_supply_names[i];
  654. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8580->supplies),
  655. wm8580->supplies);
  656. if (ret != 0) {
  657. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  658. return ret;
  659. }
  660. ret = regulator_bulk_enable(ARRAY_SIZE(wm8580->supplies),
  661. wm8580->supplies);
  662. if (ret != 0) {
  663. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  664. goto err_regulator_get;
  665. }
  666. /* Get the codec into a known state */
  667. ret = snd_soc_write(codec, WM8580_RESET, 0);
  668. if (ret != 0) {
  669. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  670. goto err_regulator_enable;
  671. }
  672. wm8580_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  673. snd_soc_add_controls(codec, wm8580_snd_controls,
  674. ARRAY_SIZE(wm8580_snd_controls));
  675. wm8580_add_widgets(codec);
  676. return 0;
  677. err_regulator_enable:
  678. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  679. err_regulator_get:
  680. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  681. return ret;
  682. }
  683. /* power down chip */
  684. static int wm8580_remove(struct snd_soc_codec *codec)
  685. {
  686. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  687. wm8580_set_bias_level(codec, SND_SOC_BIAS_OFF);
  688. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  689. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  690. return 0;
  691. }
  692. static struct snd_soc_codec_driver soc_codec_dev_wm8580 = {
  693. .probe = wm8580_probe,
  694. .remove = wm8580_remove,
  695. .set_bias_level = wm8580_set_bias_level,
  696. .reg_cache_size = sizeof(wm8580_reg),
  697. .reg_word_size = sizeof(u16),
  698. .reg_cache_default = &wm8580_reg,
  699. };
  700. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  701. static int wm8580_i2c_probe(struct i2c_client *i2c,
  702. const struct i2c_device_id *id)
  703. {
  704. struct wm8580_priv *wm8580;
  705. int ret;
  706. wm8580 = kzalloc(sizeof(struct wm8580_priv), GFP_KERNEL);
  707. if (wm8580 == NULL)
  708. return -ENOMEM;
  709. i2c_set_clientdata(i2c, wm8580);
  710. wm8580->control_type = SND_SOC_I2C;
  711. ret = snd_soc_register_codec(&i2c->dev,
  712. &soc_codec_dev_wm8580, wm8580_dai, ARRAY_SIZE(wm8580_dai));
  713. if (ret < 0)
  714. kfree(wm8580);
  715. return ret;
  716. }
  717. static int wm8580_i2c_remove(struct i2c_client *client)
  718. {
  719. snd_soc_unregister_codec(&client->dev);
  720. kfree(i2c_get_clientdata(client));
  721. return 0;
  722. }
  723. static const struct i2c_device_id wm8580_i2c_id[] = {
  724. { "wm8580", 0 },
  725. { }
  726. };
  727. MODULE_DEVICE_TABLE(i2c, wm8580_i2c_id);
  728. static struct i2c_driver wm8580_i2c_driver = {
  729. .driver = {
  730. .name = "wm8580-codec",
  731. .owner = THIS_MODULE,
  732. },
  733. .probe = wm8580_i2c_probe,
  734. .remove = wm8580_i2c_remove,
  735. .id_table = wm8580_i2c_id,
  736. };
  737. #endif
  738. static int __init wm8580_modinit(void)
  739. {
  740. int ret = 0;
  741. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  742. ret = i2c_add_driver(&wm8580_i2c_driver);
  743. if (ret != 0) {
  744. pr_err("Failed to register WM8580 I2C driver: %d\n", ret);
  745. }
  746. #endif
  747. return ret;
  748. }
  749. module_init(wm8580_modinit);
  750. static void __exit wm8580_exit(void)
  751. {
  752. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  753. i2c_del_driver(&wm8580_i2c_driver);
  754. #endif
  755. }
  756. module_exit(wm8580_exit);
  757. MODULE_DESCRIPTION("ASoC WM8580 driver");
  758. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  759. MODULE_LICENSE("GPL");