dma.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <asm/div64.h>
  32. /* 32bit DMA ops. */
  33. static
  34. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  35. int slot,
  36. struct b43_dmadesc_meta **meta)
  37. {
  38. struct b43_dmadesc32 *desc;
  39. *meta = &(ring->meta[slot]);
  40. desc = ring->descbase;
  41. desc = &(desc[slot]);
  42. return (struct b43_dmadesc_generic *)desc;
  43. }
  44. static void op32_fill_descriptor(struct b43_dmaring *ring,
  45. struct b43_dmadesc_generic *desc,
  46. dma_addr_t dmaaddr, u16 bufsize,
  47. int start, int end, int irq)
  48. {
  49. struct b43_dmadesc32 *descbase = ring->descbase;
  50. int slot;
  51. u32 ctl;
  52. u32 addr;
  53. u32 addrext;
  54. slot = (int)(&(desc->dma32) - descbase);
  55. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  56. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  57. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  58. >> SSB_DMA_TRANSLATION_SHIFT;
  59. addr |= ssb_dma_translation(ring->dev->dev);
  60. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  61. if (slot == ring->nr_slots - 1)
  62. ctl |= B43_DMA32_DCTL_DTABLEEND;
  63. if (start)
  64. ctl |= B43_DMA32_DCTL_FRAMESTART;
  65. if (end)
  66. ctl |= B43_DMA32_DCTL_FRAMEEND;
  67. if (irq)
  68. ctl |= B43_DMA32_DCTL_IRQ;
  69. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  70. & B43_DMA32_DCTL_ADDREXT_MASK;
  71. desc->dma32.control = cpu_to_le32(ctl);
  72. desc->dma32.address = cpu_to_le32(addr);
  73. }
  74. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  75. {
  76. b43_dma_write(ring, B43_DMA32_TXINDEX,
  77. (u32) (slot * sizeof(struct b43_dmadesc32)));
  78. }
  79. static void op32_tx_suspend(struct b43_dmaring *ring)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  82. | B43_DMA32_TXSUSPEND);
  83. }
  84. static void op32_tx_resume(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. & ~B43_DMA32_TXSUSPEND);
  88. }
  89. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  90. {
  91. u32 val;
  92. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  93. val &= B43_DMA32_RXDPTR;
  94. return (val / sizeof(struct b43_dmadesc32));
  95. }
  96. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  97. {
  98. b43_dma_write(ring, B43_DMA32_RXINDEX,
  99. (u32) (slot * sizeof(struct b43_dmadesc32)));
  100. }
  101. static const struct b43_dma_ops dma32_ops = {
  102. .idx2desc = op32_idx2desc,
  103. .fill_descriptor = op32_fill_descriptor,
  104. .poke_tx = op32_poke_tx,
  105. .tx_suspend = op32_tx_suspend,
  106. .tx_resume = op32_tx_resume,
  107. .get_current_rxslot = op32_get_current_rxslot,
  108. .set_current_rxslot = op32_set_current_rxslot,
  109. };
  110. /* 64bit DMA ops. */
  111. static
  112. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  113. int slot,
  114. struct b43_dmadesc_meta **meta)
  115. {
  116. struct b43_dmadesc64 *desc;
  117. *meta = &(ring->meta[slot]);
  118. desc = ring->descbase;
  119. desc = &(desc[slot]);
  120. return (struct b43_dmadesc_generic *)desc;
  121. }
  122. static void op64_fill_descriptor(struct b43_dmaring *ring,
  123. struct b43_dmadesc_generic *desc,
  124. dma_addr_t dmaaddr, u16 bufsize,
  125. int start, int end, int irq)
  126. {
  127. struct b43_dmadesc64 *descbase = ring->descbase;
  128. int slot;
  129. u32 ctl0 = 0, ctl1 = 0;
  130. u32 addrlo, addrhi;
  131. u32 addrext;
  132. slot = (int)(&(desc->dma64) - descbase);
  133. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  134. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  135. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  136. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  137. >> SSB_DMA_TRANSLATION_SHIFT;
  138. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  139. if (slot == ring->nr_slots - 1)
  140. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  141. if (start)
  142. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  143. if (end)
  144. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  145. if (irq)
  146. ctl0 |= B43_DMA64_DCTL0_IRQ;
  147. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  148. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  149. & B43_DMA64_DCTL1_ADDREXT_MASK;
  150. desc->dma64.control0 = cpu_to_le32(ctl0);
  151. desc->dma64.control1 = cpu_to_le32(ctl1);
  152. desc->dma64.address_low = cpu_to_le32(addrlo);
  153. desc->dma64.address_high = cpu_to_le32(addrhi);
  154. }
  155. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  156. {
  157. b43_dma_write(ring, B43_DMA64_TXINDEX,
  158. (u32) (slot * sizeof(struct b43_dmadesc64)));
  159. }
  160. static void op64_tx_suspend(struct b43_dmaring *ring)
  161. {
  162. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  163. | B43_DMA64_TXSUSPEND);
  164. }
  165. static void op64_tx_resume(struct b43_dmaring *ring)
  166. {
  167. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  168. & ~B43_DMA64_TXSUSPEND);
  169. }
  170. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  171. {
  172. u32 val;
  173. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  174. val &= B43_DMA64_RXSTATDPTR;
  175. return (val / sizeof(struct b43_dmadesc64));
  176. }
  177. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  178. {
  179. b43_dma_write(ring, B43_DMA64_RXINDEX,
  180. (u32) (slot * sizeof(struct b43_dmadesc64)));
  181. }
  182. static const struct b43_dma_ops dma64_ops = {
  183. .idx2desc = op64_idx2desc,
  184. .fill_descriptor = op64_fill_descriptor,
  185. .poke_tx = op64_poke_tx,
  186. .tx_suspend = op64_tx_suspend,
  187. .tx_resume = op64_tx_resume,
  188. .get_current_rxslot = op64_get_current_rxslot,
  189. .set_current_rxslot = op64_set_current_rxslot,
  190. };
  191. static inline int free_slots(struct b43_dmaring *ring)
  192. {
  193. return (ring->nr_slots - ring->used_slots);
  194. }
  195. static inline int next_slot(struct b43_dmaring *ring, int slot)
  196. {
  197. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  198. if (slot == ring->nr_slots - 1)
  199. return 0;
  200. return slot + 1;
  201. }
  202. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  203. {
  204. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  205. if (slot == 0)
  206. return ring->nr_slots - 1;
  207. return slot - 1;
  208. }
  209. #ifdef CONFIG_B43_DEBUG
  210. static void update_max_used_slots(struct b43_dmaring *ring,
  211. int current_used_slots)
  212. {
  213. if (current_used_slots <= ring->max_used_slots)
  214. return;
  215. ring->max_used_slots = current_used_slots;
  216. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  217. b43dbg(ring->dev->wl,
  218. "max_used_slots increased to %d on %s ring %d\n",
  219. ring->max_used_slots,
  220. ring->tx ? "TX" : "RX", ring->index);
  221. }
  222. }
  223. #else
  224. static inline
  225. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  226. {
  227. }
  228. #endif /* DEBUG */
  229. /* Request a slot for usage. */
  230. static inline int request_slot(struct b43_dmaring *ring)
  231. {
  232. int slot;
  233. B43_WARN_ON(!ring->tx);
  234. B43_WARN_ON(ring->stopped);
  235. B43_WARN_ON(free_slots(ring) == 0);
  236. slot = next_slot(ring, ring->current_slot);
  237. ring->current_slot = slot;
  238. ring->used_slots++;
  239. update_max_used_slots(ring, ring->used_slots);
  240. return slot;
  241. }
  242. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  243. {
  244. static const u16 map64[] = {
  245. B43_MMIO_DMA64_BASE0,
  246. B43_MMIO_DMA64_BASE1,
  247. B43_MMIO_DMA64_BASE2,
  248. B43_MMIO_DMA64_BASE3,
  249. B43_MMIO_DMA64_BASE4,
  250. B43_MMIO_DMA64_BASE5,
  251. };
  252. static const u16 map32[] = {
  253. B43_MMIO_DMA32_BASE0,
  254. B43_MMIO_DMA32_BASE1,
  255. B43_MMIO_DMA32_BASE2,
  256. B43_MMIO_DMA32_BASE3,
  257. B43_MMIO_DMA32_BASE4,
  258. B43_MMIO_DMA32_BASE5,
  259. };
  260. if (type == B43_DMA_64BIT) {
  261. B43_WARN_ON(!(controller_idx >= 0 &&
  262. controller_idx < ARRAY_SIZE(map64)));
  263. return map64[controller_idx];
  264. }
  265. B43_WARN_ON(!(controller_idx >= 0 &&
  266. controller_idx < ARRAY_SIZE(map32)));
  267. return map32[controller_idx];
  268. }
  269. static inline
  270. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  271. unsigned char *buf, size_t len, int tx)
  272. {
  273. dma_addr_t dmaaddr;
  274. if (tx) {
  275. dmaaddr = ssb_dma_map_single(ring->dev->dev,
  276. buf, len, DMA_TO_DEVICE);
  277. } else {
  278. dmaaddr = ssb_dma_map_single(ring->dev->dev,
  279. buf, len, DMA_FROM_DEVICE);
  280. }
  281. return dmaaddr;
  282. }
  283. static inline
  284. void unmap_descbuffer(struct b43_dmaring *ring,
  285. dma_addr_t addr, size_t len, int tx)
  286. {
  287. if (tx) {
  288. ssb_dma_unmap_single(ring->dev->dev,
  289. addr, len, DMA_TO_DEVICE);
  290. } else {
  291. ssb_dma_unmap_single(ring->dev->dev,
  292. addr, len, DMA_FROM_DEVICE);
  293. }
  294. }
  295. static inline
  296. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  297. dma_addr_t addr, size_t len)
  298. {
  299. B43_WARN_ON(ring->tx);
  300. ssb_dma_sync_single_for_cpu(ring->dev->dev,
  301. addr, len, DMA_FROM_DEVICE);
  302. }
  303. static inline
  304. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  305. dma_addr_t addr, size_t len)
  306. {
  307. B43_WARN_ON(ring->tx);
  308. ssb_dma_sync_single_for_device(ring->dev->dev,
  309. addr, len, DMA_FROM_DEVICE);
  310. }
  311. static inline
  312. void free_descriptor_buffer(struct b43_dmaring *ring,
  313. struct b43_dmadesc_meta *meta)
  314. {
  315. if (meta->skb) {
  316. dev_kfree_skb_any(meta->skb);
  317. meta->skb = NULL;
  318. }
  319. }
  320. static int alloc_ringmemory(struct b43_dmaring *ring)
  321. {
  322. gfp_t flags = GFP_KERNEL;
  323. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  324. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  325. * has shown that 4K is sufficient for the latter as long as the buffer
  326. * does not cross an 8K boundary.
  327. *
  328. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  329. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  330. * which accounts for the GFP_DMA flag below.
  331. *
  332. * The flags here must match the flags in free_ringmemory below!
  333. */
  334. if (ring->type == B43_DMA_64BIT)
  335. flags |= GFP_DMA;
  336. ring->descbase = ssb_dma_alloc_consistent(ring->dev->dev,
  337. B43_DMA_RINGMEMSIZE,
  338. &(ring->dmabase), flags);
  339. if (!ring->descbase) {
  340. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  341. return -ENOMEM;
  342. }
  343. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  344. return 0;
  345. }
  346. static void free_ringmemory(struct b43_dmaring *ring)
  347. {
  348. gfp_t flags = GFP_KERNEL;
  349. if (ring->type == B43_DMA_64BIT)
  350. flags |= GFP_DMA;
  351. ssb_dma_free_consistent(ring->dev->dev, B43_DMA_RINGMEMSIZE,
  352. ring->descbase, ring->dmabase, flags);
  353. }
  354. /* Reset the RX DMA channel */
  355. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  356. enum b43_dmatype type)
  357. {
  358. int i;
  359. u32 value;
  360. u16 offset;
  361. might_sleep();
  362. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  363. b43_write32(dev, mmio_base + offset, 0);
  364. for (i = 0; i < 10; i++) {
  365. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  366. B43_DMA32_RXSTATUS;
  367. value = b43_read32(dev, mmio_base + offset);
  368. if (type == B43_DMA_64BIT) {
  369. value &= B43_DMA64_RXSTAT;
  370. if (value == B43_DMA64_RXSTAT_DISABLED) {
  371. i = -1;
  372. break;
  373. }
  374. } else {
  375. value &= B43_DMA32_RXSTATE;
  376. if (value == B43_DMA32_RXSTAT_DISABLED) {
  377. i = -1;
  378. break;
  379. }
  380. }
  381. msleep(1);
  382. }
  383. if (i != -1) {
  384. b43err(dev->wl, "DMA RX reset timed out\n");
  385. return -ENODEV;
  386. }
  387. return 0;
  388. }
  389. /* Reset the TX DMA channel */
  390. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  391. enum b43_dmatype type)
  392. {
  393. int i;
  394. u32 value;
  395. u16 offset;
  396. might_sleep();
  397. for (i = 0; i < 10; i++) {
  398. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  399. B43_DMA32_TXSTATUS;
  400. value = b43_read32(dev, mmio_base + offset);
  401. if (type == B43_DMA_64BIT) {
  402. value &= B43_DMA64_TXSTAT;
  403. if (value == B43_DMA64_TXSTAT_DISABLED ||
  404. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  405. value == B43_DMA64_TXSTAT_STOPPED)
  406. break;
  407. } else {
  408. value &= B43_DMA32_TXSTATE;
  409. if (value == B43_DMA32_TXSTAT_DISABLED ||
  410. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  411. value == B43_DMA32_TXSTAT_STOPPED)
  412. break;
  413. }
  414. msleep(1);
  415. }
  416. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  417. b43_write32(dev, mmio_base + offset, 0);
  418. for (i = 0; i < 10; i++) {
  419. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  420. B43_DMA32_TXSTATUS;
  421. value = b43_read32(dev, mmio_base + offset);
  422. if (type == B43_DMA_64BIT) {
  423. value &= B43_DMA64_TXSTAT;
  424. if (value == B43_DMA64_TXSTAT_DISABLED) {
  425. i = -1;
  426. break;
  427. }
  428. } else {
  429. value &= B43_DMA32_TXSTATE;
  430. if (value == B43_DMA32_TXSTAT_DISABLED) {
  431. i = -1;
  432. break;
  433. }
  434. }
  435. msleep(1);
  436. }
  437. if (i != -1) {
  438. b43err(dev->wl, "DMA TX reset timed out\n");
  439. return -ENODEV;
  440. }
  441. /* ensure the reset is completed. */
  442. msleep(1);
  443. return 0;
  444. }
  445. /* Check if a DMA mapping address is invalid. */
  446. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  447. dma_addr_t addr,
  448. size_t buffersize, bool dma_to_device)
  449. {
  450. if (unlikely(ssb_dma_mapping_error(ring->dev->dev, addr)))
  451. return 1;
  452. switch (ring->type) {
  453. case B43_DMA_30BIT:
  454. if ((u64)addr + buffersize > (1ULL << 30))
  455. goto address_error;
  456. break;
  457. case B43_DMA_32BIT:
  458. if ((u64)addr + buffersize > (1ULL << 32))
  459. goto address_error;
  460. break;
  461. case B43_DMA_64BIT:
  462. /* Currently we can't have addresses beyond
  463. * 64bit in the kernel. */
  464. break;
  465. }
  466. /* The address is OK. */
  467. return 0;
  468. address_error:
  469. /* We can't support this address. Unmap it again. */
  470. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  471. return 1;
  472. }
  473. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  474. struct b43_dmadesc_generic *desc,
  475. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  476. {
  477. struct b43_rxhdr_fw4 *rxhdr;
  478. dma_addr_t dmaaddr;
  479. struct sk_buff *skb;
  480. B43_WARN_ON(ring->tx);
  481. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  482. if (unlikely(!skb))
  483. return -ENOMEM;
  484. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  485. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  486. /* ugh. try to realloc in zone_dma */
  487. gfp_flags |= GFP_DMA;
  488. dev_kfree_skb_any(skb);
  489. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  490. if (unlikely(!skb))
  491. return -ENOMEM;
  492. dmaaddr = map_descbuffer(ring, skb->data,
  493. ring->rx_buffersize, 0);
  494. }
  495. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  496. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  497. dev_kfree_skb_any(skb);
  498. return -EIO;
  499. }
  500. meta->skb = skb;
  501. meta->dmaaddr = dmaaddr;
  502. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  503. ring->rx_buffersize, 0, 0, 0);
  504. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  505. rxhdr->frame_len = 0;
  506. return 0;
  507. }
  508. /* Allocate the initial descbuffers.
  509. * This is used for an RX ring only.
  510. */
  511. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  512. {
  513. int i, err = -ENOMEM;
  514. struct b43_dmadesc_generic *desc;
  515. struct b43_dmadesc_meta *meta;
  516. for (i = 0; i < ring->nr_slots; i++) {
  517. desc = ring->ops->idx2desc(ring, i, &meta);
  518. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  519. if (err) {
  520. b43err(ring->dev->wl,
  521. "Failed to allocate initial descbuffers\n");
  522. goto err_unwind;
  523. }
  524. }
  525. mb();
  526. ring->used_slots = ring->nr_slots;
  527. err = 0;
  528. out:
  529. return err;
  530. err_unwind:
  531. for (i--; i >= 0; i--) {
  532. desc = ring->ops->idx2desc(ring, i, &meta);
  533. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  534. dev_kfree_skb(meta->skb);
  535. }
  536. goto out;
  537. }
  538. /* Do initial setup of the DMA controller.
  539. * Reset the controller, write the ring busaddress
  540. * and switch the "enable" bit on.
  541. */
  542. static int dmacontroller_setup(struct b43_dmaring *ring)
  543. {
  544. int err = 0;
  545. u32 value;
  546. u32 addrext;
  547. u32 trans = ssb_dma_translation(ring->dev->dev);
  548. if (ring->tx) {
  549. if (ring->type == B43_DMA_64BIT) {
  550. u64 ringbase = (u64) (ring->dmabase);
  551. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  552. >> SSB_DMA_TRANSLATION_SHIFT;
  553. value = B43_DMA64_TXENABLE;
  554. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  555. & B43_DMA64_TXADDREXT_MASK;
  556. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  557. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  558. (ringbase & 0xFFFFFFFF));
  559. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  560. ((ringbase >> 32) &
  561. ~SSB_DMA_TRANSLATION_MASK)
  562. | (trans << 1));
  563. } else {
  564. u32 ringbase = (u32) (ring->dmabase);
  565. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  566. >> SSB_DMA_TRANSLATION_SHIFT;
  567. value = B43_DMA32_TXENABLE;
  568. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  569. & B43_DMA32_TXADDREXT_MASK;
  570. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  571. b43_dma_write(ring, B43_DMA32_TXRING,
  572. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  573. | trans);
  574. }
  575. } else {
  576. err = alloc_initial_descbuffers(ring);
  577. if (err)
  578. goto out;
  579. if (ring->type == B43_DMA_64BIT) {
  580. u64 ringbase = (u64) (ring->dmabase);
  581. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  582. >> SSB_DMA_TRANSLATION_SHIFT;
  583. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  584. value |= B43_DMA64_RXENABLE;
  585. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  586. & B43_DMA64_RXADDREXT_MASK;
  587. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  588. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  589. (ringbase & 0xFFFFFFFF));
  590. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  591. ((ringbase >> 32) &
  592. ~SSB_DMA_TRANSLATION_MASK)
  593. | (trans << 1));
  594. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  595. sizeof(struct b43_dmadesc64));
  596. } else {
  597. u32 ringbase = (u32) (ring->dmabase);
  598. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  599. >> SSB_DMA_TRANSLATION_SHIFT;
  600. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  601. value |= B43_DMA32_RXENABLE;
  602. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  603. & B43_DMA32_RXADDREXT_MASK;
  604. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  605. b43_dma_write(ring, B43_DMA32_RXRING,
  606. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  607. | trans);
  608. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  609. sizeof(struct b43_dmadesc32));
  610. }
  611. }
  612. out:
  613. return err;
  614. }
  615. /* Shutdown the DMA controller. */
  616. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  617. {
  618. if (ring->tx) {
  619. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  620. ring->type);
  621. if (ring->type == B43_DMA_64BIT) {
  622. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  623. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  624. } else
  625. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  626. } else {
  627. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  628. ring->type);
  629. if (ring->type == B43_DMA_64BIT) {
  630. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  631. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  632. } else
  633. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  634. }
  635. }
  636. static void free_all_descbuffers(struct b43_dmaring *ring)
  637. {
  638. struct b43_dmadesc_generic *desc;
  639. struct b43_dmadesc_meta *meta;
  640. int i;
  641. if (!ring->used_slots)
  642. return;
  643. for (i = 0; i < ring->nr_slots; i++) {
  644. desc = ring->ops->idx2desc(ring, i, &meta);
  645. if (!meta->skb) {
  646. B43_WARN_ON(!ring->tx);
  647. continue;
  648. }
  649. if (ring->tx) {
  650. unmap_descbuffer(ring, meta->dmaaddr,
  651. meta->skb->len, 1);
  652. } else {
  653. unmap_descbuffer(ring, meta->dmaaddr,
  654. ring->rx_buffersize, 0);
  655. }
  656. free_descriptor_buffer(ring, meta);
  657. }
  658. }
  659. static u64 supported_dma_mask(struct b43_wldev *dev)
  660. {
  661. u32 tmp;
  662. u16 mmio_base;
  663. tmp = b43_read32(dev, SSB_TMSHIGH);
  664. if (tmp & SSB_TMSHIGH_DMA64)
  665. return DMA_64BIT_MASK;
  666. mmio_base = b43_dmacontroller_base(0, 0);
  667. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  668. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  669. if (tmp & B43_DMA32_TXADDREXT_MASK)
  670. return DMA_32BIT_MASK;
  671. return DMA_30BIT_MASK;
  672. }
  673. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  674. {
  675. if (dmamask == DMA_30BIT_MASK)
  676. return B43_DMA_30BIT;
  677. if (dmamask == DMA_32BIT_MASK)
  678. return B43_DMA_32BIT;
  679. if (dmamask == DMA_64BIT_MASK)
  680. return B43_DMA_64BIT;
  681. B43_WARN_ON(1);
  682. return B43_DMA_30BIT;
  683. }
  684. /* Main initialization function. */
  685. static
  686. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  687. int controller_index,
  688. int for_tx,
  689. enum b43_dmatype type)
  690. {
  691. struct b43_dmaring *ring;
  692. int err;
  693. dma_addr_t dma_test;
  694. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  695. if (!ring)
  696. goto out;
  697. ring->nr_slots = B43_RXRING_SLOTS;
  698. if (for_tx)
  699. ring->nr_slots = B43_TXRING_SLOTS;
  700. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  701. GFP_KERNEL);
  702. if (!ring->meta)
  703. goto err_kfree_ring;
  704. ring->type = type;
  705. ring->dev = dev;
  706. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  707. ring->index = controller_index;
  708. if (type == B43_DMA_64BIT)
  709. ring->ops = &dma64_ops;
  710. else
  711. ring->ops = &dma32_ops;
  712. if (for_tx) {
  713. ring->tx = 1;
  714. ring->current_slot = -1;
  715. } else {
  716. if (ring->index == 0) {
  717. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  718. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  719. } else
  720. B43_WARN_ON(1);
  721. }
  722. spin_lock_init(&ring->lock);
  723. #ifdef CONFIG_B43_DEBUG
  724. ring->last_injected_overflow = jiffies;
  725. #endif
  726. if (for_tx) {
  727. ring->txhdr_cache = kcalloc(ring->nr_slots,
  728. b43_txhdr_size(dev),
  729. GFP_KERNEL);
  730. if (!ring->txhdr_cache)
  731. goto err_kfree_meta;
  732. /* test for ability to dma to txhdr_cache */
  733. dma_test = ssb_dma_map_single(dev->dev,
  734. ring->txhdr_cache,
  735. b43_txhdr_size(dev),
  736. DMA_TO_DEVICE);
  737. if (b43_dma_mapping_error(ring, dma_test,
  738. b43_txhdr_size(dev), 1)) {
  739. /* ugh realloc */
  740. kfree(ring->txhdr_cache);
  741. ring->txhdr_cache = kcalloc(ring->nr_slots,
  742. b43_txhdr_size(dev),
  743. GFP_KERNEL | GFP_DMA);
  744. if (!ring->txhdr_cache)
  745. goto err_kfree_meta;
  746. dma_test = ssb_dma_map_single(dev->dev,
  747. ring->txhdr_cache,
  748. b43_txhdr_size(dev),
  749. DMA_TO_DEVICE);
  750. if (b43_dma_mapping_error(ring, dma_test,
  751. b43_txhdr_size(dev), 1)) {
  752. b43err(dev->wl,
  753. "TXHDR DMA allocation failed\n");
  754. goto err_kfree_txhdr_cache;
  755. }
  756. }
  757. ssb_dma_unmap_single(dev->dev,
  758. dma_test, b43_txhdr_size(dev),
  759. DMA_TO_DEVICE);
  760. }
  761. err = alloc_ringmemory(ring);
  762. if (err)
  763. goto err_kfree_txhdr_cache;
  764. err = dmacontroller_setup(ring);
  765. if (err)
  766. goto err_free_ringmemory;
  767. out:
  768. return ring;
  769. err_free_ringmemory:
  770. free_ringmemory(ring);
  771. err_kfree_txhdr_cache:
  772. kfree(ring->txhdr_cache);
  773. err_kfree_meta:
  774. kfree(ring->meta);
  775. err_kfree_ring:
  776. kfree(ring);
  777. ring = NULL;
  778. goto out;
  779. }
  780. #define divide(a, b) ({ \
  781. typeof(a) __a = a; \
  782. do_div(__a, b); \
  783. __a; \
  784. })
  785. #define modulo(a, b) ({ \
  786. typeof(a) __a = a; \
  787. do_div(__a, b); \
  788. })
  789. /* Main cleanup function. */
  790. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  791. const char *ringname)
  792. {
  793. if (!ring)
  794. return;
  795. #ifdef CONFIG_B43_DEBUG
  796. {
  797. /* Print some statistics. */
  798. u64 failed_packets = ring->nr_failed_tx_packets;
  799. u64 succeed_packets = ring->nr_succeed_tx_packets;
  800. u64 nr_packets = failed_packets + succeed_packets;
  801. u64 permille_failed = 0, average_tries = 0;
  802. if (nr_packets)
  803. permille_failed = divide(failed_packets * 1000, nr_packets);
  804. if (nr_packets)
  805. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  806. b43dbg(ring->dev->wl, "DMA-%u %s: "
  807. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  808. "Average tries %llu.%02llu\n",
  809. (unsigned int)(ring->type), ringname,
  810. ring->max_used_slots,
  811. ring->nr_slots,
  812. (unsigned long long)failed_packets,
  813. (unsigned long long)nr_packets,
  814. (unsigned long long)divide(permille_failed, 10),
  815. (unsigned long long)modulo(permille_failed, 10),
  816. (unsigned long long)divide(average_tries, 100),
  817. (unsigned long long)modulo(average_tries, 100));
  818. }
  819. #endif /* DEBUG */
  820. /* Device IRQs are disabled prior entering this function,
  821. * so no need to take care of concurrency with rx handler stuff.
  822. */
  823. dmacontroller_cleanup(ring);
  824. free_all_descbuffers(ring);
  825. free_ringmemory(ring);
  826. kfree(ring->txhdr_cache);
  827. kfree(ring->meta);
  828. kfree(ring);
  829. }
  830. #define destroy_ring(dma, ring) do { \
  831. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  832. (dma)->ring = NULL; \
  833. } while (0)
  834. void b43_dma_free(struct b43_wldev *dev)
  835. {
  836. struct b43_dma *dma;
  837. if (b43_using_pio_transfers(dev))
  838. return;
  839. dma = &dev->dma;
  840. destroy_ring(dma, rx_ring);
  841. destroy_ring(dma, tx_ring_AC_BK);
  842. destroy_ring(dma, tx_ring_AC_BE);
  843. destroy_ring(dma, tx_ring_AC_VI);
  844. destroy_ring(dma, tx_ring_AC_VO);
  845. destroy_ring(dma, tx_ring_mcast);
  846. }
  847. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  848. {
  849. u64 orig_mask = mask;
  850. bool fallback = 0;
  851. int err;
  852. /* Try to set the DMA mask. If it fails, try falling back to a
  853. * lower mask, as we can always also support a lower one. */
  854. while (1) {
  855. err = ssb_dma_set_mask(dev->dev, mask);
  856. if (!err)
  857. break;
  858. if (mask == DMA_64BIT_MASK) {
  859. mask = DMA_32BIT_MASK;
  860. fallback = 1;
  861. continue;
  862. }
  863. if (mask == DMA_32BIT_MASK) {
  864. mask = DMA_30BIT_MASK;
  865. fallback = 1;
  866. continue;
  867. }
  868. b43err(dev->wl, "The machine/kernel does not support "
  869. "the required %u-bit DMA mask\n",
  870. (unsigned int)dma_mask_to_engine_type(orig_mask));
  871. return -EOPNOTSUPP;
  872. }
  873. if (fallback) {
  874. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  875. (unsigned int)dma_mask_to_engine_type(orig_mask),
  876. (unsigned int)dma_mask_to_engine_type(mask));
  877. }
  878. return 0;
  879. }
  880. int b43_dma_init(struct b43_wldev *dev)
  881. {
  882. struct b43_dma *dma = &dev->dma;
  883. int err;
  884. u64 dmamask;
  885. enum b43_dmatype type;
  886. dmamask = supported_dma_mask(dev);
  887. type = dma_mask_to_engine_type(dmamask);
  888. err = b43_dma_set_mask(dev, dmamask);
  889. if (err)
  890. return err;
  891. err = -ENOMEM;
  892. /* setup TX DMA channels. */
  893. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  894. if (!dma->tx_ring_AC_BK)
  895. goto out;
  896. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  897. if (!dma->tx_ring_AC_BE)
  898. goto err_destroy_bk;
  899. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  900. if (!dma->tx_ring_AC_VI)
  901. goto err_destroy_be;
  902. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  903. if (!dma->tx_ring_AC_VO)
  904. goto err_destroy_vi;
  905. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  906. if (!dma->tx_ring_mcast)
  907. goto err_destroy_vo;
  908. /* setup RX DMA channel. */
  909. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  910. if (!dma->rx_ring)
  911. goto err_destroy_mcast;
  912. /* No support for the TX status DMA ring. */
  913. B43_WARN_ON(dev->dev->id.revision < 5);
  914. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  915. (unsigned int)type);
  916. err = 0;
  917. out:
  918. return err;
  919. err_destroy_mcast:
  920. destroy_ring(dma, tx_ring_mcast);
  921. err_destroy_vo:
  922. destroy_ring(dma, tx_ring_AC_VO);
  923. err_destroy_vi:
  924. destroy_ring(dma, tx_ring_AC_VI);
  925. err_destroy_be:
  926. destroy_ring(dma, tx_ring_AC_BE);
  927. err_destroy_bk:
  928. destroy_ring(dma, tx_ring_AC_BK);
  929. return err;
  930. }
  931. /* Generate a cookie for the TX header. */
  932. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  933. {
  934. u16 cookie;
  935. /* Use the upper 4 bits of the cookie as
  936. * DMA controller ID and store the slot number
  937. * in the lower 12 bits.
  938. * Note that the cookie must never be 0, as this
  939. * is a special value used in RX path.
  940. * It can also not be 0xFFFF because that is special
  941. * for multicast frames.
  942. */
  943. cookie = (((u16)ring->index + 1) << 12);
  944. B43_WARN_ON(slot & ~0x0FFF);
  945. cookie |= (u16)slot;
  946. return cookie;
  947. }
  948. /* Inspect a cookie and find out to which controller/slot it belongs. */
  949. static
  950. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  951. {
  952. struct b43_dma *dma = &dev->dma;
  953. struct b43_dmaring *ring = NULL;
  954. switch (cookie & 0xF000) {
  955. case 0x1000:
  956. ring = dma->tx_ring_AC_BK;
  957. break;
  958. case 0x2000:
  959. ring = dma->tx_ring_AC_BE;
  960. break;
  961. case 0x3000:
  962. ring = dma->tx_ring_AC_VI;
  963. break;
  964. case 0x4000:
  965. ring = dma->tx_ring_AC_VO;
  966. break;
  967. case 0x5000:
  968. ring = dma->tx_ring_mcast;
  969. break;
  970. default:
  971. B43_WARN_ON(1);
  972. }
  973. *slot = (cookie & 0x0FFF);
  974. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  975. return ring;
  976. }
  977. static int dma_tx_fragment(struct b43_dmaring *ring,
  978. struct sk_buff *skb)
  979. {
  980. const struct b43_dma_ops *ops = ring->ops;
  981. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  982. u8 *header;
  983. int slot, old_top_slot, old_used_slots;
  984. int err;
  985. struct b43_dmadesc_generic *desc;
  986. struct b43_dmadesc_meta *meta;
  987. struct b43_dmadesc_meta *meta_hdr;
  988. struct sk_buff *bounce_skb;
  989. u16 cookie;
  990. size_t hdrsize = b43_txhdr_size(ring->dev);
  991. #define SLOTS_PER_PACKET 2
  992. old_top_slot = ring->current_slot;
  993. old_used_slots = ring->used_slots;
  994. /* Get a slot for the header. */
  995. slot = request_slot(ring);
  996. desc = ops->idx2desc(ring, slot, &meta_hdr);
  997. memset(meta_hdr, 0, sizeof(*meta_hdr));
  998. header = &(ring->txhdr_cache[slot * hdrsize]);
  999. cookie = generate_cookie(ring, slot);
  1000. err = b43_generate_txhdr(ring->dev, header,
  1001. skb->data, skb->len, info, cookie);
  1002. if (unlikely(err)) {
  1003. ring->current_slot = old_top_slot;
  1004. ring->used_slots = old_used_slots;
  1005. return err;
  1006. }
  1007. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1008. hdrsize, 1);
  1009. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1010. ring->current_slot = old_top_slot;
  1011. ring->used_slots = old_used_slots;
  1012. return -EIO;
  1013. }
  1014. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1015. hdrsize, 1, 0, 0);
  1016. /* Get a slot for the payload. */
  1017. slot = request_slot(ring);
  1018. desc = ops->idx2desc(ring, slot, &meta);
  1019. memset(meta, 0, sizeof(*meta));
  1020. meta->skb = skb;
  1021. meta->is_last_fragment = 1;
  1022. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1023. /* create a bounce buffer in zone_dma on mapping failure. */
  1024. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1025. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1026. if (!bounce_skb) {
  1027. ring->current_slot = old_top_slot;
  1028. ring->used_slots = old_used_slots;
  1029. err = -ENOMEM;
  1030. goto out_unmap_hdr;
  1031. }
  1032. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1033. dev_kfree_skb_any(skb);
  1034. skb = bounce_skb;
  1035. meta->skb = skb;
  1036. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1037. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1038. ring->current_slot = old_top_slot;
  1039. ring->used_slots = old_used_slots;
  1040. err = -EIO;
  1041. goto out_free_bounce;
  1042. }
  1043. }
  1044. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1045. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1046. /* Tell the firmware about the cookie of the last
  1047. * mcast frame, so it can clear the more-data bit in it. */
  1048. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1049. B43_SHM_SH_MCASTCOOKIE, cookie);
  1050. }
  1051. /* Now transfer the whole frame. */
  1052. wmb();
  1053. ops->poke_tx(ring, next_slot(ring, slot));
  1054. return 0;
  1055. out_free_bounce:
  1056. dev_kfree_skb_any(skb);
  1057. out_unmap_hdr:
  1058. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1059. hdrsize, 1);
  1060. return err;
  1061. }
  1062. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1063. {
  1064. #ifdef CONFIG_B43_DEBUG
  1065. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1066. /* Check if we should inject another ringbuffer overflow
  1067. * to test handling of this situation in the stack. */
  1068. unsigned long next_overflow;
  1069. next_overflow = ring->last_injected_overflow + HZ;
  1070. if (time_after(jiffies, next_overflow)) {
  1071. ring->last_injected_overflow = jiffies;
  1072. b43dbg(ring->dev->wl,
  1073. "Injecting TX ring overflow on "
  1074. "DMA controller %d\n", ring->index);
  1075. return 1;
  1076. }
  1077. }
  1078. #endif /* CONFIG_B43_DEBUG */
  1079. return 0;
  1080. }
  1081. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1082. static struct b43_dmaring * select_ring_by_priority(struct b43_wldev *dev,
  1083. u8 queue_prio)
  1084. {
  1085. struct b43_dmaring *ring;
  1086. if (b43_modparam_qos) {
  1087. /* 0 = highest priority */
  1088. switch (queue_prio) {
  1089. default:
  1090. B43_WARN_ON(1);
  1091. /* fallthrough */
  1092. case 0:
  1093. ring = dev->dma.tx_ring_AC_VO;
  1094. break;
  1095. case 1:
  1096. ring = dev->dma.tx_ring_AC_VI;
  1097. break;
  1098. case 2:
  1099. ring = dev->dma.tx_ring_AC_BE;
  1100. break;
  1101. case 3:
  1102. ring = dev->dma.tx_ring_AC_BK;
  1103. break;
  1104. }
  1105. } else
  1106. ring = dev->dma.tx_ring_AC_BE;
  1107. return ring;
  1108. }
  1109. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1110. {
  1111. struct b43_dmaring *ring;
  1112. struct ieee80211_hdr *hdr;
  1113. int err = 0;
  1114. unsigned long flags;
  1115. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1116. hdr = (struct ieee80211_hdr *)skb->data;
  1117. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1118. /* The multicast ring will be sent after the DTIM */
  1119. ring = dev->dma.tx_ring_mcast;
  1120. /* Set the more-data bit. Ucode will clear it on
  1121. * the last frame for us. */
  1122. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1123. } else {
  1124. /* Decide by priority where to put this frame. */
  1125. ring = select_ring_by_priority(
  1126. dev, skb_get_queue_mapping(skb));
  1127. }
  1128. spin_lock_irqsave(&ring->lock, flags);
  1129. B43_WARN_ON(!ring->tx);
  1130. /* Check if the queue was stopped in mac80211,
  1131. * but we got called nevertheless.
  1132. * That would be a mac80211 bug. */
  1133. B43_WARN_ON(ring->stopped);
  1134. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1135. b43warn(dev->wl, "DMA queue overflow\n");
  1136. err = -ENOSPC;
  1137. goto out_unlock;
  1138. }
  1139. /* Assign the queue number to the ring (if not already done before)
  1140. * so TX status handling can use it. The queue to ring mapping is
  1141. * static, so we don't need to store it per frame. */
  1142. ring->queue_prio = skb_get_queue_mapping(skb);
  1143. err = dma_tx_fragment(ring, skb);
  1144. if (unlikely(err == -ENOKEY)) {
  1145. /* Drop this packet, as we don't have the encryption key
  1146. * anymore and must not transmit it unencrypted. */
  1147. dev_kfree_skb_any(skb);
  1148. err = 0;
  1149. goto out_unlock;
  1150. }
  1151. if (unlikely(err)) {
  1152. b43err(dev->wl, "DMA tx mapping failure\n");
  1153. goto out_unlock;
  1154. }
  1155. ring->nr_tx_packets++;
  1156. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1157. should_inject_overflow(ring)) {
  1158. /* This TX ring is full. */
  1159. ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
  1160. ring->stopped = 1;
  1161. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1162. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1163. }
  1164. }
  1165. out_unlock:
  1166. spin_unlock_irqrestore(&ring->lock, flags);
  1167. return err;
  1168. }
  1169. /* Called with IRQs disabled. */
  1170. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1171. const struct b43_txstatus *status)
  1172. {
  1173. const struct b43_dma_ops *ops;
  1174. struct b43_dmaring *ring;
  1175. struct b43_dmadesc_generic *desc;
  1176. struct b43_dmadesc_meta *meta;
  1177. int slot;
  1178. bool frame_succeed;
  1179. ring = parse_cookie(dev, status->cookie, &slot);
  1180. if (unlikely(!ring))
  1181. return;
  1182. spin_lock(&ring->lock); /* IRQs are already disabled. */
  1183. B43_WARN_ON(!ring->tx);
  1184. ops = ring->ops;
  1185. while (1) {
  1186. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1187. desc = ops->idx2desc(ring, slot, &meta);
  1188. if (meta->skb)
  1189. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1190. 1);
  1191. else
  1192. unmap_descbuffer(ring, meta->dmaaddr,
  1193. b43_txhdr_size(dev), 1);
  1194. if (meta->is_last_fragment) {
  1195. struct ieee80211_tx_info *info;
  1196. BUG_ON(!meta->skb);
  1197. info = IEEE80211_SKB_CB(meta->skb);
  1198. /*
  1199. * Call back to inform the ieee80211 subsystem about
  1200. * the status of the transmission.
  1201. */
  1202. frame_succeed = b43_fill_txstatus_report(dev, info, status);
  1203. #ifdef CONFIG_B43_DEBUG
  1204. if (frame_succeed)
  1205. ring->nr_succeed_tx_packets++;
  1206. else
  1207. ring->nr_failed_tx_packets++;
  1208. ring->nr_total_packet_tries += status->frame_count;
  1209. #endif /* DEBUG */
  1210. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb);
  1211. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1212. meta->skb = NULL;
  1213. } else {
  1214. /* No need to call free_descriptor_buffer here, as
  1215. * this is only the txhdr, which is not allocated.
  1216. */
  1217. B43_WARN_ON(meta->skb);
  1218. }
  1219. /* Everything unmapped and free'd. So it's not used anymore. */
  1220. ring->used_slots--;
  1221. if (meta->is_last_fragment)
  1222. break;
  1223. slot = next_slot(ring, slot);
  1224. }
  1225. dev->stats.last_tx = jiffies;
  1226. if (ring->stopped) {
  1227. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1228. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1229. ring->stopped = 0;
  1230. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1231. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1232. }
  1233. }
  1234. spin_unlock(&ring->lock);
  1235. }
  1236. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1237. struct ieee80211_tx_queue_stats *stats)
  1238. {
  1239. const int nr_queues = dev->wl->hw->queues;
  1240. struct b43_dmaring *ring;
  1241. unsigned long flags;
  1242. int i;
  1243. for (i = 0; i < nr_queues; i++) {
  1244. ring = select_ring_by_priority(dev, i);
  1245. spin_lock_irqsave(&ring->lock, flags);
  1246. stats[i].len = ring->used_slots / SLOTS_PER_PACKET;
  1247. stats[i].limit = ring->nr_slots / SLOTS_PER_PACKET;
  1248. stats[i].count = ring->nr_tx_packets;
  1249. spin_unlock_irqrestore(&ring->lock, flags);
  1250. }
  1251. }
  1252. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1253. {
  1254. const struct b43_dma_ops *ops = ring->ops;
  1255. struct b43_dmadesc_generic *desc;
  1256. struct b43_dmadesc_meta *meta;
  1257. struct b43_rxhdr_fw4 *rxhdr;
  1258. struct sk_buff *skb;
  1259. u16 len;
  1260. int err;
  1261. dma_addr_t dmaaddr;
  1262. desc = ops->idx2desc(ring, *slot, &meta);
  1263. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1264. skb = meta->skb;
  1265. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1266. len = le16_to_cpu(rxhdr->frame_len);
  1267. if (len == 0) {
  1268. int i = 0;
  1269. do {
  1270. udelay(2);
  1271. barrier();
  1272. len = le16_to_cpu(rxhdr->frame_len);
  1273. } while (len == 0 && i++ < 5);
  1274. if (unlikely(len == 0)) {
  1275. /* recycle the descriptor buffer. */
  1276. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1277. ring->rx_buffersize);
  1278. goto drop;
  1279. }
  1280. }
  1281. if (unlikely(len > ring->rx_buffersize)) {
  1282. /* The data did not fit into one descriptor buffer
  1283. * and is split over multiple buffers.
  1284. * This should never happen, as we try to allocate buffers
  1285. * big enough. So simply ignore this packet.
  1286. */
  1287. int cnt = 0;
  1288. s32 tmp = len;
  1289. while (1) {
  1290. desc = ops->idx2desc(ring, *slot, &meta);
  1291. /* recycle the descriptor buffer. */
  1292. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1293. ring->rx_buffersize);
  1294. *slot = next_slot(ring, *slot);
  1295. cnt++;
  1296. tmp -= ring->rx_buffersize;
  1297. if (tmp <= 0)
  1298. break;
  1299. }
  1300. b43err(ring->dev->wl, "DMA RX buffer too small "
  1301. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1302. len, ring->rx_buffersize, cnt);
  1303. goto drop;
  1304. }
  1305. dmaaddr = meta->dmaaddr;
  1306. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1307. if (unlikely(err)) {
  1308. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1309. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1310. goto drop;
  1311. }
  1312. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1313. skb_put(skb, len + ring->frameoffset);
  1314. skb_pull(skb, ring->frameoffset);
  1315. b43_rx(ring->dev, skb, rxhdr);
  1316. drop:
  1317. return;
  1318. }
  1319. void b43_dma_rx(struct b43_dmaring *ring)
  1320. {
  1321. const struct b43_dma_ops *ops = ring->ops;
  1322. int slot, current_slot;
  1323. int used_slots = 0;
  1324. B43_WARN_ON(ring->tx);
  1325. current_slot = ops->get_current_rxslot(ring);
  1326. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1327. slot = ring->current_slot;
  1328. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1329. dma_rx(ring, &slot);
  1330. update_max_used_slots(ring, ++used_slots);
  1331. }
  1332. ops->set_current_rxslot(ring, slot);
  1333. ring->current_slot = slot;
  1334. }
  1335. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1336. {
  1337. unsigned long flags;
  1338. spin_lock_irqsave(&ring->lock, flags);
  1339. B43_WARN_ON(!ring->tx);
  1340. ring->ops->tx_suspend(ring);
  1341. spin_unlock_irqrestore(&ring->lock, flags);
  1342. }
  1343. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1344. {
  1345. unsigned long flags;
  1346. spin_lock_irqsave(&ring->lock, flags);
  1347. B43_WARN_ON(!ring->tx);
  1348. ring->ops->tx_resume(ring);
  1349. spin_unlock_irqrestore(&ring->lock, flags);
  1350. }
  1351. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1352. {
  1353. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1354. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1355. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1356. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1357. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1358. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1359. }
  1360. void b43_dma_tx_resume(struct b43_wldev *dev)
  1361. {
  1362. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1363. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1364. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1365. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1366. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1367. b43_power_saving_ctl_bits(dev, 0);
  1368. }
  1369. #ifdef CONFIG_B43_PIO
  1370. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1371. u16 mmio_base, bool enable)
  1372. {
  1373. u32 ctl;
  1374. if (type == B43_DMA_64BIT) {
  1375. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1376. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1377. if (enable)
  1378. ctl |= B43_DMA64_RXDIRECTFIFO;
  1379. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1380. } else {
  1381. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1382. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1383. if (enable)
  1384. ctl |= B43_DMA32_RXDIRECTFIFO;
  1385. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1386. }
  1387. }
  1388. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1389. * This is called from PIO code, so DMA structures are not available. */
  1390. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1391. unsigned int engine_index, bool enable)
  1392. {
  1393. enum b43_dmatype type;
  1394. u16 mmio_base;
  1395. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1396. mmio_base = b43_dmacontroller_base(type, engine_index);
  1397. direct_fifo_rx(dev, type, mmio_base, enable);
  1398. }
  1399. #endif /* CONFIG_B43_PIO */