fimc-core.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917
  1. /*
  2. * S5P camera interface (video postprocessor) driver
  3. *
  4. * Copyright (c) 2010 Samsung Electronics Co., Ltd
  5. *
  6. * Sylwester Nawrocki, <s.nawrocki@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published
  10. * by the Free Software Foundation, either version 2 of the License,
  11. * or (at your option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/version.h>
  16. #include <linux/types.h>
  17. #include <linux/errno.h>
  18. #include <linux/bug.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/device.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/list.h>
  23. #include <linux/io.h>
  24. #include <linux/slab.h>
  25. #include <linux/clk.h>
  26. #include <media/v4l2-ioctl.h>
  27. #include <media/videobuf2-core.h>
  28. #include <media/videobuf2-dma-contig.h>
  29. #include "fimc-core.h"
  30. static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
  31. "sclk_fimc", "fimc", "sclk_cam"
  32. };
  33. static struct fimc_fmt fimc_formats[] = {
  34. {
  35. .name = "RGB565",
  36. .fourcc = V4L2_PIX_FMT_RGB565X,
  37. .depth = { 16 },
  38. .color = S5P_FIMC_RGB565,
  39. .memplanes = 1,
  40. .colplanes = 1,
  41. .mbus_code = V4L2_MBUS_FMT_RGB565_2X8_BE,
  42. .flags = FMT_FLAGS_M2M,
  43. }, {
  44. .name = "BGR666",
  45. .fourcc = V4L2_PIX_FMT_BGR666,
  46. .depth = { 32 },
  47. .color = S5P_FIMC_RGB666,
  48. .memplanes = 1,
  49. .colplanes = 1,
  50. .flags = FMT_FLAGS_M2M,
  51. }, {
  52. .name = "XRGB-8-8-8-8, 32 bpp",
  53. .fourcc = V4L2_PIX_FMT_RGB32,
  54. .depth = { 32 },
  55. .color = S5P_FIMC_RGB888,
  56. .memplanes = 1,
  57. .colplanes = 1,
  58. .flags = FMT_FLAGS_M2M,
  59. }, {
  60. .name = "YUV 4:2:2 packed, YCbYCr",
  61. .fourcc = V4L2_PIX_FMT_YUYV,
  62. .depth = { 16 },
  63. .color = S5P_FIMC_YCBYCR422,
  64. .memplanes = 1,
  65. .colplanes = 1,
  66. .mbus_code = V4L2_MBUS_FMT_YUYV8_2X8,
  67. .flags = FMT_FLAGS_M2M | FMT_FLAGS_CAM,
  68. }, {
  69. .name = "YUV 4:2:2 packed, CbYCrY",
  70. .fourcc = V4L2_PIX_FMT_UYVY,
  71. .depth = { 16 },
  72. .color = S5P_FIMC_CBYCRY422,
  73. .memplanes = 1,
  74. .colplanes = 1,
  75. .mbus_code = V4L2_MBUS_FMT_UYVY8_2X8,
  76. .flags = FMT_FLAGS_M2M | FMT_FLAGS_CAM,
  77. }, {
  78. .name = "YUV 4:2:2 packed, CrYCbY",
  79. .fourcc = V4L2_PIX_FMT_VYUY,
  80. .depth = { 16 },
  81. .color = S5P_FIMC_CRYCBY422,
  82. .memplanes = 1,
  83. .colplanes = 1,
  84. .mbus_code = V4L2_MBUS_FMT_VYUY8_2X8,
  85. .flags = FMT_FLAGS_M2M | FMT_FLAGS_CAM,
  86. }, {
  87. .name = "YUV 4:2:2 packed, YCrYCb",
  88. .fourcc = V4L2_PIX_FMT_YVYU,
  89. .depth = { 16 },
  90. .color = S5P_FIMC_YCRYCB422,
  91. .memplanes = 1,
  92. .colplanes = 1,
  93. .mbus_code = V4L2_MBUS_FMT_YVYU8_2X8,
  94. .flags = FMT_FLAGS_M2M | FMT_FLAGS_CAM,
  95. }, {
  96. .name = "YUV 4:2:2 planar, Y/Cb/Cr",
  97. .fourcc = V4L2_PIX_FMT_YUV422P,
  98. .depth = { 12 },
  99. .color = S5P_FIMC_YCBYCR422,
  100. .memplanes = 1,
  101. .colplanes = 3,
  102. .flags = FMT_FLAGS_M2M,
  103. }, {
  104. .name = "YUV 4:2:2 planar, Y/CbCr",
  105. .fourcc = V4L2_PIX_FMT_NV16,
  106. .depth = { 16 },
  107. .color = S5P_FIMC_YCBYCR422,
  108. .memplanes = 1,
  109. .colplanes = 2,
  110. .flags = FMT_FLAGS_M2M,
  111. }, {
  112. .name = "YUV 4:2:2 planar, Y/CrCb",
  113. .fourcc = V4L2_PIX_FMT_NV61,
  114. .depth = { 16 },
  115. .color = S5P_FIMC_YCRYCB422,
  116. .memplanes = 1,
  117. .colplanes = 2,
  118. .flags = FMT_FLAGS_M2M,
  119. }, {
  120. .name = "YUV 4:2:0 planar, YCbCr",
  121. .fourcc = V4L2_PIX_FMT_YUV420,
  122. .depth = { 12 },
  123. .color = S5P_FIMC_YCBCR420,
  124. .memplanes = 1,
  125. .colplanes = 3,
  126. .flags = FMT_FLAGS_M2M,
  127. }, {
  128. .name = "YUV 4:2:0 planar, Y/CbCr",
  129. .fourcc = V4L2_PIX_FMT_NV12,
  130. .depth = { 12 },
  131. .color = S5P_FIMC_YCBCR420,
  132. .memplanes = 1,
  133. .colplanes = 2,
  134. .flags = FMT_FLAGS_M2M,
  135. }, {
  136. .name = "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr",
  137. .fourcc = V4L2_PIX_FMT_NV12M,
  138. .color = S5P_FIMC_YCBCR420,
  139. .depth = { 8, 4 },
  140. .memplanes = 2,
  141. .colplanes = 2,
  142. .flags = FMT_FLAGS_M2M,
  143. }, {
  144. .name = "YUV 4:2:0 non-contiguous 3-planar, Y/Cb/Cr",
  145. .fourcc = V4L2_PIX_FMT_YUV420M,
  146. .color = S5P_FIMC_YCBCR420,
  147. .depth = { 8, 2, 2 },
  148. .memplanes = 3,
  149. .colplanes = 3,
  150. .flags = FMT_FLAGS_M2M,
  151. }, {
  152. .name = "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr, tiled",
  153. .fourcc = V4L2_PIX_FMT_NV12MT,
  154. .color = S5P_FIMC_YCBCR420,
  155. .depth = { 8, 4 },
  156. .memplanes = 2,
  157. .colplanes = 2,
  158. .flags = FMT_FLAGS_M2M,
  159. },
  160. };
  161. static struct v4l2_queryctrl fimc_ctrls[] = {
  162. {
  163. .id = V4L2_CID_HFLIP,
  164. .type = V4L2_CTRL_TYPE_BOOLEAN,
  165. .name = "Horizontal flip",
  166. .minimum = 0,
  167. .maximum = 1,
  168. .default_value = 0,
  169. }, {
  170. .id = V4L2_CID_VFLIP,
  171. .type = V4L2_CTRL_TYPE_BOOLEAN,
  172. .name = "Vertical flip",
  173. .minimum = 0,
  174. .maximum = 1,
  175. .default_value = 0,
  176. }, {
  177. .id = V4L2_CID_ROTATE,
  178. .type = V4L2_CTRL_TYPE_INTEGER,
  179. .name = "Rotation (CCW)",
  180. .minimum = 0,
  181. .maximum = 270,
  182. .step = 90,
  183. .default_value = 0,
  184. },
  185. };
  186. static struct v4l2_queryctrl *get_ctrl(int id)
  187. {
  188. int i;
  189. for (i = 0; i < ARRAY_SIZE(fimc_ctrls); ++i)
  190. if (id == fimc_ctrls[i].id)
  191. return &fimc_ctrls[i];
  192. return NULL;
  193. }
  194. int fimc_check_scaler_ratio(int sw, int sh, int dw, int dh, int rot)
  195. {
  196. int tx, ty;
  197. if (rot == 90 || rot == 270) {
  198. ty = dw;
  199. tx = dh;
  200. } else {
  201. tx = dw;
  202. ty = dh;
  203. }
  204. if ((sw >= SCALER_MAX_HRATIO * tx) || (sh >= SCALER_MAX_VRATIO * ty))
  205. return -EINVAL;
  206. return 0;
  207. }
  208. static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
  209. {
  210. u32 sh = 6;
  211. if (src >= 64 * tar)
  212. return -EINVAL;
  213. while (sh--) {
  214. u32 tmp = 1 << sh;
  215. if (src >= tar * tmp) {
  216. *shift = sh, *ratio = tmp;
  217. return 0;
  218. }
  219. }
  220. *shift = 0, *ratio = 1;
  221. dbg("s: %d, t: %d, shift: %d, ratio: %d",
  222. src, tar, *shift, *ratio);
  223. return 0;
  224. }
  225. int fimc_set_scaler_info(struct fimc_ctx *ctx)
  226. {
  227. struct fimc_scaler *sc = &ctx->scaler;
  228. struct fimc_frame *s_frame = &ctx->s_frame;
  229. struct fimc_frame *d_frame = &ctx->d_frame;
  230. struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
  231. int tx, ty, sx, sy;
  232. int ret;
  233. if (ctx->rotation == 90 || ctx->rotation == 270) {
  234. ty = d_frame->width;
  235. tx = d_frame->height;
  236. } else {
  237. tx = d_frame->width;
  238. ty = d_frame->height;
  239. }
  240. if (tx <= 0 || ty <= 0) {
  241. v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
  242. "invalid target size: %d x %d", tx, ty);
  243. return -EINVAL;
  244. }
  245. sx = s_frame->width;
  246. sy = s_frame->height;
  247. if (sx <= 0 || sy <= 0) {
  248. err("invalid source size: %d x %d", sx, sy);
  249. return -EINVAL;
  250. }
  251. sc->real_width = sx;
  252. sc->real_height = sy;
  253. dbg("sx= %d, sy= %d, tx= %d, ty= %d", sx, sy, tx, ty);
  254. ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
  255. if (ret)
  256. return ret;
  257. ret = fimc_get_scaler_factor(sy, ty, &sc->pre_vratio, &sc->vfactor);
  258. if (ret)
  259. return ret;
  260. sc->pre_dst_width = sx / sc->pre_hratio;
  261. sc->pre_dst_height = sy / sc->pre_vratio;
  262. if (variant->has_mainscaler_ext) {
  263. sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
  264. sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
  265. } else {
  266. sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
  267. sc->main_vratio = (sy << 8) / (ty << sc->vfactor);
  268. }
  269. sc->scaleup_h = (tx >= sx) ? 1 : 0;
  270. sc->scaleup_v = (ty >= sy) ? 1 : 0;
  271. /* check to see if input and output size/format differ */
  272. if (s_frame->fmt->color == d_frame->fmt->color
  273. && s_frame->width == d_frame->width
  274. && s_frame->height == d_frame->height)
  275. sc->copy_mode = 1;
  276. else
  277. sc->copy_mode = 0;
  278. return 0;
  279. }
  280. static int stop_streaming(struct vb2_queue *q)
  281. {
  282. struct fimc_ctx *ctx = q->drv_priv;
  283. struct fimc_dev *fimc = ctx->fimc_dev;
  284. if (!fimc_m2m_pending(fimc))
  285. return 0;
  286. set_bit(ST_M2M_SHUT, &fimc->state);
  287. wait_event_timeout(fimc->irq_queue,
  288. !test_bit(ST_M2M_SHUT, &fimc->state),
  289. FIMC_SHUTDOWN_TIMEOUT);
  290. return 0;
  291. }
  292. static void fimc_capture_handler(struct fimc_dev *fimc)
  293. {
  294. struct fimc_vid_cap *cap = &fimc->vid_cap;
  295. struct fimc_vid_buffer *v_buf;
  296. if (!list_empty(&cap->active_buf_q) &&
  297. test_bit(ST_CAPT_RUN, &fimc->state)) {
  298. v_buf = active_queue_pop(cap);
  299. vb2_buffer_done(&v_buf->vb, VB2_BUF_STATE_DONE);
  300. }
  301. if (test_and_clear_bit(ST_CAPT_SHUT, &fimc->state)) {
  302. wake_up(&fimc->irq_queue);
  303. return;
  304. }
  305. if (!list_empty(&cap->pending_buf_q)) {
  306. v_buf = pending_queue_pop(cap);
  307. fimc_hw_set_output_addr(fimc, &v_buf->paddr, cap->buf_index);
  308. v_buf->index = cap->buf_index;
  309. /* Move the buffer to the capture active queue */
  310. active_queue_add(cap, v_buf);
  311. dbg("next frame: %d, done frame: %d",
  312. fimc_hw_get_frame_index(fimc), v_buf->index);
  313. if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
  314. cap->buf_index = 0;
  315. }
  316. if (cap->active_buf_cnt == 0) {
  317. clear_bit(ST_CAPT_RUN, &fimc->state);
  318. if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
  319. cap->buf_index = 0;
  320. } else {
  321. set_bit(ST_CAPT_RUN, &fimc->state);
  322. }
  323. dbg("frame: %d, active_buf_cnt: %d",
  324. fimc_hw_get_frame_index(fimc), cap->active_buf_cnt);
  325. }
  326. static irqreturn_t fimc_isr(int irq, void *priv)
  327. {
  328. struct fimc_dev *fimc = priv;
  329. struct fimc_vid_cap *cap = &fimc->vid_cap;
  330. BUG_ON(!fimc);
  331. fimc_hw_clear_irq(fimc);
  332. spin_lock(&fimc->slock);
  333. if (test_and_clear_bit(ST_M2M_SHUT, &fimc->state)) {
  334. wake_up(&fimc->irq_queue);
  335. goto isr_unlock;
  336. } else if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
  337. struct vb2_buffer *src_vb, *dst_vb;
  338. struct fimc_ctx *ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);
  339. if (!ctx || !ctx->m2m_ctx)
  340. goto isr_unlock;
  341. src_vb = v4l2_m2m_src_buf_remove(ctx->m2m_ctx);
  342. dst_vb = v4l2_m2m_dst_buf_remove(ctx->m2m_ctx);
  343. if (src_vb && dst_vb) {
  344. v4l2_m2m_buf_done(src_vb, VB2_BUF_STATE_DONE);
  345. v4l2_m2m_buf_done(dst_vb, VB2_BUF_STATE_DONE);
  346. v4l2_m2m_job_finish(fimc->m2m.m2m_dev, ctx->m2m_ctx);
  347. }
  348. goto isr_unlock;
  349. }
  350. if (test_bit(ST_CAPT_PEND, &fimc->state)) {
  351. fimc_capture_irq_handler(fimc);
  352. if (cap->active_buf_cnt == 1) {
  353. fimc_deactivate_capture(fimc);
  354. clear_bit(ST_CAPT_STREAM, &fimc->state);
  355. }
  356. }
  357. isr_unlock:
  358. spin_unlock(&fimc->slock);
  359. return IRQ_HANDLED;
  360. }
  361. /* The color format (colplanes, memplanes) must be already configured. */
  362. int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
  363. struct fimc_frame *frame, struct fimc_addr *paddr)
  364. {
  365. int ret = 0;
  366. u32 pix_size;
  367. if (vb == NULL || frame == NULL)
  368. return -EINVAL;
  369. pix_size = frame->width * frame->height;
  370. dbg("memplanes= %d, colplanes= %d, pix_size= %d",
  371. frame->fmt->memplanes, frame->fmt->colplanes, pix_size);
  372. paddr->y = vb2_dma_contig_plane_paddr(vb, 0);
  373. if (frame->fmt->memplanes == 1) {
  374. switch (frame->fmt->colplanes) {
  375. case 1:
  376. paddr->cb = 0;
  377. paddr->cr = 0;
  378. break;
  379. case 2:
  380. /* decompose Y into Y/Cb */
  381. paddr->cb = (u32)(paddr->y + pix_size);
  382. paddr->cr = 0;
  383. break;
  384. case 3:
  385. paddr->cb = (u32)(paddr->y + pix_size);
  386. /* decompose Y into Y/Cb/Cr */
  387. if (S5P_FIMC_YCBCR420 == frame->fmt->color)
  388. paddr->cr = (u32)(paddr->cb
  389. + (pix_size >> 2));
  390. else /* 422 */
  391. paddr->cr = (u32)(paddr->cb
  392. + (pix_size >> 1));
  393. break;
  394. default:
  395. return -EINVAL;
  396. }
  397. } else {
  398. if (frame->fmt->memplanes >= 2)
  399. paddr->cb = vb2_dma_contig_plane_paddr(vb, 1);
  400. if (frame->fmt->memplanes == 3)
  401. paddr->cr = vb2_dma_contig_plane_paddr(vb, 2);
  402. }
  403. dbg("PHYS_ADDR: y= 0x%X cb= 0x%X cr= 0x%X ret= %d",
  404. paddr->y, paddr->cb, paddr->cr, ret);
  405. return ret;
  406. }
  407. /* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
  408. static void fimc_set_yuv_order(struct fimc_ctx *ctx)
  409. {
  410. /* The one only mode supported in SoC. */
  411. ctx->in_order_2p = S5P_FIMC_LSB_CRCB;
  412. ctx->out_order_2p = S5P_FIMC_LSB_CRCB;
  413. /* Set order for 1 plane input formats. */
  414. switch (ctx->s_frame.fmt->color) {
  415. case S5P_FIMC_YCRYCB422:
  416. ctx->in_order_1p = S5P_MSCTRL_ORDER422_CBYCRY;
  417. break;
  418. case S5P_FIMC_CBYCRY422:
  419. ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCRYCB;
  420. break;
  421. case S5P_FIMC_CRYCBY422:
  422. ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCBYCR;
  423. break;
  424. case S5P_FIMC_YCBYCR422:
  425. default:
  426. ctx->in_order_1p = S5P_MSCTRL_ORDER422_CRYCBY;
  427. break;
  428. }
  429. dbg("ctx->in_order_1p= %d", ctx->in_order_1p);
  430. switch (ctx->d_frame.fmt->color) {
  431. case S5P_FIMC_YCRYCB422:
  432. ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CBYCRY;
  433. break;
  434. case S5P_FIMC_CBYCRY422:
  435. ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCRYCB;
  436. break;
  437. case S5P_FIMC_CRYCBY422:
  438. ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCBYCR;
  439. break;
  440. case S5P_FIMC_YCBYCR422:
  441. default:
  442. ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CRYCBY;
  443. break;
  444. }
  445. dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
  446. }
  447. static void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
  448. {
  449. struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
  450. u32 i, depth = 0;
  451. for (i = 0; i < f->fmt->colplanes; i++)
  452. depth += f->fmt->depth[i];
  453. f->dma_offset.y_h = f->offs_h;
  454. if (!variant->pix_hoff)
  455. f->dma_offset.y_h *= (depth >> 3);
  456. f->dma_offset.y_v = f->offs_v;
  457. f->dma_offset.cb_h = f->offs_h;
  458. f->dma_offset.cb_v = f->offs_v;
  459. f->dma_offset.cr_h = f->offs_h;
  460. f->dma_offset.cr_v = f->offs_v;
  461. if (!variant->pix_hoff) {
  462. if (f->fmt->colplanes == 3) {
  463. f->dma_offset.cb_h >>= 1;
  464. f->dma_offset.cr_h >>= 1;
  465. }
  466. if (f->fmt->color == S5P_FIMC_YCBCR420) {
  467. f->dma_offset.cb_v >>= 1;
  468. f->dma_offset.cr_v >>= 1;
  469. }
  470. }
  471. dbg("in_offset: color= %d, y_h= %d, y_v= %d",
  472. f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
  473. }
  474. /**
  475. * fimc_prepare_config - check dimensions, operation and color mode
  476. * and pre-calculate offset and the scaling coefficients.
  477. *
  478. * @ctx: hardware context information
  479. * @flags: flags indicating which parameters to check/update
  480. *
  481. * Return: 0 if dimensions are valid or non zero otherwise.
  482. */
  483. int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags)
  484. {
  485. struct fimc_frame *s_frame, *d_frame;
  486. struct vb2_buffer *vb = NULL;
  487. int ret = 0;
  488. s_frame = &ctx->s_frame;
  489. d_frame = &ctx->d_frame;
  490. if (flags & FIMC_PARAMS) {
  491. /* Prepare the DMA offset ratios for scaler. */
  492. fimc_prepare_dma_offset(ctx, &ctx->s_frame);
  493. fimc_prepare_dma_offset(ctx, &ctx->d_frame);
  494. if (s_frame->height > (SCALER_MAX_VRATIO * d_frame->height) ||
  495. s_frame->width > (SCALER_MAX_HRATIO * d_frame->width)) {
  496. err("out of scaler range");
  497. return -EINVAL;
  498. }
  499. fimc_set_yuv_order(ctx);
  500. }
  501. /* Input DMA mode is not allowed when the scaler is disabled. */
  502. ctx->scaler.enabled = 1;
  503. if (flags & FIMC_SRC_ADDR) {
  504. vb = v4l2_m2m_next_src_buf(ctx->m2m_ctx);
  505. ret = fimc_prepare_addr(ctx, vb, s_frame, &s_frame->paddr);
  506. if (ret)
  507. return ret;
  508. }
  509. if (flags & FIMC_DST_ADDR) {
  510. vb = v4l2_m2m_next_dst_buf(ctx->m2m_ctx);
  511. ret = fimc_prepare_addr(ctx, vb, d_frame, &d_frame->paddr);
  512. }
  513. return ret;
  514. }
  515. static void fimc_dma_run(void *priv)
  516. {
  517. struct fimc_ctx *ctx = priv;
  518. struct fimc_dev *fimc;
  519. unsigned long flags;
  520. u32 ret;
  521. if (WARN(!ctx, "null hardware context\n"))
  522. return;
  523. fimc = ctx->fimc_dev;
  524. spin_lock_irqsave(&ctx->slock, flags);
  525. set_bit(ST_M2M_PEND, &fimc->state);
  526. ctx->state |= (FIMC_SRC_ADDR | FIMC_DST_ADDR);
  527. ret = fimc_prepare_config(ctx, ctx->state);
  528. if (ret) {
  529. err("Wrong parameters");
  530. goto dma_unlock;
  531. }
  532. /* Reconfigure hardware if the context has changed. */
  533. if (fimc->m2m.ctx != ctx) {
  534. ctx->state |= FIMC_PARAMS;
  535. fimc->m2m.ctx = ctx;
  536. }
  537. fimc_hw_set_input_addr(fimc, &ctx->s_frame.paddr);
  538. if (ctx->state & FIMC_PARAMS) {
  539. fimc_hw_set_input_path(ctx);
  540. fimc_hw_set_in_dma(ctx);
  541. if (fimc_set_scaler_info(ctx)) {
  542. err("Scaler setup error");
  543. goto dma_unlock;
  544. }
  545. fimc_hw_set_prescaler(ctx);
  546. fimc_hw_set_mainscaler(ctx);
  547. fimc_hw_set_target_format(ctx);
  548. fimc_hw_set_rotation(ctx);
  549. fimc_hw_set_effect(ctx);
  550. }
  551. fimc_hw_set_output_path(ctx);
  552. if (ctx->state & (FIMC_DST_ADDR | FIMC_PARAMS))
  553. fimc_hw_set_output_addr(fimc, &ctx->d_frame.paddr, -1);
  554. if (ctx->state & FIMC_PARAMS)
  555. fimc_hw_set_out_dma(ctx);
  556. fimc_activate_capture(ctx);
  557. ctx->state &= (FIMC_CTX_M2M | FIMC_CTX_CAP |
  558. FIMC_SRC_FMT | FIMC_DST_FMT);
  559. fimc_hw_activate_input_dma(fimc, true);
  560. dma_unlock:
  561. spin_unlock_irqrestore(&ctx->slock, flags);
  562. }
  563. static void fimc_job_abort(void *priv)
  564. {
  565. struct fimc_ctx *ctx = priv;
  566. struct fimc_dev *fimc = ctx->fimc_dev;
  567. if (!fimc_m2m_pending(fimc))
  568. return;
  569. set_bit(ST_M2M_SHUT, &fimc->state);
  570. wait_event_timeout(fimc->irq_queue,
  571. !test_bit(ST_M2M_SHUT, &fimc->state),
  572. FIMC_SHUTDOWN_TIMEOUT);
  573. }
  574. static int fimc_queue_setup(struct vb2_queue *vq, unsigned int *num_buffers,
  575. unsigned int *num_planes, unsigned long sizes[],
  576. void *allocators[])
  577. {
  578. struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
  579. struct fimc_frame *f;
  580. int i;
  581. f = ctx_get_frame(ctx, vq->type);
  582. if (IS_ERR(f))
  583. return PTR_ERR(f);
  584. /*
  585. * Return number of non-contigous planes (plane buffers)
  586. * depending on the configured color format.
  587. */
  588. if (f->fmt)
  589. *num_planes = f->fmt->memplanes;
  590. for (i = 0; i < f->fmt->memplanes; i++) {
  591. sizes[i] = (f->width * f->height * f->fmt->depth[i]) >> 3;
  592. allocators[i] = ctx->fimc_dev->alloc_ctx;
  593. }
  594. if (*num_buffers == 0)
  595. *num_buffers = 1;
  596. return 0;
  597. }
  598. static int fimc_buf_prepare(struct vb2_buffer *vb)
  599. {
  600. struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
  601. struct fimc_frame *frame;
  602. int i;
  603. frame = ctx_get_frame(ctx, vb->vb2_queue->type);
  604. if (IS_ERR(frame))
  605. return PTR_ERR(frame);
  606. for (i = 0; i < frame->fmt->memplanes; i++)
  607. vb2_set_plane_payload(vb, i, frame->payload[i]);
  608. return 0;
  609. }
  610. static void fimc_buf_queue(struct vb2_buffer *vb)
  611. {
  612. struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
  613. dbg("ctx: %p, ctx->state: 0x%x", ctx, ctx->state);
  614. if (ctx->m2m_ctx)
  615. v4l2_m2m_buf_queue(ctx->m2m_ctx, vb);
  616. }
  617. static void fimc_lock(struct vb2_queue *vq)
  618. {
  619. struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
  620. mutex_lock(&ctx->fimc_dev->lock);
  621. }
  622. static void fimc_unlock(struct vb2_queue *vq)
  623. {
  624. struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
  625. mutex_unlock(&ctx->fimc_dev->lock);
  626. }
  627. struct vb2_ops fimc_qops = {
  628. .queue_setup = fimc_queue_setup,
  629. .buf_prepare = fimc_buf_prepare,
  630. .buf_queue = fimc_buf_queue,
  631. .wait_prepare = fimc_unlock,
  632. .wait_finish = fimc_lock,
  633. .stop_streaming = stop_streaming,
  634. };
  635. static int fimc_m2m_querycap(struct file *file, void *priv,
  636. struct v4l2_capability *cap)
  637. {
  638. struct fimc_ctx *ctx = file->private_data;
  639. struct fimc_dev *fimc = ctx->fimc_dev;
  640. strncpy(cap->driver, fimc->pdev->name, sizeof(cap->driver) - 1);
  641. strncpy(cap->card, fimc->pdev->name, sizeof(cap->card) - 1);
  642. cap->bus_info[0] = 0;
  643. cap->version = KERNEL_VERSION(1, 0, 0);
  644. cap->capabilities = V4L2_CAP_STREAMING |
  645. V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_VIDEO_OUTPUT |
  646. V4L2_CAP_VIDEO_CAPTURE_MPLANE | V4L2_CAP_VIDEO_OUTPUT_MPLANE;
  647. return 0;
  648. }
  649. int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
  650. struct v4l2_fmtdesc *f)
  651. {
  652. struct fimc_fmt *fmt;
  653. if (f->index >= ARRAY_SIZE(fimc_formats))
  654. return -EINVAL;
  655. fmt = &fimc_formats[f->index];
  656. strncpy(f->description, fmt->name, sizeof(f->description) - 1);
  657. f->pixelformat = fmt->fourcc;
  658. return 0;
  659. }
  660. int fimc_vidioc_g_fmt_mplane(struct file *file, void *priv,
  661. struct v4l2_format *f)
  662. {
  663. struct fimc_ctx *ctx = priv;
  664. struct fimc_frame *frame;
  665. frame = ctx_get_frame(ctx, f->type);
  666. if (IS_ERR(frame))
  667. return PTR_ERR(frame);
  668. f->fmt.pix.width = frame->width;
  669. f->fmt.pix.height = frame->height;
  670. f->fmt.pix.field = V4L2_FIELD_NONE;
  671. f->fmt.pix.pixelformat = frame->fmt->fourcc;
  672. return 0;
  673. }
  674. struct fimc_fmt *find_format(struct v4l2_format *f, unsigned int mask)
  675. {
  676. struct fimc_fmt *fmt;
  677. unsigned int i;
  678. for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
  679. fmt = &fimc_formats[i];
  680. if (fmt->fourcc == f->fmt.pix.pixelformat &&
  681. (fmt->flags & mask))
  682. break;
  683. }
  684. return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
  685. }
  686. struct fimc_fmt *find_mbus_format(struct v4l2_mbus_framefmt *f,
  687. unsigned int mask)
  688. {
  689. struct fimc_fmt *fmt;
  690. unsigned int i;
  691. for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
  692. fmt = &fimc_formats[i];
  693. if (fmt->mbus_code == f->code && (fmt->flags & mask))
  694. break;
  695. }
  696. return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
  697. }
  698. int fimc_vidioc_try_fmt_mplane(struct file *file, void *priv,
  699. struct v4l2_format *f)
  700. {
  701. struct fimc_ctx *ctx = priv;
  702. struct fimc_dev *fimc = ctx->fimc_dev;
  703. struct samsung_fimc_variant *variant = fimc->variant;
  704. struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
  705. struct fimc_fmt *fmt;
  706. u32 max_width, mod_x, mod_y, mask;
  707. int i, is_output = 0;
  708. if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
  709. if (ctx->state & FIMC_CTX_CAP)
  710. return -EINVAL;
  711. is_output = 1;
  712. } else if (f->type != V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
  713. return -EINVAL;
  714. }
  715. dbg("w: %d, h: %d", pix->width, pix->height);
  716. mask = is_output ? FMT_FLAGS_M2M : FMT_FLAGS_M2M | FMT_FLAGS_CAM;
  717. fmt = find_format(f, mask);
  718. if (!fmt) {
  719. v4l2_err(&fimc->m2m.v4l2_dev, "Fourcc format (0x%X) invalid.\n",
  720. pix->pixelformat);
  721. return -EINVAL;
  722. }
  723. if (pix->field == V4L2_FIELD_ANY)
  724. pix->field = V4L2_FIELD_NONE;
  725. else if (V4L2_FIELD_NONE != pix->field)
  726. return -EINVAL;
  727. if (is_output) {
  728. max_width = variant->pix_limit->scaler_dis_w;
  729. mod_x = ffs(variant->min_inp_pixsize) - 1;
  730. } else {
  731. max_width = variant->pix_limit->out_rot_dis_w;
  732. mod_x = ffs(variant->min_out_pixsize) - 1;
  733. }
  734. if (tiled_fmt(fmt)) {
  735. mod_x = 6; /* 64 x 32 pixels tile */
  736. mod_y = 5;
  737. } else {
  738. if (fimc->id == 1 && variant->pix_hoff)
  739. mod_y = fimc_fmt_is_rgb(fmt->color) ? 0 : 1;
  740. else
  741. mod_y = mod_x;
  742. }
  743. dbg("mod_x: %d, mod_y: %d, max_w: %d", mod_x, mod_y, max_width);
  744. v4l_bound_align_image(&pix->width, 16, max_width, mod_x,
  745. &pix->height, 8, variant->pix_limit->scaler_dis_w, mod_y, 0);
  746. pix->num_planes = fmt->memplanes;
  747. for (i = 0; i < pix->num_planes; ++i) {
  748. int bpl = pix->plane_fmt[i].bytesperline;
  749. dbg("[%d] bpl: %d, depth: %d, w: %d, h: %d",
  750. i, bpl, fmt->depth[i], pix->width, pix->height);
  751. if (!bpl || (bpl * 8 / fmt->depth[i]) > pix->width)
  752. bpl = (pix->width * fmt->depth[0]) >> 3;
  753. if (!pix->plane_fmt[i].sizeimage)
  754. pix->plane_fmt[i].sizeimage = pix->height * bpl;
  755. pix->plane_fmt[i].bytesperline = bpl;
  756. dbg("[%d]: bpl: %d, sizeimage: %d",
  757. i, pix->plane_fmt[i].bytesperline,
  758. pix->plane_fmt[i].sizeimage);
  759. }
  760. return 0;
  761. }
  762. static int fimc_m2m_s_fmt_mplane(struct file *file, void *priv,
  763. struct v4l2_format *f)
  764. {
  765. struct fimc_ctx *ctx = priv;
  766. struct fimc_dev *fimc = ctx->fimc_dev;
  767. struct vb2_queue *vq;
  768. struct fimc_frame *frame;
  769. struct v4l2_pix_format_mplane *pix;
  770. unsigned long flags;
  771. int i, ret = 0;
  772. u32 tmp;
  773. ret = fimc_vidioc_try_fmt_mplane(file, priv, f);
  774. if (ret)
  775. return ret;
  776. vq = v4l2_m2m_get_vq(ctx->m2m_ctx, f->type);
  777. if (vb2_is_streaming(vq)) {
  778. v4l2_err(&fimc->m2m.v4l2_dev, "queue (%d) busy\n", f->type);
  779. return -EBUSY;
  780. }
  781. if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
  782. frame = &ctx->s_frame;
  783. } else if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
  784. frame = &ctx->d_frame;
  785. } else {
  786. v4l2_err(&fimc->m2m.v4l2_dev,
  787. "Wrong buffer/video queue type (%d)\n", f->type);
  788. return -EINVAL;
  789. }
  790. pix = &f->fmt.pix_mp;
  791. frame->fmt = find_format(f, FMT_FLAGS_M2M);
  792. if (!frame->fmt)
  793. return -EINVAL;
  794. for (i = 0; i < frame->fmt->colplanes; i++)
  795. frame->payload[i] = pix->plane_fmt[i].bytesperline * pix->height;
  796. frame->f_width = pix->plane_fmt[0].bytesperline * 8 /
  797. frame->fmt->depth[0];
  798. frame->f_height = pix->height;
  799. frame->width = pix->width;
  800. frame->height = pix->height;
  801. frame->o_width = pix->width;
  802. frame->o_height = pix->height;
  803. frame->offs_h = 0;
  804. frame->offs_v = 0;
  805. spin_lock_irqsave(&ctx->slock, flags);
  806. tmp = (frame == &ctx->d_frame) ? FIMC_DST_FMT : FIMC_SRC_FMT;
  807. ctx->state |= FIMC_PARAMS | tmp;
  808. spin_unlock_irqrestore(&ctx->slock, flags);
  809. dbg("f_w: %d, f_h: %d", frame->f_width, frame->f_height);
  810. return 0;
  811. }
  812. static int fimc_m2m_reqbufs(struct file *file, void *priv,
  813. struct v4l2_requestbuffers *reqbufs)
  814. {
  815. struct fimc_ctx *ctx = priv;
  816. return v4l2_m2m_reqbufs(file, ctx->m2m_ctx, reqbufs);
  817. }
  818. static int fimc_m2m_querybuf(struct file *file, void *priv,
  819. struct v4l2_buffer *buf)
  820. {
  821. struct fimc_ctx *ctx = priv;
  822. return v4l2_m2m_querybuf(file, ctx->m2m_ctx, buf);
  823. }
  824. static int fimc_m2m_qbuf(struct file *file, void *priv,
  825. struct v4l2_buffer *buf)
  826. {
  827. struct fimc_ctx *ctx = priv;
  828. return v4l2_m2m_qbuf(file, ctx->m2m_ctx, buf);
  829. }
  830. static int fimc_m2m_dqbuf(struct file *file, void *priv,
  831. struct v4l2_buffer *buf)
  832. {
  833. struct fimc_ctx *ctx = priv;
  834. return v4l2_m2m_dqbuf(file, ctx->m2m_ctx, buf);
  835. }
  836. static int fimc_m2m_streamon(struct file *file, void *priv,
  837. enum v4l2_buf_type type)
  838. {
  839. struct fimc_ctx *ctx = priv;
  840. /* The source and target color format need to be set */
  841. if (V4L2_TYPE_IS_OUTPUT(type)) {
  842. if (~ctx->state & FIMC_SRC_FMT)
  843. return -EINVAL;
  844. } else if (~ctx->state & FIMC_DST_FMT) {
  845. return -EINVAL;
  846. }
  847. return v4l2_m2m_streamon(file, ctx->m2m_ctx, type);
  848. }
  849. static int fimc_m2m_streamoff(struct file *file, void *priv,
  850. enum v4l2_buf_type type)
  851. {
  852. struct fimc_ctx *ctx = priv;
  853. return v4l2_m2m_streamoff(file, ctx->m2m_ctx, type);
  854. }
  855. int fimc_vidioc_queryctrl(struct file *file, void *priv,
  856. struct v4l2_queryctrl *qc)
  857. {
  858. struct fimc_ctx *ctx = priv;
  859. struct v4l2_queryctrl *c;
  860. int ret = -EINVAL;
  861. c = get_ctrl(qc->id);
  862. if (c) {
  863. *qc = *c;
  864. return 0;
  865. }
  866. if (ctx->state & FIMC_CTX_CAP) {
  867. return v4l2_subdev_call(ctx->fimc_dev->vid_cap.sd,
  868. core, queryctrl, qc);
  869. }
  870. return ret;
  871. }
  872. int fimc_vidioc_g_ctrl(struct file *file, void *priv,
  873. struct v4l2_control *ctrl)
  874. {
  875. struct fimc_ctx *ctx = priv;
  876. struct fimc_dev *fimc = ctx->fimc_dev;
  877. switch (ctrl->id) {
  878. case V4L2_CID_HFLIP:
  879. ctrl->value = (FLIP_X_AXIS & ctx->flip) ? 1 : 0;
  880. break;
  881. case V4L2_CID_VFLIP:
  882. ctrl->value = (FLIP_Y_AXIS & ctx->flip) ? 1 : 0;
  883. break;
  884. case V4L2_CID_ROTATE:
  885. ctrl->value = ctx->rotation;
  886. break;
  887. default:
  888. if (ctx->state & FIMC_CTX_CAP) {
  889. return v4l2_subdev_call(fimc->vid_cap.sd, core,
  890. g_ctrl, ctrl);
  891. } else {
  892. v4l2_err(&fimc->m2m.v4l2_dev,
  893. "Invalid control\n");
  894. return -EINVAL;
  895. }
  896. }
  897. dbg("ctrl->value= %d", ctrl->value);
  898. return 0;
  899. }
  900. int check_ctrl_val(struct fimc_ctx *ctx, struct v4l2_control *ctrl)
  901. {
  902. struct v4l2_queryctrl *c;
  903. c = get_ctrl(ctrl->id);
  904. if (!c)
  905. return -EINVAL;
  906. if (ctrl->value < c->minimum || ctrl->value > c->maximum
  907. || (c->step != 0 && ctrl->value % c->step != 0)) {
  908. v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
  909. "Invalid control value\n");
  910. return -ERANGE;
  911. }
  912. return 0;
  913. }
  914. int fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_control *ctrl)
  915. {
  916. struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
  917. struct fimc_dev *fimc = ctx->fimc_dev;
  918. unsigned long flags;
  919. int ret = 0;
  920. spin_lock_irqsave(&ctx->slock, flags);
  921. switch (ctrl->id) {
  922. case V4L2_CID_HFLIP:
  923. if (ctrl->value)
  924. ctx->flip |= FLIP_X_AXIS;
  925. else
  926. ctx->flip &= ~FLIP_X_AXIS;
  927. break;
  928. case V4L2_CID_VFLIP:
  929. if (ctrl->value)
  930. ctx->flip |= FLIP_Y_AXIS;
  931. else
  932. ctx->flip &= ~FLIP_Y_AXIS;
  933. break;
  934. case V4L2_CID_ROTATE:
  935. if (!(~ctx->state & (FIMC_DST_FMT | FIMC_SRC_FMT))) {
  936. ret = fimc_check_scaler_ratio(ctx->s_frame.width,
  937. ctx->s_frame.height,
  938. ctx->d_frame.width,
  939. ctx->d_frame.height,
  940. ctrl->value);
  941. if (ret) {
  942. v4l2_err(&fimc->m2m.v4l2_dev,
  943. "Out of scaler range");
  944. spin_unlock_irqrestore(&ctx->slock, flags);
  945. return -EINVAL;
  946. }
  947. }
  948. /* Check for the output rotator availability */
  949. if ((ctrl->value == 90 || ctrl->value == 270) &&
  950. (ctx->in_path == FIMC_DMA && !variant->has_out_rot)) {
  951. spin_unlock_irqrestore(&ctx->slock, flags);
  952. return -EINVAL;
  953. } else {
  954. ctx->rotation = ctrl->value;
  955. }
  956. break;
  957. default:
  958. spin_unlock_irqrestore(&ctx->slock, flags);
  959. v4l2_err(&fimc->m2m.v4l2_dev, "Invalid control\n");
  960. return -EINVAL;
  961. }
  962. ctx->state |= FIMC_PARAMS;
  963. spin_unlock_irqrestore(&ctx->slock, flags);
  964. return 0;
  965. }
  966. static int fimc_m2m_s_ctrl(struct file *file, void *priv,
  967. struct v4l2_control *ctrl)
  968. {
  969. struct fimc_ctx *ctx = priv;
  970. int ret = 0;
  971. ret = check_ctrl_val(ctx, ctrl);
  972. if (ret)
  973. return ret;
  974. ret = fimc_s_ctrl(ctx, ctrl);
  975. return 0;
  976. }
  977. static int fimc_m2m_cropcap(struct file *file, void *fh,
  978. struct v4l2_cropcap *cr)
  979. {
  980. struct fimc_frame *frame;
  981. struct fimc_ctx *ctx = fh;
  982. frame = ctx_get_frame(ctx, cr->type);
  983. if (IS_ERR(frame))
  984. return PTR_ERR(frame);
  985. cr->bounds.left = 0;
  986. cr->bounds.top = 0;
  987. cr->bounds.width = frame->f_width;
  988. cr->bounds.height = frame->f_height;
  989. cr->defrect = cr->bounds;
  990. return 0;
  991. }
  992. static int fimc_m2m_g_crop(struct file *file, void *fh, struct v4l2_crop *cr)
  993. {
  994. struct fimc_frame *frame;
  995. struct fimc_ctx *ctx = file->private_data;
  996. frame = ctx_get_frame(ctx, cr->type);
  997. if (IS_ERR(frame))
  998. return PTR_ERR(frame);
  999. cr->c.left = frame->offs_h;
  1000. cr->c.top = frame->offs_v;
  1001. cr->c.width = frame->width;
  1002. cr->c.height = frame->height;
  1003. return 0;
  1004. }
  1005. int fimc_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr)
  1006. {
  1007. struct fimc_dev *fimc = ctx->fimc_dev;
  1008. struct fimc_frame *f;
  1009. u32 min_size, halign, depth = 0;
  1010. int i;
  1011. if (cr->c.top < 0 || cr->c.left < 0) {
  1012. v4l2_err(&fimc->m2m.v4l2_dev,
  1013. "doesn't support negative values for top & left\n");
  1014. return -EINVAL;
  1015. }
  1016. if (cr->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
  1017. f = (ctx->state & FIMC_CTX_CAP) ? &ctx->s_frame : &ctx->d_frame;
  1018. else if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE &&
  1019. ctx->state & FIMC_CTX_M2M)
  1020. f = &ctx->s_frame;
  1021. else
  1022. return -EINVAL;
  1023. min_size = (f == &ctx->s_frame) ?
  1024. fimc->variant->min_inp_pixsize : fimc->variant->min_out_pixsize;
  1025. if (ctx->state & FIMC_CTX_M2M) {
  1026. if (fimc->id == 1 && fimc->variant->pix_hoff)
  1027. halign = fimc_fmt_is_rgb(f->fmt->color) ? 0 : 1;
  1028. else
  1029. halign = ffs(min_size) - 1;
  1030. /* there are more strict aligment requirements at camera interface */
  1031. } else {
  1032. min_size = 16;
  1033. halign = 4;
  1034. }
  1035. for (i = 0; i < f->fmt->colplanes; i++)
  1036. depth += f->fmt->depth[i];
  1037. v4l_bound_align_image(&cr->c.width, min_size, f->o_width,
  1038. ffs(min_size) - 1,
  1039. &cr->c.height, min_size, f->o_height,
  1040. halign, 64/(ALIGN(depth, 8)));
  1041. /* adjust left/top if cropping rectangle is out of bounds */
  1042. if (cr->c.left + cr->c.width > f->o_width)
  1043. cr->c.left = f->o_width - cr->c.width;
  1044. if (cr->c.top + cr->c.height > f->o_height)
  1045. cr->c.top = f->o_height - cr->c.height;
  1046. cr->c.left = round_down(cr->c.left, min_size);
  1047. cr->c.top = round_down(cr->c.top,
  1048. ctx->state & FIMC_CTX_M2M ? 8 : 16);
  1049. dbg("l:%d, t:%d, w:%d, h:%d, f_w: %d, f_h: %d",
  1050. cr->c.left, cr->c.top, cr->c.width, cr->c.height,
  1051. f->f_width, f->f_height);
  1052. return 0;
  1053. }
  1054. static int fimc_m2m_s_crop(struct file *file, void *fh, struct v4l2_crop *cr)
  1055. {
  1056. struct fimc_ctx *ctx = file->private_data;
  1057. struct fimc_dev *fimc = ctx->fimc_dev;
  1058. unsigned long flags;
  1059. struct fimc_frame *f;
  1060. int ret;
  1061. ret = fimc_try_crop(ctx, cr);
  1062. if (ret)
  1063. return ret;
  1064. f = (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) ?
  1065. &ctx->s_frame : &ctx->d_frame;
  1066. spin_lock_irqsave(&ctx->slock, flags);
  1067. /* Check to see if scaling ratio is within supported range */
  1068. if (!(~ctx->state & (FIMC_DST_FMT | FIMC_SRC_FMT))) {
  1069. if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
  1070. ret = fimc_check_scaler_ratio(cr->c.width, cr->c.height,
  1071. ctx->d_frame.width,
  1072. ctx->d_frame.height,
  1073. ctx->rotation);
  1074. } else {
  1075. ret = fimc_check_scaler_ratio(ctx->s_frame.width,
  1076. ctx->s_frame.height,
  1077. cr->c.width, cr->c.height,
  1078. ctx->rotation);
  1079. }
  1080. if (ret) {
  1081. v4l2_err(&fimc->m2m.v4l2_dev, "Out of scaler range");
  1082. spin_unlock_irqrestore(&ctx->slock, flags);
  1083. return -EINVAL;
  1084. }
  1085. }
  1086. ctx->state |= FIMC_PARAMS;
  1087. f->offs_h = cr->c.left;
  1088. f->offs_v = cr->c.top;
  1089. f->width = cr->c.width;
  1090. f->height = cr->c.height;
  1091. spin_unlock_irqrestore(&ctx->slock, flags);
  1092. return 0;
  1093. }
  1094. static const struct v4l2_ioctl_ops fimc_m2m_ioctl_ops = {
  1095. .vidioc_querycap = fimc_m2m_querycap,
  1096. .vidioc_enum_fmt_vid_cap_mplane = fimc_vidioc_enum_fmt_mplane,
  1097. .vidioc_enum_fmt_vid_out_mplane = fimc_vidioc_enum_fmt_mplane,
  1098. .vidioc_g_fmt_vid_cap_mplane = fimc_vidioc_g_fmt_mplane,
  1099. .vidioc_g_fmt_vid_out_mplane = fimc_vidioc_g_fmt_mplane,
  1100. .vidioc_try_fmt_vid_cap_mplane = fimc_vidioc_try_fmt_mplane,
  1101. .vidioc_try_fmt_vid_out_mplane = fimc_vidioc_try_fmt_mplane,
  1102. .vidioc_s_fmt_vid_cap_mplane = fimc_m2m_s_fmt_mplane,
  1103. .vidioc_s_fmt_vid_out_mplane = fimc_m2m_s_fmt_mplane,
  1104. .vidioc_reqbufs = fimc_m2m_reqbufs,
  1105. .vidioc_querybuf = fimc_m2m_querybuf,
  1106. .vidioc_qbuf = fimc_m2m_qbuf,
  1107. .vidioc_dqbuf = fimc_m2m_dqbuf,
  1108. .vidioc_streamon = fimc_m2m_streamon,
  1109. .vidioc_streamoff = fimc_m2m_streamoff,
  1110. .vidioc_queryctrl = fimc_vidioc_queryctrl,
  1111. .vidioc_g_ctrl = fimc_vidioc_g_ctrl,
  1112. .vidioc_s_ctrl = fimc_m2m_s_ctrl,
  1113. .vidioc_g_crop = fimc_m2m_g_crop,
  1114. .vidioc_s_crop = fimc_m2m_s_crop,
  1115. .vidioc_cropcap = fimc_m2m_cropcap
  1116. };
  1117. static int queue_init(void *priv, struct vb2_queue *src_vq,
  1118. struct vb2_queue *dst_vq)
  1119. {
  1120. struct fimc_ctx *ctx = priv;
  1121. int ret;
  1122. memset(src_vq, 0, sizeof(*src_vq));
  1123. src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
  1124. src_vq->io_modes = VB2_MMAP | VB2_USERPTR;
  1125. src_vq->drv_priv = ctx;
  1126. src_vq->ops = &fimc_qops;
  1127. src_vq->mem_ops = &vb2_dma_contig_memops;
  1128. src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
  1129. ret = vb2_queue_init(src_vq);
  1130. if (ret)
  1131. return ret;
  1132. memset(dst_vq, 0, sizeof(*dst_vq));
  1133. dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
  1134. dst_vq->io_modes = VB2_MMAP | VB2_USERPTR;
  1135. dst_vq->drv_priv = ctx;
  1136. dst_vq->ops = &fimc_qops;
  1137. dst_vq->mem_ops = &vb2_dma_contig_memops;
  1138. dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
  1139. return vb2_queue_init(dst_vq);
  1140. }
  1141. static int fimc_m2m_open(struct file *file)
  1142. {
  1143. struct fimc_dev *fimc = video_drvdata(file);
  1144. struct fimc_ctx *ctx = NULL;
  1145. dbg("pid: %d, state: 0x%lx, refcnt: %d",
  1146. task_pid_nr(current), fimc->state, fimc->vid_cap.refcnt);
  1147. /*
  1148. * Return if the corresponding video capture node
  1149. * is already opened.
  1150. */
  1151. if (fimc->vid_cap.refcnt > 0)
  1152. return -EBUSY;
  1153. fimc->m2m.refcnt++;
  1154. set_bit(ST_OUTDMA_RUN, &fimc->state);
  1155. ctx = kzalloc(sizeof *ctx, GFP_KERNEL);
  1156. if (!ctx)
  1157. return -ENOMEM;
  1158. file->private_data = ctx;
  1159. ctx->fimc_dev = fimc;
  1160. /* Default color format */
  1161. ctx->s_frame.fmt = &fimc_formats[0];
  1162. ctx->d_frame.fmt = &fimc_formats[0];
  1163. /* Setup the device context for mem2mem mode. */
  1164. ctx->state = FIMC_CTX_M2M;
  1165. ctx->flags = 0;
  1166. ctx->in_path = FIMC_DMA;
  1167. ctx->out_path = FIMC_DMA;
  1168. spin_lock_init(&ctx->slock);
  1169. ctx->m2m_ctx = v4l2_m2m_ctx_init(fimc->m2m.m2m_dev, ctx, queue_init);
  1170. if (IS_ERR(ctx->m2m_ctx)) {
  1171. int err = PTR_ERR(ctx->m2m_ctx);
  1172. kfree(ctx);
  1173. return err;
  1174. }
  1175. return 0;
  1176. }
  1177. static int fimc_m2m_release(struct file *file)
  1178. {
  1179. struct fimc_ctx *ctx = file->private_data;
  1180. struct fimc_dev *fimc = ctx->fimc_dev;
  1181. dbg("pid: %d, state: 0x%lx, refcnt= %d",
  1182. task_pid_nr(current), fimc->state, fimc->m2m.refcnt);
  1183. v4l2_m2m_ctx_release(ctx->m2m_ctx);
  1184. kfree(ctx);
  1185. if (--fimc->m2m.refcnt <= 0)
  1186. clear_bit(ST_OUTDMA_RUN, &fimc->state);
  1187. return 0;
  1188. }
  1189. static unsigned int fimc_m2m_poll(struct file *file,
  1190. struct poll_table_struct *wait)
  1191. {
  1192. struct fimc_ctx *ctx = file->private_data;
  1193. return v4l2_m2m_poll(file, ctx->m2m_ctx, wait);
  1194. }
  1195. static int fimc_m2m_mmap(struct file *file, struct vm_area_struct *vma)
  1196. {
  1197. struct fimc_ctx *ctx = file->private_data;
  1198. return v4l2_m2m_mmap(file, ctx->m2m_ctx, vma);
  1199. }
  1200. static const struct v4l2_file_operations fimc_m2m_fops = {
  1201. .owner = THIS_MODULE,
  1202. .open = fimc_m2m_open,
  1203. .release = fimc_m2m_release,
  1204. .poll = fimc_m2m_poll,
  1205. .unlocked_ioctl = video_ioctl2,
  1206. .mmap = fimc_m2m_mmap,
  1207. };
  1208. static struct v4l2_m2m_ops m2m_ops = {
  1209. .device_run = fimc_dma_run,
  1210. .job_abort = fimc_job_abort,
  1211. };
  1212. static int fimc_register_m2m_device(struct fimc_dev *fimc)
  1213. {
  1214. struct video_device *vfd;
  1215. struct platform_device *pdev;
  1216. struct v4l2_device *v4l2_dev;
  1217. int ret = 0;
  1218. if (!fimc)
  1219. return -ENODEV;
  1220. pdev = fimc->pdev;
  1221. v4l2_dev = &fimc->m2m.v4l2_dev;
  1222. /* set name if it is empty */
  1223. if (!v4l2_dev->name[0])
  1224. snprintf(v4l2_dev->name, sizeof(v4l2_dev->name),
  1225. "%s.m2m", dev_name(&pdev->dev));
  1226. ret = v4l2_device_register(&pdev->dev, v4l2_dev);
  1227. if (ret)
  1228. goto err_m2m_r1;
  1229. vfd = video_device_alloc();
  1230. if (!vfd) {
  1231. v4l2_err(v4l2_dev, "Failed to allocate video device\n");
  1232. goto err_m2m_r1;
  1233. }
  1234. vfd->fops = &fimc_m2m_fops;
  1235. vfd->ioctl_ops = &fimc_m2m_ioctl_ops;
  1236. vfd->minor = -1;
  1237. vfd->release = video_device_release;
  1238. vfd->lock = &fimc->lock;
  1239. snprintf(vfd->name, sizeof(vfd->name), "%s:m2m", dev_name(&pdev->dev));
  1240. video_set_drvdata(vfd, fimc);
  1241. platform_set_drvdata(pdev, fimc);
  1242. fimc->m2m.vfd = vfd;
  1243. fimc->m2m.m2m_dev = v4l2_m2m_init(&m2m_ops);
  1244. if (IS_ERR(fimc->m2m.m2m_dev)) {
  1245. v4l2_err(v4l2_dev, "failed to initialize v4l2-m2m device\n");
  1246. ret = PTR_ERR(fimc->m2m.m2m_dev);
  1247. goto err_m2m_r2;
  1248. }
  1249. ret = video_register_device(vfd, VFL_TYPE_GRABBER, -1);
  1250. if (ret) {
  1251. v4l2_err(v4l2_dev,
  1252. "%s(): failed to register video device\n", __func__);
  1253. goto err_m2m_r3;
  1254. }
  1255. v4l2_info(v4l2_dev,
  1256. "FIMC m2m driver registered as /dev/video%d\n", vfd->num);
  1257. return 0;
  1258. err_m2m_r3:
  1259. v4l2_m2m_release(fimc->m2m.m2m_dev);
  1260. err_m2m_r2:
  1261. video_device_release(fimc->m2m.vfd);
  1262. err_m2m_r1:
  1263. v4l2_device_unregister(v4l2_dev);
  1264. return ret;
  1265. }
  1266. static void fimc_unregister_m2m_device(struct fimc_dev *fimc)
  1267. {
  1268. if (fimc) {
  1269. v4l2_m2m_release(fimc->m2m.m2m_dev);
  1270. video_unregister_device(fimc->m2m.vfd);
  1271. v4l2_device_unregister(&fimc->m2m.v4l2_dev);
  1272. }
  1273. }
  1274. static void fimc_clk_release(struct fimc_dev *fimc)
  1275. {
  1276. int i;
  1277. for (i = 0; i < fimc->num_clocks; i++) {
  1278. if (fimc->clock[i]) {
  1279. clk_disable(fimc->clock[i]);
  1280. clk_put(fimc->clock[i]);
  1281. }
  1282. }
  1283. }
  1284. static int fimc_clk_get(struct fimc_dev *fimc)
  1285. {
  1286. int i;
  1287. for (i = 0; i < fimc->num_clocks; i++) {
  1288. fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);
  1289. if (!IS_ERR_OR_NULL(fimc->clock[i])) {
  1290. clk_enable(fimc->clock[i]);
  1291. continue;
  1292. }
  1293. dev_err(&fimc->pdev->dev, "failed to get fimc clock: %s\n",
  1294. fimc_clocks[i]);
  1295. return -ENXIO;
  1296. }
  1297. return 0;
  1298. }
  1299. static int fimc_probe(struct platform_device *pdev)
  1300. {
  1301. struct fimc_dev *fimc;
  1302. struct resource *res;
  1303. struct samsung_fimc_driverdata *drv_data;
  1304. int ret = 0;
  1305. int cap_input_index = -1;
  1306. dev_dbg(&pdev->dev, "%s():\n", __func__);
  1307. drv_data = (struct samsung_fimc_driverdata *)
  1308. platform_get_device_id(pdev)->driver_data;
  1309. if (pdev->id >= drv_data->num_entities) {
  1310. dev_err(&pdev->dev, "Invalid platform device id: %d\n",
  1311. pdev->id);
  1312. return -EINVAL;
  1313. }
  1314. fimc = kzalloc(sizeof(struct fimc_dev), GFP_KERNEL);
  1315. if (!fimc)
  1316. return -ENOMEM;
  1317. fimc->id = pdev->id;
  1318. fimc->variant = drv_data->variant[fimc->id];
  1319. fimc->pdev = pdev;
  1320. fimc->pdata = pdev->dev.platform_data;
  1321. fimc->state = ST_IDLE;
  1322. init_waitqueue_head(&fimc->irq_queue);
  1323. spin_lock_init(&fimc->slock);
  1324. mutex_init(&fimc->lock);
  1325. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1326. if (!res) {
  1327. dev_err(&pdev->dev, "failed to find the registers\n");
  1328. ret = -ENOENT;
  1329. goto err_info;
  1330. }
  1331. fimc->regs_res = request_mem_region(res->start, resource_size(res),
  1332. dev_name(&pdev->dev));
  1333. if (!fimc->regs_res) {
  1334. dev_err(&pdev->dev, "failed to obtain register region\n");
  1335. ret = -ENOENT;
  1336. goto err_info;
  1337. }
  1338. fimc->regs = ioremap(res->start, resource_size(res));
  1339. if (!fimc->regs) {
  1340. dev_err(&pdev->dev, "failed to map registers\n");
  1341. ret = -ENXIO;
  1342. goto err_req_region;
  1343. }
  1344. fimc->num_clocks = MAX_FIMC_CLOCKS - 1;
  1345. /*
  1346. * Check if vide capture node needs to be registered for this device
  1347. * instance.
  1348. */
  1349. if (fimc->pdata) {
  1350. int i;
  1351. for (i = 0; i < FIMC_MAX_CAMIF_CLIENTS; ++i)
  1352. if (fimc->pdata->isp_info[i])
  1353. break;
  1354. if (i < FIMC_MAX_CAMIF_CLIENTS) {
  1355. cap_input_index = i;
  1356. fimc->num_clocks++;
  1357. }
  1358. }
  1359. ret = fimc_clk_get(fimc);
  1360. if (ret)
  1361. goto err_regs_unmap;
  1362. clk_set_rate(fimc->clock[CLK_BUS], drv_data->lclk_frequency);
  1363. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1364. if (!res) {
  1365. dev_err(&pdev->dev, "failed to get IRQ resource\n");
  1366. ret = -ENXIO;
  1367. goto err_clk;
  1368. }
  1369. fimc->irq = res->start;
  1370. fimc_hw_reset(fimc);
  1371. ret = request_irq(fimc->irq, fimc_isr, 0, pdev->name, fimc);
  1372. if (ret) {
  1373. dev_err(&pdev->dev, "failed to install irq (%d)\n", ret);
  1374. goto err_clk;
  1375. }
  1376. /* Initialize contiguous memory allocator */
  1377. fimc->alloc_ctx = vb2_dma_contig_init_ctx(&fimc->pdev->dev);
  1378. if (IS_ERR(fimc->alloc_ctx)) {
  1379. ret = PTR_ERR(fimc->alloc_ctx);
  1380. goto err_irq;
  1381. }
  1382. ret = fimc_register_m2m_device(fimc);
  1383. if (ret)
  1384. goto err_irq;
  1385. /* At least one camera sensor is required to register capture node */
  1386. if (cap_input_index >= 0) {
  1387. ret = fimc_register_capture_device(fimc);
  1388. if (ret)
  1389. goto err_m2m;
  1390. clk_disable(fimc->clock[CLK_CAM]);
  1391. }
  1392. /*
  1393. * Exclude the additional output DMA address registers by masking
  1394. * them out on HW revisions that provide extended capabilites.
  1395. */
  1396. if (fimc->variant->out_buf_count > 4)
  1397. fimc_hw_set_dma_seq(fimc, 0xF);
  1398. dev_dbg(&pdev->dev, "%s(): fimc-%d registered successfully\n",
  1399. __func__, fimc->id);
  1400. return 0;
  1401. err_m2m:
  1402. fimc_unregister_m2m_device(fimc);
  1403. err_irq:
  1404. free_irq(fimc->irq, fimc);
  1405. err_clk:
  1406. fimc_clk_release(fimc);
  1407. err_regs_unmap:
  1408. iounmap(fimc->regs);
  1409. err_req_region:
  1410. release_resource(fimc->regs_res);
  1411. kfree(fimc->regs_res);
  1412. err_info:
  1413. kfree(fimc);
  1414. return ret;
  1415. }
  1416. static int __devexit fimc_remove(struct platform_device *pdev)
  1417. {
  1418. struct fimc_dev *fimc =
  1419. (struct fimc_dev *)platform_get_drvdata(pdev);
  1420. free_irq(fimc->irq, fimc);
  1421. fimc_hw_reset(fimc);
  1422. fimc_unregister_m2m_device(fimc);
  1423. fimc_unregister_capture_device(fimc);
  1424. fimc_clk_release(fimc);
  1425. vb2_dma_contig_cleanup_ctx(fimc->alloc_ctx);
  1426. iounmap(fimc->regs);
  1427. release_resource(fimc->regs_res);
  1428. kfree(fimc->regs_res);
  1429. kfree(fimc);
  1430. dev_info(&pdev->dev, "%s driver unloaded\n", pdev->name);
  1431. return 0;
  1432. }
  1433. /* Image pixel limits, similar across several FIMC HW revisions. */
  1434. static struct fimc_pix_limit s5p_pix_limit[3] = {
  1435. [0] = {
  1436. .scaler_en_w = 3264,
  1437. .scaler_dis_w = 8192,
  1438. .in_rot_en_h = 1920,
  1439. .in_rot_dis_w = 8192,
  1440. .out_rot_en_w = 1920,
  1441. .out_rot_dis_w = 4224,
  1442. },
  1443. [1] = {
  1444. .scaler_en_w = 4224,
  1445. .scaler_dis_w = 8192,
  1446. .in_rot_en_h = 1920,
  1447. .in_rot_dis_w = 8192,
  1448. .out_rot_en_w = 1920,
  1449. .out_rot_dis_w = 4224,
  1450. },
  1451. [2] = {
  1452. .scaler_en_w = 1920,
  1453. .scaler_dis_w = 8192,
  1454. .in_rot_en_h = 1280,
  1455. .in_rot_dis_w = 8192,
  1456. .out_rot_en_w = 1280,
  1457. .out_rot_dis_w = 1920,
  1458. },
  1459. };
  1460. static struct samsung_fimc_variant fimc0_variant_s5p = {
  1461. .has_inp_rot = 1,
  1462. .has_out_rot = 1,
  1463. .min_inp_pixsize = 16,
  1464. .min_out_pixsize = 16,
  1465. .hor_offs_align = 8,
  1466. .out_buf_count = 4,
  1467. .pix_limit = &s5p_pix_limit[0],
  1468. };
  1469. static struct samsung_fimc_variant fimc2_variant_s5p = {
  1470. .min_inp_pixsize = 16,
  1471. .min_out_pixsize = 16,
  1472. .hor_offs_align = 8,
  1473. .out_buf_count = 4,
  1474. .pix_limit = &s5p_pix_limit[1],
  1475. };
  1476. static struct samsung_fimc_variant fimc0_variant_s5pv210 = {
  1477. .pix_hoff = 1,
  1478. .has_inp_rot = 1,
  1479. .has_out_rot = 1,
  1480. .min_inp_pixsize = 16,
  1481. .min_out_pixsize = 16,
  1482. .hor_offs_align = 8,
  1483. .out_buf_count = 4,
  1484. .pix_limit = &s5p_pix_limit[1],
  1485. };
  1486. static struct samsung_fimc_variant fimc1_variant_s5pv210 = {
  1487. .pix_hoff = 1,
  1488. .has_inp_rot = 1,
  1489. .has_out_rot = 1,
  1490. .has_mainscaler_ext = 1,
  1491. .min_inp_pixsize = 16,
  1492. .min_out_pixsize = 16,
  1493. .hor_offs_align = 1,
  1494. .out_buf_count = 4,
  1495. .pix_limit = &s5p_pix_limit[2],
  1496. };
  1497. static struct samsung_fimc_variant fimc2_variant_s5pv210 = {
  1498. .pix_hoff = 1,
  1499. .min_inp_pixsize = 16,
  1500. .min_out_pixsize = 16,
  1501. .hor_offs_align = 8,
  1502. .out_buf_count = 4,
  1503. .pix_limit = &s5p_pix_limit[2],
  1504. };
  1505. static struct samsung_fimc_variant fimc0_variant_s5pv310 = {
  1506. .pix_hoff = 1,
  1507. .has_inp_rot = 1,
  1508. .has_out_rot = 1,
  1509. .has_cistatus2 = 1,
  1510. .has_mainscaler_ext = 1,
  1511. .min_inp_pixsize = 16,
  1512. .min_out_pixsize = 16,
  1513. .hor_offs_align = 1,
  1514. .out_buf_count = 32,
  1515. .pix_limit = &s5p_pix_limit[1],
  1516. };
  1517. static struct samsung_fimc_variant fimc2_variant_s5pv310 = {
  1518. .pix_hoff = 1,
  1519. .has_cistatus2 = 1,
  1520. .has_mainscaler_ext = 1,
  1521. .min_inp_pixsize = 16,
  1522. .min_out_pixsize = 16,
  1523. .hor_offs_align = 1,
  1524. .out_buf_count = 32,
  1525. .pix_limit = &s5p_pix_limit[2],
  1526. };
  1527. /* S5PC100 */
  1528. static struct samsung_fimc_driverdata fimc_drvdata_s5p = {
  1529. .variant = {
  1530. [0] = &fimc0_variant_s5p,
  1531. [1] = &fimc0_variant_s5p,
  1532. [2] = &fimc2_variant_s5p,
  1533. },
  1534. .num_entities = 3,
  1535. .lclk_frequency = 133000000UL,
  1536. };
  1537. /* S5PV210, S5PC110 */
  1538. static struct samsung_fimc_driverdata fimc_drvdata_s5pv210 = {
  1539. .variant = {
  1540. [0] = &fimc0_variant_s5pv210,
  1541. [1] = &fimc1_variant_s5pv210,
  1542. [2] = &fimc2_variant_s5pv210,
  1543. },
  1544. .num_entities = 3,
  1545. .lclk_frequency = 166000000UL,
  1546. };
  1547. /* S5PV310, S5PC210 */
  1548. static struct samsung_fimc_driverdata fimc_drvdata_s5pv310 = {
  1549. .variant = {
  1550. [0] = &fimc0_variant_s5pv310,
  1551. [1] = &fimc0_variant_s5pv310,
  1552. [2] = &fimc0_variant_s5pv310,
  1553. [3] = &fimc2_variant_s5pv310,
  1554. },
  1555. .num_entities = 4,
  1556. .lclk_frequency = 166000000UL,
  1557. };
  1558. static struct platform_device_id fimc_driver_ids[] = {
  1559. {
  1560. .name = "s5p-fimc",
  1561. .driver_data = (unsigned long)&fimc_drvdata_s5p,
  1562. }, {
  1563. .name = "s5pv210-fimc",
  1564. .driver_data = (unsigned long)&fimc_drvdata_s5pv210,
  1565. }, {
  1566. .name = "s5pv310-fimc",
  1567. .driver_data = (unsigned long)&fimc_drvdata_s5pv310,
  1568. },
  1569. {},
  1570. };
  1571. MODULE_DEVICE_TABLE(platform, fimc_driver_ids);
  1572. static struct platform_driver fimc_driver = {
  1573. .probe = fimc_probe,
  1574. .remove = __devexit_p(fimc_remove),
  1575. .id_table = fimc_driver_ids,
  1576. .driver = {
  1577. .name = MODULE_NAME,
  1578. .owner = THIS_MODULE,
  1579. }
  1580. };
  1581. static int __init fimc_init(void)
  1582. {
  1583. int ret = platform_driver_register(&fimc_driver);
  1584. if (ret)
  1585. err("platform_driver_register failed: %d\n", ret);
  1586. return ret;
  1587. }
  1588. static void __exit fimc_exit(void)
  1589. {
  1590. platform_driver_unregister(&fimc_driver);
  1591. }
  1592. module_init(fimc_init);
  1593. module_exit(fimc_exit);
  1594. MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
  1595. MODULE_DESCRIPTION("S5P FIMC camera host interface/video postprocessor driver");
  1596. MODULE_LICENSE("GPL");