Kconfig 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CPU_PM if (SUSPEND || CPU_IDLE)
  11. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  12. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  13. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  14. select GENERIC_IRQ_PROBE
  15. select GENERIC_IRQ_SHOW
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SMP_IDLE_THREAD
  18. select GENERIC_STRNCPY_FROM_USER
  19. select GENERIC_STRNLEN_USER
  20. select HARDIRQS_SW_RESEND
  21. select HAVE_AOUT
  22. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  23. select HAVE_ARCH_KGDB
  24. select HAVE_ARCH_SECCOMP_FILTER
  25. select HAVE_ARCH_TRACEHOOK
  26. select HAVE_BPF_JIT
  27. select HAVE_C_RECORDMCOUNT
  28. select HAVE_DEBUG_KMEMLEAK
  29. select HAVE_DMA_API_DEBUG
  30. select HAVE_DMA_ATTRS
  31. select HAVE_DMA_CONTIGUOUS if MMU
  32. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  33. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  34. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  35. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  36. select HAVE_GENERIC_DMA_COHERENT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  39. select HAVE_IDE if PCI || ISA || PCMCIA
  40. select HAVE_KERNEL_GZIP
  41. select HAVE_KERNEL_LZMA
  42. select HAVE_KERNEL_LZO
  43. select HAVE_KERNEL_XZ
  44. select HAVE_KPROBES if !XIP_KERNEL
  45. select HAVE_KRETPROBES if (HAVE_KPROBES)
  46. select HAVE_MEMBLOCK
  47. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  48. select HAVE_PERF_EVENTS
  49. select HAVE_REGS_AND_STACK_ACCESS_API
  50. select HAVE_SYSCALL_TRACEPOINTS
  51. select HAVE_UID16
  52. select HAVE_VIRT_TO_BUS
  53. select KTIME_SCALAR
  54. select PERF_USE_VMALLOC
  55. select RTC_LIB
  56. select SYS_SUPPORTS_APM_EMULATION
  57. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  58. select MODULES_USE_ELF_REL
  59. select CLONE_BACKWARDS
  60. select OLD_SIGSUSPEND3
  61. select OLD_SIGACTION
  62. help
  63. The ARM series is a line of low-power-consumption RISC chip designs
  64. licensed by ARM Ltd and targeted at embedded applications and
  65. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  66. manufactured, but legacy ARM-based PC hardware remains popular in
  67. Europe. There is an ARM Linux project with a web page at
  68. <http://www.arm.linux.org.uk/>.
  69. config ARM_HAS_SG_CHAIN
  70. bool
  71. config NEED_SG_DMA_LENGTH
  72. bool
  73. config ARM_DMA_USE_IOMMU
  74. bool
  75. select ARM_HAS_SG_CHAIN
  76. select NEED_SG_DMA_LENGTH
  77. if ARM_DMA_USE_IOMMU
  78. config ARM_DMA_IOMMU_ALIGNMENT
  79. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  80. range 4 9
  81. default 8
  82. help
  83. DMA mapping framework by default aligns all buffers to the smallest
  84. PAGE_SIZE order which is greater than or equal to the requested buffer
  85. size. This works well for buffers up to a few hundreds kilobytes, but
  86. for larger buffers it just a waste of address space. Drivers which has
  87. relatively small addressing window (like 64Mib) might run out of
  88. virtual space with just a few allocations.
  89. With this parameter you can specify the maximum PAGE_SIZE order for
  90. DMA IOMMU buffers. Larger buffers will be aligned only to this
  91. specified order. The order is expressed as a power of two multiplied
  92. by the PAGE_SIZE.
  93. endif
  94. config HAVE_PWM
  95. bool
  96. config MIGHT_HAVE_PCI
  97. bool
  98. config SYS_SUPPORTS_APM_EMULATION
  99. bool
  100. config GENERIC_GPIO
  101. bool
  102. config HAVE_TCM
  103. bool
  104. select GENERIC_ALLOCATOR
  105. config HAVE_PROC_CPU
  106. bool
  107. config NO_IOPORT
  108. bool
  109. config EISA
  110. bool
  111. ---help---
  112. The Extended Industry Standard Architecture (EISA) bus was
  113. developed as an open alternative to the IBM MicroChannel bus.
  114. The EISA bus provided some of the features of the IBM MicroChannel
  115. bus while maintaining backward compatibility with cards made for
  116. the older ISA bus. The EISA bus saw limited use between 1988 and
  117. 1995 when it was made obsolete by the PCI bus.
  118. Say Y here if you are building a kernel for an EISA-based machine.
  119. Otherwise, say N.
  120. config SBUS
  121. bool
  122. config STACKTRACE_SUPPORT
  123. bool
  124. default y
  125. config HAVE_LATENCYTOP_SUPPORT
  126. bool
  127. depends on !SMP
  128. default y
  129. config LOCKDEP_SUPPORT
  130. bool
  131. default y
  132. config TRACE_IRQFLAGS_SUPPORT
  133. bool
  134. default y
  135. config RWSEM_GENERIC_SPINLOCK
  136. bool
  137. default y
  138. config RWSEM_XCHGADD_ALGORITHM
  139. bool
  140. config ARCH_HAS_ILOG2_U32
  141. bool
  142. config ARCH_HAS_ILOG2_U64
  143. bool
  144. config ARCH_HAS_CPUFREQ
  145. bool
  146. help
  147. Internal node to signify that the ARCH has CPUFREQ support
  148. and that the relevant menu configurations are displayed for
  149. it.
  150. config GENERIC_HWEIGHT
  151. bool
  152. default y
  153. config GENERIC_CALIBRATE_DELAY
  154. bool
  155. default y
  156. config ARCH_MAY_HAVE_PC_FDC
  157. bool
  158. config ZONE_DMA
  159. bool
  160. config NEED_DMA_MAP_STATE
  161. def_bool y
  162. config ARCH_HAS_DMA_SET_COHERENT_MASK
  163. bool
  164. config GENERIC_ISA_DMA
  165. bool
  166. config FIQ
  167. bool
  168. config NEED_RET_TO_USER
  169. bool
  170. config ARCH_MTD_XIP
  171. bool
  172. config VECTORS_BASE
  173. hex
  174. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  175. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  176. default 0x00000000
  177. help
  178. The base address of exception vectors.
  179. config ARM_PATCH_PHYS_VIRT
  180. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  181. default y
  182. depends on !XIP_KERNEL && MMU
  183. depends on !ARCH_REALVIEW || !SPARSEMEM
  184. help
  185. Patch phys-to-virt and virt-to-phys translation functions at
  186. boot and module load time according to the position of the
  187. kernel in system memory.
  188. This can only be used with non-XIP MMU kernels where the base
  189. of physical memory is at a 16MB boundary.
  190. Only disable this option if you know that you do not require
  191. this feature (eg, building a kernel for a single machine) and
  192. you need to shrink the kernel to the minimal size.
  193. config NEED_MACH_GPIO_H
  194. bool
  195. help
  196. Select this when mach/gpio.h is required to provide special
  197. definitions for this platform. The need for mach/gpio.h should
  198. be avoided when possible.
  199. config NEED_MACH_IO_H
  200. bool
  201. help
  202. Select this when mach/io.h is required to provide special
  203. definitions for this platform. The need for mach/io.h should
  204. be avoided when possible.
  205. config NEED_MACH_MEMORY_H
  206. bool
  207. help
  208. Select this when mach/memory.h is required to provide special
  209. definitions for this platform. The need for mach/memory.h should
  210. be avoided when possible.
  211. config PHYS_OFFSET
  212. hex "Physical address of main memory" if MMU
  213. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  214. default DRAM_BASE if !MMU
  215. help
  216. Please provide the physical address corresponding to the
  217. location of main memory in your system.
  218. config GENERIC_BUG
  219. def_bool y
  220. depends on BUG
  221. source "init/Kconfig"
  222. source "kernel/Kconfig.freezer"
  223. menu "System Type"
  224. config MMU
  225. bool "MMU-based Paged Memory Management Support"
  226. default y
  227. help
  228. Select if you want MMU-based virtualised addressing space
  229. support by paged memory management. If unsure, say 'Y'.
  230. #
  231. # The "ARM system type" choice list is ordered alphabetically by option
  232. # text. Please add new entries in the option alphabetic order.
  233. #
  234. choice
  235. prompt "ARM system type"
  236. default ARCH_VERSATILE if !MMU
  237. default ARCH_MULTIPLATFORM if MMU
  238. config ARCH_MULTIPLATFORM
  239. bool "Allow multiple platforms to be selected"
  240. depends on MMU
  241. select ARM_PATCH_PHYS_VIRT
  242. select AUTO_ZRELADDR
  243. select COMMON_CLK
  244. select MULTI_IRQ_HANDLER
  245. select SPARSE_IRQ
  246. select USE_OF
  247. config ARCH_INTEGRATOR
  248. bool "ARM Ltd. Integrator family"
  249. select ARCH_HAS_CPUFREQ
  250. select ARM_AMBA
  251. select COMMON_CLK
  252. select COMMON_CLK_VERSATILE
  253. select GENERIC_CLOCKEVENTS
  254. select HAVE_TCM
  255. select ICST
  256. select MULTI_IRQ_HANDLER
  257. select NEED_MACH_MEMORY_H
  258. select PLAT_VERSATILE
  259. select SPARSE_IRQ
  260. select VERSATILE_FPGA_IRQ
  261. help
  262. Support for ARM's Integrator platform.
  263. config ARCH_REALVIEW
  264. bool "ARM Ltd. RealView family"
  265. select ARCH_WANT_OPTIONAL_GPIOLIB
  266. select ARM_AMBA
  267. select ARM_TIMER_SP804
  268. select COMMON_CLK
  269. select COMMON_CLK_VERSATILE
  270. select GENERIC_CLOCKEVENTS
  271. select GPIO_PL061 if GPIOLIB
  272. select ICST
  273. select NEED_MACH_MEMORY_H
  274. select PLAT_VERSATILE
  275. select PLAT_VERSATILE_CLCD
  276. help
  277. This enables support for ARM Ltd RealView boards.
  278. config ARCH_VERSATILE
  279. bool "ARM Ltd. Versatile family"
  280. select ARCH_WANT_OPTIONAL_GPIOLIB
  281. select ARM_AMBA
  282. select ARM_TIMER_SP804
  283. select ARM_VIC
  284. select CLKDEV_LOOKUP
  285. select GENERIC_CLOCKEVENTS
  286. select HAVE_MACH_CLKDEV
  287. select ICST
  288. select PLAT_VERSATILE
  289. select PLAT_VERSATILE_CLCD
  290. select PLAT_VERSATILE_CLOCK
  291. select VERSATILE_FPGA_IRQ
  292. help
  293. This enables support for ARM Ltd Versatile board.
  294. config ARCH_AT91
  295. bool "Atmel AT91"
  296. select ARCH_REQUIRE_GPIOLIB
  297. select CLKDEV_LOOKUP
  298. select HAVE_CLK
  299. select IRQ_DOMAIN
  300. select NEED_MACH_GPIO_H
  301. select NEED_MACH_IO_H if PCCARD
  302. select PINCTRL
  303. select PINCTRL_AT91 if USE_OF
  304. help
  305. This enables support for systems based on Atmel
  306. AT91RM9200 and AT91SAM9* processors.
  307. config ARCH_BCM2835
  308. bool "Broadcom BCM2835 family"
  309. select ARCH_REQUIRE_GPIOLIB
  310. select ARM_AMBA
  311. select ARM_ERRATA_411920
  312. select ARM_TIMER_SP804
  313. select CLKDEV_LOOKUP
  314. select CLKSRC_OF
  315. select COMMON_CLK
  316. select CPU_V6
  317. select GENERIC_CLOCKEVENTS
  318. select MULTI_IRQ_HANDLER
  319. select PINCTRL
  320. select PINCTRL_BCM2835
  321. select SPARSE_IRQ
  322. select USE_OF
  323. help
  324. This enables support for the Broadcom BCM2835 SoC. This SoC is
  325. use in the Raspberry Pi, and Roku 2 devices.
  326. config ARCH_CNS3XXX
  327. bool "Cavium Networks CNS3XXX family"
  328. select ARM_GIC
  329. select CPU_V6K
  330. select GENERIC_CLOCKEVENTS
  331. select MIGHT_HAVE_CACHE_L2X0
  332. select MIGHT_HAVE_PCI
  333. select PCI_DOMAINS if PCI
  334. help
  335. Support for Cavium Networks CNS3XXX platform.
  336. config ARCH_CLPS711X
  337. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  338. select ARCH_REQUIRE_GPIOLIB
  339. select AUTO_ZRELADDR
  340. select CLKDEV_LOOKUP
  341. select COMMON_CLK
  342. select CPU_ARM720T
  343. select GENERIC_CLOCKEVENTS
  344. select MULTI_IRQ_HANDLER
  345. select NEED_MACH_MEMORY_H
  346. select SPARSE_IRQ
  347. help
  348. Support for Cirrus Logic 711x/721x/731x based boards.
  349. config ARCH_GEMINI
  350. bool "Cortina Systems Gemini"
  351. select ARCH_REQUIRE_GPIOLIB
  352. select ARCH_USES_GETTIMEOFFSET
  353. select CPU_FA526
  354. help
  355. Support for the Cortina Systems Gemini family SoCs
  356. config ARCH_SIRF
  357. bool "CSR SiRF"
  358. select ARCH_REQUIRE_GPIOLIB
  359. select AUTO_ZRELADDR
  360. select COMMON_CLK
  361. select GENERIC_CLOCKEVENTS
  362. select GENERIC_IRQ_CHIP
  363. select MIGHT_HAVE_CACHE_L2X0
  364. select NO_IOPORT
  365. select PINCTRL
  366. select PINCTRL_SIRF
  367. select USE_OF
  368. help
  369. Support for CSR SiRFprimaII/Marco/Polo platforms
  370. config ARCH_EBSA110
  371. bool "EBSA-110"
  372. select ARCH_USES_GETTIMEOFFSET
  373. select CPU_SA110
  374. select ISA
  375. select NEED_MACH_IO_H
  376. select NEED_MACH_MEMORY_H
  377. select NO_IOPORT
  378. help
  379. This is an evaluation board for the StrongARM processor available
  380. from Digital. It has limited hardware on-board, including an
  381. Ethernet interface, two PCMCIA sockets, two serial ports and a
  382. parallel port.
  383. config ARCH_EP93XX
  384. bool "EP93xx-based"
  385. select ARCH_HAS_HOLES_MEMORYMODEL
  386. select ARCH_REQUIRE_GPIOLIB
  387. select ARCH_USES_GETTIMEOFFSET
  388. select ARM_AMBA
  389. select ARM_VIC
  390. select CLKDEV_LOOKUP
  391. select CPU_ARM920T
  392. select NEED_MACH_MEMORY_H
  393. help
  394. This enables support for the Cirrus EP93xx series of CPUs.
  395. config ARCH_FOOTBRIDGE
  396. bool "FootBridge"
  397. select CPU_SA110
  398. select FOOTBRIDGE
  399. select GENERIC_CLOCKEVENTS
  400. select HAVE_IDE
  401. select NEED_MACH_IO_H if !MMU
  402. select NEED_MACH_MEMORY_H
  403. help
  404. Support for systems based on the DC21285 companion chip
  405. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  406. config ARCH_MXS
  407. bool "Freescale MXS-based"
  408. select ARCH_REQUIRE_GPIOLIB
  409. select CLKDEV_LOOKUP
  410. select CLKSRC_MMIO
  411. select COMMON_CLK
  412. select GENERIC_CLOCKEVENTS
  413. select HAVE_CLK_PREPARE
  414. select MULTI_IRQ_HANDLER
  415. select PINCTRL
  416. select SPARSE_IRQ
  417. select USE_OF
  418. help
  419. Support for Freescale MXS-based family of processors
  420. config ARCH_NETX
  421. bool "Hilscher NetX based"
  422. select ARM_VIC
  423. select CLKSRC_MMIO
  424. select CPU_ARM926T
  425. select GENERIC_CLOCKEVENTS
  426. help
  427. This enables support for systems based on the Hilscher NetX Soc
  428. config ARCH_H720X
  429. bool "Hynix HMS720x-based"
  430. select ARCH_USES_GETTIMEOFFSET
  431. select CPU_ARM720T
  432. select ISA_DMA_API
  433. help
  434. This enables support for systems based on the Hynix HMS720x
  435. config ARCH_IOP13XX
  436. bool "IOP13xx-based"
  437. depends on MMU
  438. select ARCH_SUPPORTS_MSI
  439. select CPU_XSC3
  440. select NEED_MACH_MEMORY_H
  441. select NEED_RET_TO_USER
  442. select PCI
  443. select PLAT_IOP
  444. select VMSPLIT_1G
  445. help
  446. Support for Intel's IOP13XX (XScale) family of processors.
  447. config ARCH_IOP32X
  448. bool "IOP32x-based"
  449. depends on MMU
  450. select ARCH_REQUIRE_GPIOLIB
  451. select CPU_XSCALE
  452. select NEED_MACH_GPIO_H
  453. select NEED_RET_TO_USER
  454. select PCI
  455. select PLAT_IOP
  456. help
  457. Support for Intel's 80219 and IOP32X (XScale) family of
  458. processors.
  459. config ARCH_IOP33X
  460. bool "IOP33x-based"
  461. depends on MMU
  462. select ARCH_REQUIRE_GPIOLIB
  463. select CPU_XSCALE
  464. select NEED_MACH_GPIO_H
  465. select NEED_RET_TO_USER
  466. select PCI
  467. select PLAT_IOP
  468. help
  469. Support for Intel's IOP33X (XScale) family of processors.
  470. config ARCH_IXP4XX
  471. bool "IXP4xx-based"
  472. depends on MMU
  473. select ARCH_HAS_DMA_SET_COHERENT_MASK
  474. select ARCH_REQUIRE_GPIOLIB
  475. select CLKSRC_MMIO
  476. select CPU_XSCALE
  477. select DMABOUNCE if PCI
  478. select GENERIC_CLOCKEVENTS
  479. select MIGHT_HAVE_PCI
  480. select NEED_MACH_IO_H
  481. help
  482. Support for Intel's IXP4XX (XScale) family of processors.
  483. config ARCH_DOVE
  484. bool "Marvell Dove"
  485. select ARCH_REQUIRE_GPIOLIB
  486. select COMMON_CLK_DOVE
  487. select CPU_V7
  488. select GENERIC_CLOCKEVENTS
  489. select MIGHT_HAVE_PCI
  490. select PINCTRL
  491. select PINCTRL_DOVE
  492. select PLAT_ORION_LEGACY
  493. select USB_ARCH_HAS_EHCI
  494. help
  495. Support for the Marvell Dove SoC 88AP510
  496. config ARCH_KIRKWOOD
  497. bool "Marvell Kirkwood"
  498. select ARCH_REQUIRE_GPIOLIB
  499. select CPU_FEROCEON
  500. select GENERIC_CLOCKEVENTS
  501. select PCI
  502. select PCI_QUIRKS
  503. select PINCTRL
  504. select PINCTRL_KIRKWOOD
  505. select PLAT_ORION_LEGACY
  506. help
  507. Support for the following Marvell Kirkwood series SoCs:
  508. 88F6180, 88F6192 and 88F6281.
  509. config ARCH_MV78XX0
  510. bool "Marvell MV78xx0"
  511. select ARCH_REQUIRE_GPIOLIB
  512. select CPU_FEROCEON
  513. select GENERIC_CLOCKEVENTS
  514. select PCI
  515. select PLAT_ORION_LEGACY
  516. help
  517. Support for the following Marvell MV78xx0 series SoCs:
  518. MV781x0, MV782x0.
  519. config ARCH_ORION5X
  520. bool "Marvell Orion"
  521. depends on MMU
  522. select ARCH_REQUIRE_GPIOLIB
  523. select CPU_FEROCEON
  524. select GENERIC_CLOCKEVENTS
  525. select PCI
  526. select PLAT_ORION_LEGACY
  527. help
  528. Support for the following Marvell Orion 5x series SoCs:
  529. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  530. Orion-2 (5281), Orion-1-90 (6183).
  531. config ARCH_MMP
  532. bool "Marvell PXA168/910/MMP2"
  533. depends on MMU
  534. select ARCH_REQUIRE_GPIOLIB
  535. select CLKDEV_LOOKUP
  536. select GENERIC_ALLOCATOR
  537. select GENERIC_CLOCKEVENTS
  538. select GPIO_PXA
  539. select IRQ_DOMAIN
  540. select NEED_MACH_GPIO_H
  541. select PINCTRL
  542. select PLAT_PXA
  543. select SPARSE_IRQ
  544. help
  545. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  546. config ARCH_KS8695
  547. bool "Micrel/Kendin KS8695"
  548. select ARCH_REQUIRE_GPIOLIB
  549. select CLKSRC_MMIO
  550. select CPU_ARM922T
  551. select GENERIC_CLOCKEVENTS
  552. select NEED_MACH_MEMORY_H
  553. help
  554. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  555. System-on-Chip devices.
  556. config ARCH_W90X900
  557. bool "Nuvoton W90X900 CPU"
  558. select ARCH_REQUIRE_GPIOLIB
  559. select CLKDEV_LOOKUP
  560. select CLKSRC_MMIO
  561. select CPU_ARM926T
  562. select GENERIC_CLOCKEVENTS
  563. help
  564. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  565. At present, the w90x900 has been renamed nuc900, regarding
  566. the ARM series product line, you can login the following
  567. link address to know more.
  568. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  569. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  570. config ARCH_LPC32XX
  571. bool "NXP LPC32XX"
  572. select ARCH_REQUIRE_GPIOLIB
  573. select ARM_AMBA
  574. select CLKDEV_LOOKUP
  575. select CLKSRC_MMIO
  576. select CPU_ARM926T
  577. select GENERIC_CLOCKEVENTS
  578. select HAVE_IDE
  579. select HAVE_PWM
  580. select USB_ARCH_HAS_OHCI
  581. select USE_OF
  582. help
  583. Support for the NXP LPC32XX family of processors
  584. config ARCH_TEGRA
  585. bool "NVIDIA Tegra"
  586. select ARCH_HAS_CPUFREQ
  587. select ARCH_REQUIRE_GPIOLIB
  588. select CLKDEV_LOOKUP
  589. select CLKSRC_MMIO
  590. select CLKSRC_OF
  591. select COMMON_CLK
  592. select GENERIC_CLOCKEVENTS
  593. select HAVE_CLK
  594. select HAVE_SMP
  595. select MIGHT_HAVE_CACHE_L2X0
  596. select SPARSE_IRQ
  597. select USE_OF
  598. help
  599. This enables support for NVIDIA Tegra based systems (Tegra APX,
  600. Tegra 6xx and Tegra 2 series).
  601. config ARCH_PXA
  602. bool "PXA2xx/PXA3xx-based"
  603. depends on MMU
  604. select ARCH_HAS_CPUFREQ
  605. select ARCH_MTD_XIP
  606. select ARCH_REQUIRE_GPIOLIB
  607. select ARM_CPU_SUSPEND if PM
  608. select AUTO_ZRELADDR
  609. select CLKDEV_LOOKUP
  610. select CLKSRC_MMIO
  611. select GENERIC_CLOCKEVENTS
  612. select GPIO_PXA
  613. select HAVE_IDE
  614. select MULTI_IRQ_HANDLER
  615. select NEED_MACH_GPIO_H
  616. select PLAT_PXA
  617. select SPARSE_IRQ
  618. help
  619. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  620. config ARCH_MSM
  621. bool "Qualcomm MSM"
  622. select ARCH_REQUIRE_GPIOLIB
  623. select CLKDEV_LOOKUP
  624. select GENERIC_CLOCKEVENTS
  625. select HAVE_CLK
  626. help
  627. Support for Qualcomm MSM/QSD based systems. This runs on the
  628. apps processor of the MSM/QSD and depends on a shared memory
  629. interface to the modem processor which runs the baseband
  630. stack and controls some vital subsystems
  631. (clock and power control, etc).
  632. config ARCH_SHMOBILE
  633. bool "Renesas SH-Mobile / R-Mobile"
  634. select CLKDEV_LOOKUP
  635. select GENERIC_CLOCKEVENTS
  636. select HAVE_CLK
  637. select HAVE_MACH_CLKDEV
  638. select HAVE_SMP
  639. select MIGHT_HAVE_CACHE_L2X0
  640. select MULTI_IRQ_HANDLER
  641. select NEED_MACH_MEMORY_H
  642. select NO_IOPORT
  643. select PINCTRL
  644. select PM_GENERIC_DOMAINS if PM
  645. select SPARSE_IRQ
  646. help
  647. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  648. config ARCH_RPC
  649. bool "RiscPC"
  650. select ARCH_ACORN
  651. select ARCH_MAY_HAVE_PC_FDC
  652. select ARCH_SPARSEMEM_ENABLE
  653. select ARCH_USES_GETTIMEOFFSET
  654. select FIQ
  655. select HAVE_IDE
  656. select HAVE_PATA_PLATFORM
  657. select ISA_DMA_API
  658. select NEED_MACH_IO_H
  659. select NEED_MACH_MEMORY_H
  660. select NO_IOPORT
  661. help
  662. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  663. CD-ROM interface, serial and parallel port, and the floppy drive.
  664. config ARCH_SA1100
  665. bool "SA1100-based"
  666. select ARCH_HAS_CPUFREQ
  667. select ARCH_MTD_XIP
  668. select ARCH_REQUIRE_GPIOLIB
  669. select ARCH_SPARSEMEM_ENABLE
  670. select CLKDEV_LOOKUP
  671. select CLKSRC_MMIO
  672. select CPU_FREQ
  673. select CPU_SA1100
  674. select GENERIC_CLOCKEVENTS
  675. select HAVE_IDE
  676. select ISA
  677. select NEED_MACH_GPIO_H
  678. select NEED_MACH_MEMORY_H
  679. select SPARSE_IRQ
  680. help
  681. Support for StrongARM 11x0 based boards.
  682. config ARCH_S3C24XX
  683. bool "Samsung S3C24XX SoCs"
  684. select ARCH_HAS_CPUFREQ
  685. select CLKDEV_LOOKUP
  686. select CLKSRC_MMIO
  687. select GENERIC_CLOCKEVENTS
  688. select GENERIC_GPIO
  689. select HAVE_CLK
  690. select HAVE_S3C2410_I2C if I2C
  691. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  692. select HAVE_S3C_RTC if RTC_CLASS
  693. select NEED_MACH_GPIO_H
  694. select NEED_MACH_IO_H
  695. help
  696. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  697. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  698. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  699. Samsung SMDK2410 development board (and derivatives).
  700. config ARCH_S3C64XX
  701. bool "Samsung S3C64XX"
  702. select ARCH_HAS_CPUFREQ
  703. select ARCH_REQUIRE_GPIOLIB
  704. select ARM_VIC
  705. select CLKDEV_LOOKUP
  706. select CLKSRC_MMIO
  707. select CPU_V6
  708. select GENERIC_CLOCKEVENTS
  709. select HAVE_CLK
  710. select HAVE_S3C2410_I2C if I2C
  711. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  712. select HAVE_TCM
  713. select NEED_MACH_GPIO_H
  714. select NO_IOPORT
  715. select PLAT_SAMSUNG
  716. select S3C_DEV_NAND
  717. select S3C_GPIO_TRACK
  718. select SAMSUNG_CLKSRC
  719. select SAMSUNG_GPIOLIB_4BIT
  720. select SAMSUNG_IRQ_VIC_TIMER
  721. select USB_ARCH_HAS_OHCI
  722. help
  723. Samsung S3C64XX series based systems
  724. config ARCH_S5P64X0
  725. bool "Samsung S5P6440 S5P6450"
  726. select CLKDEV_LOOKUP
  727. select CLKSRC_MMIO
  728. select CPU_V6
  729. select GENERIC_CLOCKEVENTS
  730. select HAVE_CLK
  731. select HAVE_S3C2410_I2C if I2C
  732. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  733. select HAVE_S3C_RTC if RTC_CLASS
  734. select NEED_MACH_GPIO_H
  735. help
  736. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  737. SMDK6450.
  738. config ARCH_S5PC100
  739. bool "Samsung S5PC100"
  740. select CLKDEV_LOOKUP
  741. select CLKSRC_MMIO
  742. select CPU_V7
  743. select GENERIC_CLOCKEVENTS
  744. select GENERIC_GPIO
  745. select HAVE_CLK
  746. select HAVE_S3C2410_I2C if I2C
  747. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  748. select HAVE_S3C_RTC if RTC_CLASS
  749. select NEED_MACH_GPIO_H
  750. help
  751. Samsung S5PC100 series based systems
  752. config ARCH_S5PV210
  753. bool "Samsung S5PV210/S5PC110"
  754. select ARCH_HAS_CPUFREQ
  755. select ARCH_HAS_HOLES_MEMORYMODEL
  756. select ARCH_SPARSEMEM_ENABLE
  757. select CLKDEV_LOOKUP
  758. select CLKSRC_MMIO
  759. select CPU_V7
  760. select GENERIC_CLOCKEVENTS
  761. select HAVE_CLK
  762. select HAVE_S3C2410_I2C if I2C
  763. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  764. select HAVE_S3C_RTC if RTC_CLASS
  765. select NEED_MACH_GPIO_H
  766. select NEED_MACH_MEMORY_H
  767. help
  768. Samsung S5PV210/S5PC110 series based systems
  769. config ARCH_EXYNOS
  770. bool "Samsung EXYNOS"
  771. select ARCH_HAS_CPUFREQ
  772. select ARCH_HAS_HOLES_MEMORYMODEL
  773. select ARCH_SPARSEMEM_ENABLE
  774. select CLKDEV_LOOKUP
  775. select CPU_V7
  776. select GENERIC_CLOCKEVENTS
  777. select HAVE_CLK
  778. select HAVE_S3C2410_I2C if I2C
  779. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  780. select HAVE_S3C_RTC if RTC_CLASS
  781. select NEED_MACH_GPIO_H
  782. select NEED_MACH_MEMORY_H
  783. help
  784. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  785. config ARCH_SHARK
  786. bool "Shark"
  787. select ARCH_USES_GETTIMEOFFSET
  788. select CPU_SA110
  789. select ISA
  790. select ISA_DMA
  791. select NEED_MACH_MEMORY_H
  792. select PCI
  793. select ZONE_DMA
  794. help
  795. Support for the StrongARM based Digital DNARD machine, also known
  796. as "Shark" (<http://www.shark-linux.de/shark.html>).
  797. config ARCH_U300
  798. bool "ST-Ericsson U300 Series"
  799. depends on MMU
  800. select ARCH_REQUIRE_GPIOLIB
  801. select ARM_AMBA
  802. select ARM_PATCH_PHYS_VIRT
  803. select ARM_VIC
  804. select CLKDEV_LOOKUP
  805. select CLKSRC_MMIO
  806. select COMMON_CLK
  807. select CPU_ARM926T
  808. select GENERIC_CLOCKEVENTS
  809. select HAVE_TCM
  810. select SPARSE_IRQ
  811. help
  812. Support for ST-Ericsson U300 series mobile platforms.
  813. config ARCH_U8500
  814. bool "ST-Ericsson U8500 Series"
  815. depends on MMU
  816. select ARCH_HAS_CPUFREQ
  817. select ARCH_REQUIRE_GPIOLIB
  818. select ARM_AMBA
  819. select CLKDEV_LOOKUP
  820. select CPU_V7
  821. select GENERIC_CLOCKEVENTS
  822. select HAVE_SMP
  823. select MIGHT_HAVE_CACHE_L2X0
  824. select SPARSE_IRQ
  825. help
  826. Support for ST-Ericsson's Ux500 architecture
  827. config ARCH_NOMADIK
  828. bool "STMicroelectronics Nomadik"
  829. select ARCH_REQUIRE_GPIOLIB
  830. select ARM_AMBA
  831. select ARM_VIC
  832. select CLKSRC_NOMADIK_MTU
  833. select COMMON_CLK
  834. select CPU_ARM926T
  835. select GENERIC_CLOCKEVENTS
  836. select MIGHT_HAVE_CACHE_L2X0
  837. select USE_OF
  838. select PINCTRL
  839. select PINCTRL_STN8815
  840. select SPARSE_IRQ
  841. help
  842. Support for the Nomadik platform by ST-Ericsson
  843. config PLAT_SPEAR
  844. bool "ST SPEAr"
  845. select ARCH_HAS_CPUFREQ
  846. select ARCH_REQUIRE_GPIOLIB
  847. select ARM_AMBA
  848. select CLKDEV_LOOKUP
  849. select CLKSRC_MMIO
  850. select COMMON_CLK
  851. select GENERIC_CLOCKEVENTS
  852. select HAVE_CLK
  853. help
  854. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  855. config ARCH_DAVINCI
  856. bool "TI DaVinci"
  857. select ARCH_HAS_HOLES_MEMORYMODEL
  858. select ARCH_REQUIRE_GPIOLIB
  859. select CLKDEV_LOOKUP
  860. select GENERIC_ALLOCATOR
  861. select GENERIC_CLOCKEVENTS
  862. select GENERIC_IRQ_CHIP
  863. select HAVE_IDE
  864. select NEED_MACH_GPIO_H
  865. select USE_OF
  866. select ZONE_DMA
  867. help
  868. Support for TI's DaVinci platform.
  869. config ARCH_OMAP1
  870. bool "TI OMAP1"
  871. depends on MMU
  872. select ARCH_HAS_CPUFREQ
  873. select ARCH_HAS_HOLES_MEMORYMODEL
  874. select ARCH_OMAP
  875. select ARCH_REQUIRE_GPIOLIB
  876. select CLKDEV_LOOKUP
  877. select CLKSRC_MMIO
  878. select GENERIC_CLOCKEVENTS
  879. select GENERIC_IRQ_CHIP
  880. select HAVE_CLK
  881. select HAVE_IDE
  882. select IRQ_DOMAIN
  883. select NEED_MACH_IO_H if PCCARD
  884. select NEED_MACH_MEMORY_H
  885. help
  886. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  887. endchoice
  888. menu "Multiple platform selection"
  889. depends on ARCH_MULTIPLATFORM
  890. comment "CPU Core family selection"
  891. config ARCH_MULTI_V4
  892. bool "ARMv4 based platforms (FA526, StrongARM)"
  893. depends on !ARCH_MULTI_V6_V7
  894. select ARCH_MULTI_V4_V5
  895. config ARCH_MULTI_V4T
  896. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  897. depends on !ARCH_MULTI_V6_V7
  898. select ARCH_MULTI_V4_V5
  899. config ARCH_MULTI_V5
  900. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  901. depends on !ARCH_MULTI_V6_V7
  902. select ARCH_MULTI_V4_V5
  903. config ARCH_MULTI_V4_V5
  904. bool
  905. config ARCH_MULTI_V6
  906. bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
  907. select ARCH_MULTI_V6_V7
  908. select CPU_V6
  909. config ARCH_MULTI_V7
  910. bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
  911. default y
  912. select ARCH_MULTI_V6_V7
  913. select ARCH_VEXPRESS
  914. select CPU_V7
  915. config ARCH_MULTI_V6_V7
  916. bool
  917. config ARCH_MULTI_CPU_AUTO
  918. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  919. select ARCH_MULTI_V5
  920. endmenu
  921. #
  922. # This is sorted alphabetically by mach-* pathname. However, plat-*
  923. # Kconfigs may be included either alphabetically (according to the
  924. # plat- suffix) or along side the corresponding mach-* source.
  925. #
  926. source "arch/arm/mach-mvebu/Kconfig"
  927. source "arch/arm/mach-at91/Kconfig"
  928. source "arch/arm/mach-bcm/Kconfig"
  929. source "arch/arm/mach-clps711x/Kconfig"
  930. source "arch/arm/mach-cns3xxx/Kconfig"
  931. source "arch/arm/mach-davinci/Kconfig"
  932. source "arch/arm/mach-dove/Kconfig"
  933. source "arch/arm/mach-ep93xx/Kconfig"
  934. source "arch/arm/mach-footbridge/Kconfig"
  935. source "arch/arm/mach-gemini/Kconfig"
  936. source "arch/arm/mach-h720x/Kconfig"
  937. source "arch/arm/mach-highbank/Kconfig"
  938. source "arch/arm/mach-integrator/Kconfig"
  939. source "arch/arm/mach-iop32x/Kconfig"
  940. source "arch/arm/mach-iop33x/Kconfig"
  941. source "arch/arm/mach-iop13xx/Kconfig"
  942. source "arch/arm/mach-ixp4xx/Kconfig"
  943. source "arch/arm/mach-kirkwood/Kconfig"
  944. source "arch/arm/mach-ks8695/Kconfig"
  945. source "arch/arm/mach-msm/Kconfig"
  946. source "arch/arm/mach-mv78xx0/Kconfig"
  947. source "arch/arm/mach-imx/Kconfig"
  948. source "arch/arm/mach-mxs/Kconfig"
  949. source "arch/arm/mach-netx/Kconfig"
  950. source "arch/arm/mach-nomadik/Kconfig"
  951. source "arch/arm/plat-omap/Kconfig"
  952. source "arch/arm/mach-omap1/Kconfig"
  953. source "arch/arm/mach-omap2/Kconfig"
  954. source "arch/arm/mach-orion5x/Kconfig"
  955. source "arch/arm/mach-picoxcell/Kconfig"
  956. source "arch/arm/mach-pxa/Kconfig"
  957. source "arch/arm/plat-pxa/Kconfig"
  958. source "arch/arm/mach-mmp/Kconfig"
  959. source "arch/arm/mach-realview/Kconfig"
  960. source "arch/arm/mach-sa1100/Kconfig"
  961. source "arch/arm/plat-samsung/Kconfig"
  962. source "arch/arm/mach-socfpga/Kconfig"
  963. source "arch/arm/plat-spear/Kconfig"
  964. source "arch/arm/mach-s3c24xx/Kconfig"
  965. if ARCH_S3C64XX
  966. source "arch/arm/mach-s3c64xx/Kconfig"
  967. endif
  968. source "arch/arm/mach-s5p64x0/Kconfig"
  969. source "arch/arm/mach-s5pc100/Kconfig"
  970. source "arch/arm/mach-s5pv210/Kconfig"
  971. source "arch/arm/mach-exynos/Kconfig"
  972. source "arch/arm/mach-shmobile/Kconfig"
  973. source "arch/arm/mach-sunxi/Kconfig"
  974. source "arch/arm/mach-prima2/Kconfig"
  975. source "arch/arm/mach-tegra/Kconfig"
  976. source "arch/arm/mach-u300/Kconfig"
  977. source "arch/arm/mach-ux500/Kconfig"
  978. source "arch/arm/mach-versatile/Kconfig"
  979. source "arch/arm/mach-vexpress/Kconfig"
  980. source "arch/arm/plat-versatile/Kconfig"
  981. source "arch/arm/mach-virt/Kconfig"
  982. source "arch/arm/mach-vt8500/Kconfig"
  983. source "arch/arm/mach-w90x900/Kconfig"
  984. source "arch/arm/mach-zynq/Kconfig"
  985. # Definitions to make life easier
  986. config ARCH_ACORN
  987. bool
  988. config PLAT_IOP
  989. bool
  990. select GENERIC_CLOCKEVENTS
  991. config PLAT_ORION
  992. bool
  993. select CLKSRC_MMIO
  994. select COMMON_CLK
  995. select GENERIC_IRQ_CHIP
  996. select IRQ_DOMAIN
  997. config PLAT_ORION_LEGACY
  998. bool
  999. select PLAT_ORION
  1000. config PLAT_PXA
  1001. bool
  1002. config PLAT_VERSATILE
  1003. bool
  1004. config ARM_TIMER_SP804
  1005. bool
  1006. select CLKSRC_MMIO
  1007. select HAVE_SCHED_CLOCK
  1008. source arch/arm/mm/Kconfig
  1009. config ARM_NR_BANKS
  1010. int
  1011. default 16 if ARCH_EP93XX
  1012. default 8
  1013. config IWMMXT
  1014. bool "Enable iWMMXt support"
  1015. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1016. default y if PXA27x || PXA3xx || ARCH_MMP
  1017. help
  1018. Enable support for iWMMXt context switching at run time if
  1019. running on a CPU that supports it.
  1020. config XSCALE_PMU
  1021. bool
  1022. depends on CPU_XSCALE
  1023. default y
  1024. config MULTI_IRQ_HANDLER
  1025. bool
  1026. help
  1027. Allow each machine to specify it's own IRQ handler at run time.
  1028. if !MMU
  1029. source "arch/arm/Kconfig-nommu"
  1030. endif
  1031. config ARM_ERRATA_326103
  1032. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1033. depends on CPU_V6
  1034. help
  1035. Executing a SWP instruction to read-only memory does not set bit 11
  1036. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1037. treat the access as a read, preventing a COW from occurring and
  1038. causing the faulting task to livelock.
  1039. config ARM_ERRATA_411920
  1040. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1041. depends on CPU_V6 || CPU_V6K
  1042. help
  1043. Invalidation of the Instruction Cache operation can
  1044. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1045. It does not affect the MPCore. This option enables the ARM Ltd.
  1046. recommended workaround.
  1047. config ARM_ERRATA_430973
  1048. bool "ARM errata: Stale prediction on replaced interworking branch"
  1049. depends on CPU_V7
  1050. help
  1051. This option enables the workaround for the 430973 Cortex-A8
  1052. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1053. interworking branch is replaced with another code sequence at the
  1054. same virtual address, whether due to self-modifying code or virtual
  1055. to physical address re-mapping, Cortex-A8 does not recover from the
  1056. stale interworking branch prediction. This results in Cortex-A8
  1057. executing the new code sequence in the incorrect ARM or Thumb state.
  1058. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1059. and also flushes the branch target cache at every context switch.
  1060. Note that setting specific bits in the ACTLR register may not be
  1061. available in non-secure mode.
  1062. config ARM_ERRATA_458693
  1063. bool "ARM errata: Processor deadlock when a false hazard is created"
  1064. depends on CPU_V7
  1065. depends on !ARCH_MULTIPLATFORM
  1066. help
  1067. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1068. erratum. For very specific sequences of memory operations, it is
  1069. possible for a hazard condition intended for a cache line to instead
  1070. be incorrectly associated with a different cache line. This false
  1071. hazard might then cause a processor deadlock. The workaround enables
  1072. the L1 caching of the NEON accesses and disables the PLD instruction
  1073. in the ACTLR register. Note that setting specific bits in the ACTLR
  1074. register may not be available in non-secure mode.
  1075. config ARM_ERRATA_460075
  1076. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1077. depends on CPU_V7
  1078. depends on !ARCH_MULTIPLATFORM
  1079. help
  1080. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1081. erratum. Any asynchronous access to the L2 cache may encounter a
  1082. situation in which recent store transactions to the L2 cache are lost
  1083. and overwritten with stale memory contents from external memory. The
  1084. workaround disables the write-allocate mode for the L2 cache via the
  1085. ACTLR register. Note that setting specific bits in the ACTLR register
  1086. may not be available in non-secure mode.
  1087. config ARM_ERRATA_742230
  1088. bool "ARM errata: DMB operation may be faulty"
  1089. depends on CPU_V7 && SMP
  1090. depends on !ARCH_MULTIPLATFORM
  1091. help
  1092. This option enables the workaround for the 742230 Cortex-A9
  1093. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1094. between two write operations may not ensure the correct visibility
  1095. ordering of the two writes. This workaround sets a specific bit in
  1096. the diagnostic register of the Cortex-A9 which causes the DMB
  1097. instruction to behave as a DSB, ensuring the correct behaviour of
  1098. the two writes.
  1099. config ARM_ERRATA_742231
  1100. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1101. depends on CPU_V7 && SMP
  1102. depends on !ARCH_MULTIPLATFORM
  1103. help
  1104. This option enables the workaround for the 742231 Cortex-A9
  1105. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1106. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1107. accessing some data located in the same cache line, may get corrupted
  1108. data due to bad handling of the address hazard when the line gets
  1109. replaced from one of the CPUs at the same time as another CPU is
  1110. accessing it. This workaround sets specific bits in the diagnostic
  1111. register of the Cortex-A9 which reduces the linefill issuing
  1112. capabilities of the processor.
  1113. config PL310_ERRATA_588369
  1114. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1115. depends on CACHE_L2X0
  1116. help
  1117. The PL310 L2 cache controller implements three types of Clean &
  1118. Invalidate maintenance operations: by Physical Address
  1119. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1120. They are architecturally defined to behave as the execution of a
  1121. clean operation followed immediately by an invalidate operation,
  1122. both performing to the same memory location. This functionality
  1123. is not correctly implemented in PL310 as clean lines are not
  1124. invalidated as a result of these operations.
  1125. config ARM_ERRATA_720789
  1126. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1127. depends on CPU_V7
  1128. help
  1129. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1130. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1131. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1132. As a consequence of this erratum, some TLB entries which should be
  1133. invalidated are not, resulting in an incoherency in the system page
  1134. tables. The workaround changes the TLB flushing routines to invalidate
  1135. entries regardless of the ASID.
  1136. config PL310_ERRATA_727915
  1137. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1138. depends on CACHE_L2X0
  1139. help
  1140. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1141. operation (offset 0x7FC). This operation runs in background so that
  1142. PL310 can handle normal accesses while it is in progress. Under very
  1143. rare circumstances, due to this erratum, write data can be lost when
  1144. PL310 treats a cacheable write transaction during a Clean &
  1145. Invalidate by Way operation.
  1146. config ARM_ERRATA_743622
  1147. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1148. depends on CPU_V7
  1149. depends on !ARCH_MULTIPLATFORM
  1150. help
  1151. This option enables the workaround for the 743622 Cortex-A9
  1152. (r2p*) erratum. Under very rare conditions, a faulty
  1153. optimisation in the Cortex-A9 Store Buffer may lead to data
  1154. corruption. This workaround sets a specific bit in the diagnostic
  1155. register of the Cortex-A9 which disables the Store Buffer
  1156. optimisation, preventing the defect from occurring. This has no
  1157. visible impact on the overall performance or power consumption of the
  1158. processor.
  1159. config ARM_ERRATA_751472
  1160. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1161. depends on CPU_V7
  1162. depends on !ARCH_MULTIPLATFORM
  1163. help
  1164. This option enables the workaround for the 751472 Cortex-A9 (prior
  1165. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1166. completion of a following broadcasted operation if the second
  1167. operation is received by a CPU before the ICIALLUIS has completed,
  1168. potentially leading to corrupted entries in the cache or TLB.
  1169. config PL310_ERRATA_753970
  1170. bool "PL310 errata: cache sync operation may be faulty"
  1171. depends on CACHE_PL310
  1172. help
  1173. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1174. Under some condition the effect of cache sync operation on
  1175. the store buffer still remains when the operation completes.
  1176. This means that the store buffer is always asked to drain and
  1177. this prevents it from merging any further writes. The workaround
  1178. is to replace the normal offset of cache sync operation (0x730)
  1179. by another offset targeting an unmapped PL310 register 0x740.
  1180. This has the same effect as the cache sync operation: store buffer
  1181. drain and waiting for all buffers empty.
  1182. config ARM_ERRATA_754322
  1183. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1184. depends on CPU_V7
  1185. help
  1186. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1187. r3p*) erratum. A speculative memory access may cause a page table walk
  1188. which starts prior to an ASID switch but completes afterwards. This
  1189. can populate the micro-TLB with a stale entry which may be hit with
  1190. the new ASID. This workaround places two dsb instructions in the mm
  1191. switching code so that no page table walks can cross the ASID switch.
  1192. config ARM_ERRATA_754327
  1193. bool "ARM errata: no automatic Store Buffer drain"
  1194. depends on CPU_V7 && SMP
  1195. help
  1196. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1197. r2p0) erratum. The Store Buffer does not have any automatic draining
  1198. mechanism and therefore a livelock may occur if an external agent
  1199. continuously polls a memory location waiting to observe an update.
  1200. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1201. written polling loops from denying visibility of updates to memory.
  1202. config ARM_ERRATA_364296
  1203. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1204. depends on CPU_V6 && !SMP
  1205. help
  1206. This options enables the workaround for the 364296 ARM1136
  1207. r0p2 erratum (possible cache data corruption with
  1208. hit-under-miss enabled). It sets the undocumented bit 31 in
  1209. the auxiliary control register and the FI bit in the control
  1210. register, thus disabling hit-under-miss without putting the
  1211. processor into full low interrupt latency mode. ARM11MPCore
  1212. is not affected.
  1213. config ARM_ERRATA_764369
  1214. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1215. depends on CPU_V7 && SMP
  1216. help
  1217. This option enables the workaround for erratum 764369
  1218. affecting Cortex-A9 MPCore with two or more processors (all
  1219. current revisions). Under certain timing circumstances, a data
  1220. cache line maintenance operation by MVA targeting an Inner
  1221. Shareable memory region may fail to proceed up to either the
  1222. Point of Coherency or to the Point of Unification of the
  1223. system. This workaround adds a DSB instruction before the
  1224. relevant cache maintenance functions and sets a specific bit
  1225. in the diagnostic control register of the SCU.
  1226. config PL310_ERRATA_769419
  1227. bool "PL310 errata: no automatic Store Buffer drain"
  1228. depends on CACHE_L2X0
  1229. help
  1230. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1231. not automatically drain. This can cause normal, non-cacheable
  1232. writes to be retained when the memory system is idle, leading
  1233. to suboptimal I/O performance for drivers using coherent DMA.
  1234. This option adds a write barrier to the cpu_idle loop so that,
  1235. on systems with an outer cache, the store buffer is drained
  1236. explicitly.
  1237. config ARM_ERRATA_775420
  1238. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1239. depends on CPU_V7
  1240. help
  1241. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1242. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1243. operation aborts with MMU exception, it might cause the processor
  1244. to deadlock. This workaround puts DSB before executing ISB if
  1245. an abort may occur on cache maintenance.
  1246. endmenu
  1247. source "arch/arm/common/Kconfig"
  1248. menu "Bus support"
  1249. config ARM_AMBA
  1250. bool
  1251. config ISA
  1252. bool
  1253. help
  1254. Find out whether you have ISA slots on your motherboard. ISA is the
  1255. name of a bus system, i.e. the way the CPU talks to the other stuff
  1256. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1257. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1258. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1259. # Select ISA DMA controller support
  1260. config ISA_DMA
  1261. bool
  1262. select ISA_DMA_API
  1263. config ARCH_NO_VIRT_TO_BUS
  1264. def_bool y
  1265. depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
  1266. # Select ISA DMA interface
  1267. config ISA_DMA_API
  1268. bool
  1269. config PCI
  1270. bool "PCI support" if MIGHT_HAVE_PCI
  1271. help
  1272. Find out whether you have a PCI motherboard. PCI is the name of a
  1273. bus system, i.e. the way the CPU talks to the other stuff inside
  1274. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1275. VESA. If you have PCI, say Y, otherwise N.
  1276. config PCI_DOMAINS
  1277. bool
  1278. depends on PCI
  1279. config PCI_NANOENGINE
  1280. bool "BSE nanoEngine PCI support"
  1281. depends on SA1100_NANOENGINE
  1282. help
  1283. Enable PCI on the BSE nanoEngine board.
  1284. config PCI_SYSCALL
  1285. def_bool PCI
  1286. # Select the host bridge type
  1287. config PCI_HOST_VIA82C505
  1288. bool
  1289. depends on PCI && ARCH_SHARK
  1290. default y
  1291. config PCI_HOST_ITE8152
  1292. bool
  1293. depends on PCI && MACH_ARMCORE
  1294. default y
  1295. select DMABOUNCE
  1296. source "drivers/pci/Kconfig"
  1297. source "drivers/pcmcia/Kconfig"
  1298. endmenu
  1299. menu "Kernel Features"
  1300. config HAVE_SMP
  1301. bool
  1302. help
  1303. This option should be selected by machines which have an SMP-
  1304. capable CPU.
  1305. The only effect of this option is to make the SMP-related
  1306. options available to the user for configuration.
  1307. config SMP
  1308. bool "Symmetric Multi-Processing"
  1309. depends on CPU_V6K || CPU_V7
  1310. depends on GENERIC_CLOCKEVENTS
  1311. depends on HAVE_SMP
  1312. depends on MMU
  1313. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1314. select USE_GENERIC_SMP_HELPERS
  1315. help
  1316. This enables support for systems with more than one CPU. If you have
  1317. a system with only one CPU, like most personal computers, say N. If
  1318. you have a system with more than one CPU, say Y.
  1319. If you say N here, the kernel will run on single and multiprocessor
  1320. machines, but will use only one CPU of a multiprocessor machine. If
  1321. you say Y here, the kernel will run on many, but not all, single
  1322. processor machines. On a single processor machine, the kernel will
  1323. run faster if you say N here.
  1324. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1325. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1326. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1327. If you don't know what to do here, say N.
  1328. config SMP_ON_UP
  1329. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1330. depends on SMP && !XIP_KERNEL
  1331. default y
  1332. help
  1333. SMP kernels contain instructions which fail on non-SMP processors.
  1334. Enabling this option allows the kernel to modify itself to make
  1335. these instructions safe. Disabling it allows about 1K of space
  1336. savings.
  1337. If you don't know what to do here, say Y.
  1338. config ARM_CPU_TOPOLOGY
  1339. bool "Support cpu topology definition"
  1340. depends on SMP && CPU_V7
  1341. default y
  1342. help
  1343. Support ARM cpu topology definition. The MPIDR register defines
  1344. affinity between processors which is then used to describe the cpu
  1345. topology of an ARM System.
  1346. config SCHED_MC
  1347. bool "Multi-core scheduler support"
  1348. depends on ARM_CPU_TOPOLOGY
  1349. help
  1350. Multi-core scheduler support improves the CPU scheduler's decision
  1351. making when dealing with multi-core CPU chips at a cost of slightly
  1352. increased overhead in some places. If unsure say N here.
  1353. config SCHED_SMT
  1354. bool "SMT scheduler support"
  1355. depends on ARM_CPU_TOPOLOGY
  1356. help
  1357. Improves the CPU scheduler's decision making when dealing with
  1358. MultiThreading at a cost of slightly increased overhead in some
  1359. places. If unsure say N here.
  1360. config HAVE_ARM_SCU
  1361. bool
  1362. help
  1363. This option enables support for the ARM system coherency unit
  1364. config HAVE_ARM_ARCH_TIMER
  1365. bool "Architected timer support"
  1366. depends on CPU_V7
  1367. select ARM_ARCH_TIMER
  1368. help
  1369. This option enables support for the ARM architected timer
  1370. config HAVE_ARM_TWD
  1371. bool
  1372. depends on SMP
  1373. help
  1374. This options enables support for the ARM timer and watchdog unit
  1375. choice
  1376. prompt "Memory split"
  1377. default VMSPLIT_3G
  1378. help
  1379. Select the desired split between kernel and user memory.
  1380. If you are not absolutely sure what you are doing, leave this
  1381. option alone!
  1382. config VMSPLIT_3G
  1383. bool "3G/1G user/kernel split"
  1384. config VMSPLIT_2G
  1385. bool "2G/2G user/kernel split"
  1386. config VMSPLIT_1G
  1387. bool "1G/3G user/kernel split"
  1388. endchoice
  1389. config PAGE_OFFSET
  1390. hex
  1391. default 0x40000000 if VMSPLIT_1G
  1392. default 0x80000000 if VMSPLIT_2G
  1393. default 0xC0000000
  1394. config NR_CPUS
  1395. int "Maximum number of CPUs (2-32)"
  1396. range 2 32
  1397. depends on SMP
  1398. default "4"
  1399. config HOTPLUG_CPU
  1400. bool "Support for hot-pluggable CPUs"
  1401. depends on SMP && HOTPLUG
  1402. help
  1403. Say Y here to experiment with turning CPUs off and on. CPUs
  1404. can be controlled through /sys/devices/system/cpu.
  1405. config ARM_PSCI
  1406. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1407. depends on CPU_V7
  1408. help
  1409. Say Y here if you want Linux to communicate with system firmware
  1410. implementing the PSCI specification for CPU-centric power
  1411. management operations described in ARM document number ARM DEN
  1412. 0022A ("Power State Coordination Interface System Software on
  1413. ARM processors").
  1414. config LOCAL_TIMERS
  1415. bool "Use local timer interrupts"
  1416. depends on SMP
  1417. default y
  1418. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !CLKSRC_EXYNOS_MCT)
  1419. help
  1420. Enable support for local timers on SMP platforms, rather then the
  1421. legacy IPI broadcast method. Local timers allows the system
  1422. accounting to be spread across the timer interval, preventing a
  1423. "thundering herd" at every timer tick.
  1424. config ARCH_NR_GPIO
  1425. int
  1426. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1427. default 355 if ARCH_U8500
  1428. default 264 if MACH_H4700
  1429. default 512 if SOC_OMAP5
  1430. default 288 if ARCH_VT8500 || ARCH_SUNXI
  1431. default 0
  1432. help
  1433. Maximum number of GPIOs in the system.
  1434. If unsure, leave the default value.
  1435. source kernel/Kconfig.preempt
  1436. config HZ
  1437. int
  1438. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1439. ARCH_S5PV210 || ARCH_EXYNOS4
  1440. default AT91_TIMER_HZ if ARCH_AT91
  1441. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1442. default 100
  1443. config SCHED_HRTICK
  1444. def_bool HIGH_RES_TIMERS
  1445. config THUMB2_KERNEL
  1446. bool "Compile the kernel in Thumb-2 mode"
  1447. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1448. select AEABI
  1449. select ARM_ASM_UNIFIED
  1450. select ARM_UNWIND
  1451. help
  1452. By enabling this option, the kernel will be compiled in
  1453. Thumb-2 mode. A compiler/assembler that understand the unified
  1454. ARM-Thumb syntax is needed.
  1455. If unsure, say N.
  1456. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1457. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1458. depends on THUMB2_KERNEL && MODULES
  1459. default y
  1460. help
  1461. Various binutils versions can resolve Thumb-2 branches to
  1462. locally-defined, preemptible global symbols as short-range "b.n"
  1463. branch instructions.
  1464. This is a problem, because there's no guarantee the final
  1465. destination of the symbol, or any candidate locations for a
  1466. trampoline, are within range of the branch. For this reason, the
  1467. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1468. relocation in modules at all, and it makes little sense to add
  1469. support.
  1470. The symptom is that the kernel fails with an "unsupported
  1471. relocation" error when loading some modules.
  1472. Until fixed tools are available, passing
  1473. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1474. code which hits this problem, at the cost of a bit of extra runtime
  1475. stack usage in some cases.
  1476. The problem is described in more detail at:
  1477. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1478. Only Thumb-2 kernels are affected.
  1479. Unless you are sure your tools don't have this problem, say Y.
  1480. config ARM_ASM_UNIFIED
  1481. bool
  1482. config AEABI
  1483. bool "Use the ARM EABI to compile the kernel"
  1484. help
  1485. This option allows for the kernel to be compiled using the latest
  1486. ARM ABI (aka EABI). This is only useful if you are using a user
  1487. space environment that is also compiled with EABI.
  1488. Since there are major incompatibilities between the legacy ABI and
  1489. EABI, especially with regard to structure member alignment, this
  1490. option also changes the kernel syscall calling convention to
  1491. disambiguate both ABIs and allow for backward compatibility support
  1492. (selected with CONFIG_OABI_COMPAT).
  1493. To use this you need GCC version 4.0.0 or later.
  1494. config OABI_COMPAT
  1495. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1496. depends on AEABI && !THUMB2_KERNEL
  1497. default y
  1498. help
  1499. This option preserves the old syscall interface along with the
  1500. new (ARM EABI) one. It also provides a compatibility layer to
  1501. intercept syscalls that have structure arguments which layout
  1502. in memory differs between the legacy ABI and the new ARM EABI
  1503. (only for non "thumb" binaries). This option adds a tiny
  1504. overhead to all syscalls and produces a slightly larger kernel.
  1505. If you know you'll be using only pure EABI user space then you
  1506. can say N here. If this option is not selected and you attempt
  1507. to execute a legacy ABI binary then the result will be
  1508. UNPREDICTABLE (in fact it can be predicted that it won't work
  1509. at all). If in doubt say Y.
  1510. config ARCH_HAS_HOLES_MEMORYMODEL
  1511. bool
  1512. config ARCH_SPARSEMEM_ENABLE
  1513. bool
  1514. config ARCH_SPARSEMEM_DEFAULT
  1515. def_bool ARCH_SPARSEMEM_ENABLE
  1516. config ARCH_SELECT_MEMORY_MODEL
  1517. def_bool ARCH_SPARSEMEM_ENABLE
  1518. config HAVE_ARCH_PFN_VALID
  1519. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1520. config HIGHMEM
  1521. bool "High Memory Support"
  1522. depends on MMU
  1523. help
  1524. The address space of ARM processors is only 4 Gigabytes large
  1525. and it has to accommodate user address space, kernel address
  1526. space as well as some memory mapped IO. That means that, if you
  1527. have a large amount of physical memory and/or IO, not all of the
  1528. memory can be "permanently mapped" by the kernel. The physical
  1529. memory that is not permanently mapped is called "high memory".
  1530. Depending on the selected kernel/user memory split, minimum
  1531. vmalloc space and actual amount of RAM, you may not need this
  1532. option which should result in a slightly faster kernel.
  1533. If unsure, say n.
  1534. config HIGHPTE
  1535. bool "Allocate 2nd-level pagetables from highmem"
  1536. depends on HIGHMEM
  1537. config HW_PERF_EVENTS
  1538. bool "Enable hardware performance counter support for perf events"
  1539. depends on PERF_EVENTS
  1540. default y
  1541. help
  1542. Enable hardware performance counter support for perf events. If
  1543. disabled, perf events will use software events only.
  1544. source "mm/Kconfig"
  1545. config FORCE_MAX_ZONEORDER
  1546. int "Maximum zone order" if ARCH_SHMOBILE
  1547. range 11 64 if ARCH_SHMOBILE
  1548. default "12" if SOC_AM33XX
  1549. default "9" if SA1111
  1550. default "11"
  1551. help
  1552. The kernel memory allocator divides physically contiguous memory
  1553. blocks into "zones", where each zone is a power of two number of
  1554. pages. This option selects the largest power of two that the kernel
  1555. keeps in the memory allocator. If you need to allocate very large
  1556. blocks of physically contiguous memory, then you may need to
  1557. increase this value.
  1558. This config option is actually maximum order plus one. For example,
  1559. a value of 11 means that the largest free memory block is 2^10 pages.
  1560. config ALIGNMENT_TRAP
  1561. bool
  1562. depends on CPU_CP15_MMU
  1563. default y if !ARCH_EBSA110
  1564. select HAVE_PROC_CPU if PROC_FS
  1565. help
  1566. ARM processors cannot fetch/store information which is not
  1567. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1568. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1569. fetch/store instructions will be emulated in software if you say
  1570. here, which has a severe performance impact. This is necessary for
  1571. correct operation of some network protocols. With an IP-only
  1572. configuration it is safe to say N, otherwise say Y.
  1573. config UACCESS_WITH_MEMCPY
  1574. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1575. depends on MMU
  1576. default y if CPU_FEROCEON
  1577. help
  1578. Implement faster copy_to_user and clear_user methods for CPU
  1579. cores where a 8-word STM instruction give significantly higher
  1580. memory write throughput than a sequence of individual 32bit stores.
  1581. A possible side effect is a slight increase in scheduling latency
  1582. between threads sharing the same address space if they invoke
  1583. such copy operations with large buffers.
  1584. However, if the CPU data cache is using a write-allocate mode,
  1585. this option is unlikely to provide any performance gain.
  1586. config SECCOMP
  1587. bool
  1588. prompt "Enable seccomp to safely compute untrusted bytecode"
  1589. ---help---
  1590. This kernel feature is useful for number crunching applications
  1591. that may need to compute untrusted bytecode during their
  1592. execution. By using pipes or other transports made available to
  1593. the process as file descriptors supporting the read/write
  1594. syscalls, it's possible to isolate those applications in
  1595. their own address space using seccomp. Once seccomp is
  1596. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1597. and the task is only allowed to execute a few safe syscalls
  1598. defined by each seccomp mode.
  1599. config CC_STACKPROTECTOR
  1600. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1601. help
  1602. This option turns on the -fstack-protector GCC feature. This
  1603. feature puts, at the beginning of functions, a canary value on
  1604. the stack just before the return address, and validates
  1605. the value just before actually returning. Stack based buffer
  1606. overflows (that need to overwrite this return address) now also
  1607. overwrite the canary, which gets detected and the attack is then
  1608. neutralized via a kernel panic.
  1609. This feature requires gcc version 4.2 or above.
  1610. config XEN_DOM0
  1611. def_bool y
  1612. depends on XEN
  1613. config XEN
  1614. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1615. depends on ARM && OF
  1616. depends on CPU_V7 && !CPU_V6
  1617. help
  1618. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1619. endmenu
  1620. menu "Boot options"
  1621. config USE_OF
  1622. bool "Flattened Device Tree support"
  1623. select IRQ_DOMAIN
  1624. select OF
  1625. select OF_EARLY_FLATTREE
  1626. help
  1627. Include support for flattened device tree machine descriptions.
  1628. config ATAGS
  1629. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1630. default y
  1631. help
  1632. This is the traditional way of passing data to the kernel at boot
  1633. time. If you are solely relying on the flattened device tree (or
  1634. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1635. to remove ATAGS support from your kernel binary. If unsure,
  1636. leave this to y.
  1637. config DEPRECATED_PARAM_STRUCT
  1638. bool "Provide old way to pass kernel parameters"
  1639. depends on ATAGS
  1640. help
  1641. This was deprecated in 2001 and announced to live on for 5 years.
  1642. Some old boot loaders still use this way.
  1643. # Compressed boot loader in ROM. Yes, we really want to ask about
  1644. # TEXT and BSS so we preserve their values in the config files.
  1645. config ZBOOT_ROM_TEXT
  1646. hex "Compressed ROM boot loader base address"
  1647. default "0"
  1648. help
  1649. The physical address at which the ROM-able zImage is to be
  1650. placed in the target. Platforms which normally make use of
  1651. ROM-able zImage formats normally set this to a suitable
  1652. value in their defconfig file.
  1653. If ZBOOT_ROM is not enabled, this has no effect.
  1654. config ZBOOT_ROM_BSS
  1655. hex "Compressed ROM boot loader BSS address"
  1656. default "0"
  1657. help
  1658. The base address of an area of read/write memory in the target
  1659. for the ROM-able zImage which must be available while the
  1660. decompressor is running. It must be large enough to hold the
  1661. entire decompressed kernel plus an additional 128 KiB.
  1662. Platforms which normally make use of ROM-able zImage formats
  1663. normally set this to a suitable value in their defconfig file.
  1664. If ZBOOT_ROM is not enabled, this has no effect.
  1665. config ZBOOT_ROM
  1666. bool "Compressed boot loader in ROM/flash"
  1667. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1668. help
  1669. Say Y here if you intend to execute your compressed kernel image
  1670. (zImage) directly from ROM or flash. If unsure, say N.
  1671. choice
  1672. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1673. depends on ZBOOT_ROM && ARCH_SH7372
  1674. default ZBOOT_ROM_NONE
  1675. help
  1676. Include experimental SD/MMC loading code in the ROM-able zImage.
  1677. With this enabled it is possible to write the ROM-able zImage
  1678. kernel image to an MMC or SD card and boot the kernel straight
  1679. from the reset vector. At reset the processor Mask ROM will load
  1680. the first part of the ROM-able zImage which in turn loads the
  1681. rest the kernel image to RAM.
  1682. config ZBOOT_ROM_NONE
  1683. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1684. help
  1685. Do not load image from SD or MMC
  1686. config ZBOOT_ROM_MMCIF
  1687. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1688. help
  1689. Load image from MMCIF hardware block.
  1690. config ZBOOT_ROM_SH_MOBILE_SDHI
  1691. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1692. help
  1693. Load image from SDHI hardware block
  1694. endchoice
  1695. config ARM_APPENDED_DTB
  1696. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1697. depends on OF && !ZBOOT_ROM
  1698. help
  1699. With this option, the boot code will look for a device tree binary
  1700. (DTB) appended to zImage
  1701. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1702. This is meant as a backward compatibility convenience for those
  1703. systems with a bootloader that can't be upgraded to accommodate
  1704. the documented boot protocol using a device tree.
  1705. Beware that there is very little in terms of protection against
  1706. this option being confused by leftover garbage in memory that might
  1707. look like a DTB header after a reboot if no actual DTB is appended
  1708. to zImage. Do not leave this option active in a production kernel
  1709. if you don't intend to always append a DTB. Proper passing of the
  1710. location into r2 of a bootloader provided DTB is always preferable
  1711. to this option.
  1712. config ARM_ATAG_DTB_COMPAT
  1713. bool "Supplement the appended DTB with traditional ATAG information"
  1714. depends on ARM_APPENDED_DTB
  1715. help
  1716. Some old bootloaders can't be updated to a DTB capable one, yet
  1717. they provide ATAGs with memory configuration, the ramdisk address,
  1718. the kernel cmdline string, etc. Such information is dynamically
  1719. provided by the bootloader and can't always be stored in a static
  1720. DTB. To allow a device tree enabled kernel to be used with such
  1721. bootloaders, this option allows zImage to extract the information
  1722. from the ATAG list and store it at run time into the appended DTB.
  1723. choice
  1724. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1725. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1726. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1727. bool "Use bootloader kernel arguments if available"
  1728. help
  1729. Uses the command-line options passed by the boot loader instead of
  1730. the device tree bootargs property. If the boot loader doesn't provide
  1731. any, the device tree bootargs property will be used.
  1732. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1733. bool "Extend with bootloader kernel arguments"
  1734. help
  1735. The command-line arguments provided by the boot loader will be
  1736. appended to the the device tree bootargs property.
  1737. endchoice
  1738. config CMDLINE
  1739. string "Default kernel command string"
  1740. default ""
  1741. help
  1742. On some architectures (EBSA110 and CATS), there is currently no way
  1743. for the boot loader to pass arguments to the kernel. For these
  1744. architectures, you should supply some command-line options at build
  1745. time by entering them here. As a minimum, you should specify the
  1746. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1747. choice
  1748. prompt "Kernel command line type" if CMDLINE != ""
  1749. default CMDLINE_FROM_BOOTLOADER
  1750. depends on ATAGS
  1751. config CMDLINE_FROM_BOOTLOADER
  1752. bool "Use bootloader kernel arguments if available"
  1753. help
  1754. Uses the command-line options passed by the boot loader. If
  1755. the boot loader doesn't provide any, the default kernel command
  1756. string provided in CMDLINE will be used.
  1757. config CMDLINE_EXTEND
  1758. bool "Extend bootloader kernel arguments"
  1759. help
  1760. The command-line arguments provided by the boot loader will be
  1761. appended to the default kernel command string.
  1762. config CMDLINE_FORCE
  1763. bool "Always use the default kernel command string"
  1764. help
  1765. Always use the default kernel command string, even if the boot
  1766. loader passes other arguments to the kernel.
  1767. This is useful if you cannot or don't want to change the
  1768. command-line options your boot loader passes to the kernel.
  1769. endchoice
  1770. config XIP_KERNEL
  1771. bool "Kernel Execute-In-Place from ROM"
  1772. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1773. help
  1774. Execute-In-Place allows the kernel to run from non-volatile storage
  1775. directly addressable by the CPU, such as NOR flash. This saves RAM
  1776. space since the text section of the kernel is not loaded from flash
  1777. to RAM. Read-write sections, such as the data section and stack,
  1778. are still copied to RAM. The XIP kernel is not compressed since
  1779. it has to run directly from flash, so it will take more space to
  1780. store it. The flash address used to link the kernel object files,
  1781. and for storing it, is configuration dependent. Therefore, if you
  1782. say Y here, you must know the proper physical address where to
  1783. store the kernel image depending on your own flash memory usage.
  1784. Also note that the make target becomes "make xipImage" rather than
  1785. "make zImage" or "make Image". The final kernel binary to put in
  1786. ROM memory will be arch/arm/boot/xipImage.
  1787. If unsure, say N.
  1788. config XIP_PHYS_ADDR
  1789. hex "XIP Kernel Physical Location"
  1790. depends on XIP_KERNEL
  1791. default "0x00080000"
  1792. help
  1793. This is the physical address in your flash memory the kernel will
  1794. be linked for and stored to. This address is dependent on your
  1795. own flash usage.
  1796. config KEXEC
  1797. bool "Kexec system call (EXPERIMENTAL)"
  1798. depends on (!SMP || HOTPLUG_CPU)
  1799. help
  1800. kexec is a system call that implements the ability to shutdown your
  1801. current kernel, and to start another kernel. It is like a reboot
  1802. but it is independent of the system firmware. And like a reboot
  1803. you can start any kernel with it, not just Linux.
  1804. It is an ongoing process to be certain the hardware in a machine
  1805. is properly shutdown, so do not be surprised if this code does not
  1806. initially work for you. It may help to enable device hotplugging
  1807. support.
  1808. config ATAGS_PROC
  1809. bool "Export atags in procfs"
  1810. depends on ATAGS && KEXEC
  1811. default y
  1812. help
  1813. Should the atags used to boot the kernel be exported in an "atags"
  1814. file in procfs. Useful with kexec.
  1815. config CRASH_DUMP
  1816. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1817. help
  1818. Generate crash dump after being started by kexec. This should
  1819. be normally only set in special crash dump kernels which are
  1820. loaded in the main kernel with kexec-tools into a specially
  1821. reserved region and then later executed after a crash by
  1822. kdump/kexec. The crash dump kernel must be compiled to a
  1823. memory address not used by the main kernel
  1824. For more details see Documentation/kdump/kdump.txt
  1825. config AUTO_ZRELADDR
  1826. bool "Auto calculation of the decompressed kernel image address"
  1827. depends on !ZBOOT_ROM && !ARCH_U300
  1828. help
  1829. ZRELADDR is the physical address where the decompressed kernel
  1830. image will be placed. If AUTO_ZRELADDR is selected, the address
  1831. will be determined at run-time by masking the current IP with
  1832. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1833. from start of memory.
  1834. endmenu
  1835. menu "CPU Power Management"
  1836. if ARCH_HAS_CPUFREQ
  1837. source "drivers/cpufreq/Kconfig"
  1838. config CPU_FREQ_IMX
  1839. tristate "CPUfreq driver for i.MX CPUs"
  1840. depends on ARCH_MXC && CPU_FREQ
  1841. select CPU_FREQ_TABLE
  1842. help
  1843. This enables the CPUfreq driver for i.MX CPUs.
  1844. config CPU_FREQ_SA1100
  1845. bool
  1846. config CPU_FREQ_SA1110
  1847. bool
  1848. config CPU_FREQ_INTEGRATOR
  1849. tristate "CPUfreq driver for ARM Integrator CPUs"
  1850. depends on ARCH_INTEGRATOR && CPU_FREQ
  1851. default y
  1852. help
  1853. This enables the CPUfreq driver for ARM Integrator CPUs.
  1854. For details, take a look at <file:Documentation/cpu-freq>.
  1855. If in doubt, say Y.
  1856. config CPU_FREQ_PXA
  1857. bool
  1858. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1859. default y
  1860. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1861. select CPU_FREQ_TABLE
  1862. config CPU_FREQ_S3C
  1863. bool
  1864. help
  1865. Internal configuration node for common cpufreq on Samsung SoC
  1866. config CPU_FREQ_S3C24XX
  1867. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1868. depends on ARCH_S3C24XX && CPU_FREQ
  1869. select CPU_FREQ_S3C
  1870. help
  1871. This enables the CPUfreq driver for the Samsung S3C24XX family
  1872. of CPUs.
  1873. For details, take a look at <file:Documentation/cpu-freq>.
  1874. If in doubt, say N.
  1875. config CPU_FREQ_S3C24XX_PLL
  1876. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1877. depends on CPU_FREQ_S3C24XX
  1878. help
  1879. Compile in support for changing the PLL frequency from the
  1880. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1881. after a frequency change, so by default it is not enabled.
  1882. This also means that the PLL tables for the selected CPU(s) will
  1883. be built which may increase the size of the kernel image.
  1884. config CPU_FREQ_S3C24XX_DEBUG
  1885. bool "Debug CPUfreq Samsung driver core"
  1886. depends on CPU_FREQ_S3C24XX
  1887. help
  1888. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1889. config CPU_FREQ_S3C24XX_IODEBUG
  1890. bool "Debug CPUfreq Samsung driver IO timing"
  1891. depends on CPU_FREQ_S3C24XX
  1892. help
  1893. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1894. config CPU_FREQ_S3C24XX_DEBUGFS
  1895. bool "Export debugfs for CPUFreq"
  1896. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1897. help
  1898. Export status information via debugfs.
  1899. endif
  1900. source "drivers/cpuidle/Kconfig"
  1901. endmenu
  1902. menu "Floating point emulation"
  1903. comment "At least one emulation must be selected"
  1904. config FPE_NWFPE
  1905. bool "NWFPE math emulation"
  1906. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1907. ---help---
  1908. Say Y to include the NWFPE floating point emulator in the kernel.
  1909. This is necessary to run most binaries. Linux does not currently
  1910. support floating point hardware so you need to say Y here even if
  1911. your machine has an FPA or floating point co-processor podule.
  1912. You may say N here if you are going to load the Acorn FPEmulator
  1913. early in the bootup.
  1914. config FPE_NWFPE_XP
  1915. bool "Support extended precision"
  1916. depends on FPE_NWFPE
  1917. help
  1918. Say Y to include 80-bit support in the kernel floating-point
  1919. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1920. Note that gcc does not generate 80-bit operations by default,
  1921. so in most cases this option only enlarges the size of the
  1922. floating point emulator without any good reason.
  1923. You almost surely want to say N here.
  1924. config FPE_FASTFPE
  1925. bool "FastFPE math emulation (EXPERIMENTAL)"
  1926. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1927. ---help---
  1928. Say Y here to include the FAST floating point emulator in the kernel.
  1929. This is an experimental much faster emulator which now also has full
  1930. precision for the mantissa. It does not support any exceptions.
  1931. It is very simple, and approximately 3-6 times faster than NWFPE.
  1932. It should be sufficient for most programs. It may be not suitable
  1933. for scientific calculations, but you have to check this for yourself.
  1934. If you do not feel you need a faster FP emulation you should better
  1935. choose NWFPE.
  1936. config VFP
  1937. bool "VFP-format floating point maths"
  1938. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1939. help
  1940. Say Y to include VFP support code in the kernel. This is needed
  1941. if your hardware includes a VFP unit.
  1942. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1943. release notes and additional status information.
  1944. Say N if your target does not have VFP hardware.
  1945. config VFPv3
  1946. bool
  1947. depends on VFP
  1948. default y if CPU_V7
  1949. config NEON
  1950. bool "Advanced SIMD (NEON) Extension support"
  1951. depends on VFPv3 && CPU_V7
  1952. help
  1953. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1954. Extension.
  1955. endmenu
  1956. menu "Userspace binary formats"
  1957. source "fs/Kconfig.binfmt"
  1958. config ARTHUR
  1959. tristate "RISC OS personality"
  1960. depends on !AEABI
  1961. help
  1962. Say Y here to include the kernel code necessary if you want to run
  1963. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1964. experimental; if this sounds frightening, say N and sleep in peace.
  1965. You can also say M here to compile this support as a module (which
  1966. will be called arthur).
  1967. endmenu
  1968. menu "Power management options"
  1969. source "kernel/power/Kconfig"
  1970. config ARCH_SUSPEND_POSSIBLE
  1971. depends on !ARCH_S5PC100
  1972. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1973. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1974. def_bool y
  1975. config ARM_CPU_SUSPEND
  1976. def_bool PM_SLEEP
  1977. endmenu
  1978. source "net/Kconfig"
  1979. source "drivers/Kconfig"
  1980. source "fs/Kconfig"
  1981. source "arch/arm/Kconfig.debug"
  1982. source "security/Kconfig"
  1983. source "crypto/Kconfig"
  1984. source "lib/Kconfig"
  1985. source "arch/arm/kvm/Kconfig"