mcbsp.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcbsp.h>
  27. struct omap_mcbsp **mcbsp_ptr;
  28. int omap_mcbsp_count;
  29. void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  30. {
  31. if (cpu_class_is_omap1() || cpu_is_omap2420())
  32. __raw_writew((u16)val, mcbsp->io_base + reg);
  33. else
  34. __raw_writel(val, mcbsp->io_base + reg);
  35. }
  36. int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg)
  37. {
  38. if (cpu_class_is_omap1() || cpu_is_omap2420())
  39. return __raw_readw(mcbsp->io_base + reg);
  40. else
  41. return __raw_readl(mcbsp->io_base + reg);
  42. }
  43. #define MCBSP_READ(mcbsp, reg) \
  44. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg)
  45. #define MCBSP_WRITE(mcbsp, reg, val) \
  46. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  47. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  48. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  49. static void omap_mcbsp_dump_reg(u8 id)
  50. {
  51. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  52. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  53. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  54. MCBSP_READ(mcbsp, DRR2));
  55. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  56. MCBSP_READ(mcbsp, DRR1));
  57. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  58. MCBSP_READ(mcbsp, DXR2));
  59. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  60. MCBSP_READ(mcbsp, DXR1));
  61. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  62. MCBSP_READ(mcbsp, SPCR2));
  63. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  64. MCBSP_READ(mcbsp, SPCR1));
  65. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  66. MCBSP_READ(mcbsp, RCR2));
  67. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  68. MCBSP_READ(mcbsp, RCR1));
  69. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  70. MCBSP_READ(mcbsp, XCR2));
  71. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  72. MCBSP_READ(mcbsp, XCR1));
  73. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  74. MCBSP_READ(mcbsp, SRGR2));
  75. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  76. MCBSP_READ(mcbsp, SRGR1));
  77. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  78. MCBSP_READ(mcbsp, PCR0));
  79. dev_dbg(mcbsp->dev, "***********************\n");
  80. }
  81. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  82. {
  83. struct omap_mcbsp *mcbsp_tx = dev_id;
  84. u16 irqst_spcr2;
  85. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  86. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  87. if (irqst_spcr2 & XSYNC_ERR) {
  88. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  89. irqst_spcr2);
  90. /* Writing zero to XSYNC_ERR clears the IRQ */
  91. MCBSP_WRITE(mcbsp_tx, SPCR2, irqst_spcr2 & ~(XSYNC_ERR));
  92. } else {
  93. complete(&mcbsp_tx->tx_irq_completion);
  94. }
  95. return IRQ_HANDLED;
  96. }
  97. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  98. {
  99. struct omap_mcbsp *mcbsp_rx = dev_id;
  100. u16 irqst_spcr1;
  101. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  102. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  103. if (irqst_spcr1 & RSYNC_ERR) {
  104. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  105. irqst_spcr1);
  106. /* Writing zero to RSYNC_ERR clears the IRQ */
  107. MCBSP_WRITE(mcbsp_rx, SPCR1, irqst_spcr1 & ~(RSYNC_ERR));
  108. } else {
  109. complete(&mcbsp_rx->tx_irq_completion);
  110. }
  111. return IRQ_HANDLED;
  112. }
  113. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  114. {
  115. struct omap_mcbsp *mcbsp_dma_tx = data;
  116. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  117. MCBSP_READ(mcbsp_dma_tx, SPCR2));
  118. /* We can free the channels */
  119. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  120. mcbsp_dma_tx->dma_tx_lch = -1;
  121. complete(&mcbsp_dma_tx->tx_dma_completion);
  122. }
  123. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  124. {
  125. struct omap_mcbsp *mcbsp_dma_rx = data;
  126. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  127. MCBSP_READ(mcbsp_dma_rx, SPCR2));
  128. /* We can free the channels */
  129. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  130. mcbsp_dma_rx->dma_rx_lch = -1;
  131. complete(&mcbsp_dma_rx->rx_dma_completion);
  132. }
  133. /*
  134. * omap_mcbsp_config simply write a config to the
  135. * appropriate McBSP.
  136. * You either call this function or set the McBSP registers
  137. * by yourself before calling omap_mcbsp_start().
  138. */
  139. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  140. {
  141. struct omap_mcbsp *mcbsp;
  142. if (!omap_mcbsp_check_valid_id(id)) {
  143. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  144. return;
  145. }
  146. mcbsp = id_to_mcbsp_ptr(id);
  147. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  148. mcbsp->id, mcbsp->phys_base);
  149. /* We write the given config */
  150. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  151. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  152. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  153. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  154. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  155. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  156. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  157. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  158. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  159. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  160. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  161. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  162. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  163. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  164. }
  165. }
  166. EXPORT_SYMBOL(omap_mcbsp_config);
  167. #ifdef CONFIG_ARCH_OMAP3
  168. /*
  169. * omap_mcbsp_set_tx_threshold configures how to deal
  170. * with transmit threshold. the threshold value and handler can be
  171. * configure in here.
  172. */
  173. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  174. {
  175. struct omap_mcbsp *mcbsp;
  176. if (!cpu_is_omap34xx())
  177. return;
  178. if (!omap_mcbsp_check_valid_id(id)) {
  179. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  180. return;
  181. }
  182. mcbsp = id_to_mcbsp_ptr(id);
  183. MCBSP_WRITE(mcbsp, THRSH2, threshold);
  184. }
  185. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  186. /*
  187. * omap_mcbsp_set_rx_threshold configures how to deal
  188. * with receive threshold. the threshold value and handler can be
  189. * configure in here.
  190. */
  191. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  192. {
  193. struct omap_mcbsp *mcbsp;
  194. if (!cpu_is_omap34xx())
  195. return;
  196. if (!omap_mcbsp_check_valid_id(id)) {
  197. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  198. return;
  199. }
  200. mcbsp = id_to_mcbsp_ptr(id);
  201. MCBSP_WRITE(mcbsp, THRSH1, threshold);
  202. }
  203. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  204. /*
  205. * omap_mcbsp_get_max_tx_thres just return the current configured
  206. * maximum threshold for transmission
  207. */
  208. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  209. {
  210. struct omap_mcbsp *mcbsp;
  211. if (!omap_mcbsp_check_valid_id(id)) {
  212. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  213. return -ENODEV;
  214. }
  215. mcbsp = id_to_mcbsp_ptr(id);
  216. return mcbsp->max_tx_thres;
  217. }
  218. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  219. /*
  220. * omap_mcbsp_get_max_rx_thres just return the current configured
  221. * maximum threshold for reception
  222. */
  223. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  224. {
  225. struct omap_mcbsp *mcbsp;
  226. if (!omap_mcbsp_check_valid_id(id)) {
  227. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  228. return -ENODEV;
  229. }
  230. mcbsp = id_to_mcbsp_ptr(id);
  231. return mcbsp->max_rx_thres;
  232. }
  233. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  234. /*
  235. * omap_mcbsp_get_dma_op_mode just return the current configured
  236. * operating mode for the mcbsp channel
  237. */
  238. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  239. {
  240. struct omap_mcbsp *mcbsp;
  241. int dma_op_mode;
  242. if (!omap_mcbsp_check_valid_id(id)) {
  243. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  244. return -ENODEV;
  245. }
  246. mcbsp = id_to_mcbsp_ptr(id);
  247. dma_op_mode = mcbsp->dma_op_mode;
  248. return dma_op_mode;
  249. }
  250. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  251. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  252. {
  253. /*
  254. * Enable wakup behavior, smart idle and all wakeups
  255. * REVISIT: some wakeups may be unnecessary
  256. */
  257. if (cpu_is_omap34xx()) {
  258. u16 syscon;
  259. syscon = MCBSP_READ(mcbsp, SYSCON);
  260. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  261. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  262. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  263. CLOCKACTIVITY(0x02));
  264. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  265. } else {
  266. syscon |= SIDLEMODE(0x01);
  267. }
  268. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  269. }
  270. }
  271. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  272. {
  273. /*
  274. * Disable wakup behavior, smart idle and all wakeups
  275. */
  276. if (cpu_is_omap34xx()) {
  277. u16 syscon;
  278. syscon = MCBSP_READ(mcbsp, SYSCON);
  279. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  280. /*
  281. * HW bug workaround - If no_idle mode is taken, we need to
  282. * go to smart_idle before going to always_idle, or the
  283. * device will not hit retention anymore.
  284. */
  285. syscon |= SIDLEMODE(0x02);
  286. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  287. syscon &= ~(SIDLEMODE(0x03));
  288. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  289. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  290. }
  291. }
  292. #else
  293. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  294. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  295. #endif
  296. /*
  297. * We can choose between IRQ based or polled IO.
  298. * This needs to be called before omap_mcbsp_request().
  299. */
  300. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  301. {
  302. struct omap_mcbsp *mcbsp;
  303. if (!omap_mcbsp_check_valid_id(id)) {
  304. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  305. return -ENODEV;
  306. }
  307. mcbsp = id_to_mcbsp_ptr(id);
  308. spin_lock(&mcbsp->lock);
  309. if (!mcbsp->free) {
  310. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  311. mcbsp->id);
  312. spin_unlock(&mcbsp->lock);
  313. return -EINVAL;
  314. }
  315. mcbsp->io_type = io_type;
  316. spin_unlock(&mcbsp->lock);
  317. return 0;
  318. }
  319. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  320. int omap_mcbsp_request(unsigned int id)
  321. {
  322. struct omap_mcbsp *mcbsp;
  323. int err;
  324. if (!omap_mcbsp_check_valid_id(id)) {
  325. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  326. return -ENODEV;
  327. }
  328. mcbsp = id_to_mcbsp_ptr(id);
  329. spin_lock(&mcbsp->lock);
  330. if (!mcbsp->free) {
  331. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  332. mcbsp->id);
  333. spin_unlock(&mcbsp->lock);
  334. return -EBUSY;
  335. }
  336. mcbsp->free = 0;
  337. spin_unlock(&mcbsp->lock);
  338. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  339. mcbsp->pdata->ops->request(id);
  340. clk_enable(mcbsp->iclk);
  341. clk_enable(mcbsp->fclk);
  342. /* Do procedure specific to omap34xx arch, if applicable */
  343. omap34xx_mcbsp_request(mcbsp);
  344. /*
  345. * Make sure that transmitter, receiver and sample-rate generator are
  346. * not running before activating IRQs.
  347. */
  348. MCBSP_WRITE(mcbsp, SPCR1, 0);
  349. MCBSP_WRITE(mcbsp, SPCR2, 0);
  350. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  351. /* We need to get IRQs here */
  352. init_completion(&mcbsp->tx_irq_completion);
  353. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  354. 0, "McBSP", (void *)mcbsp);
  355. if (err != 0) {
  356. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  357. "for McBSP%d\n", mcbsp->tx_irq,
  358. mcbsp->id);
  359. goto error;
  360. }
  361. init_completion(&mcbsp->rx_irq_completion);
  362. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
  363. 0, "McBSP", (void *)mcbsp);
  364. if (err != 0) {
  365. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  366. "for McBSP%d\n", mcbsp->rx_irq,
  367. mcbsp->id);
  368. goto tx_irq;
  369. }
  370. }
  371. return 0;
  372. tx_irq:
  373. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  374. error:
  375. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  376. mcbsp->pdata->ops->free(id);
  377. /* Do procedure specific to omap34xx arch, if applicable */
  378. omap34xx_mcbsp_free(mcbsp);
  379. clk_disable(mcbsp->fclk);
  380. clk_disable(mcbsp->iclk);
  381. mcbsp->free = 1;
  382. return err;
  383. }
  384. EXPORT_SYMBOL(omap_mcbsp_request);
  385. void omap_mcbsp_free(unsigned int id)
  386. {
  387. struct omap_mcbsp *mcbsp;
  388. if (!omap_mcbsp_check_valid_id(id)) {
  389. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  390. return;
  391. }
  392. mcbsp = id_to_mcbsp_ptr(id);
  393. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  394. mcbsp->pdata->ops->free(id);
  395. /* Do procedure specific to omap34xx arch, if applicable */
  396. omap34xx_mcbsp_free(mcbsp);
  397. clk_disable(mcbsp->fclk);
  398. clk_disable(mcbsp->iclk);
  399. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  400. /* Free IRQs */
  401. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  402. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  403. }
  404. spin_lock(&mcbsp->lock);
  405. if (mcbsp->free) {
  406. dev_err(mcbsp->dev, "McBSP%d was not reserved\n",
  407. mcbsp->id);
  408. spin_unlock(&mcbsp->lock);
  409. return;
  410. }
  411. mcbsp->free = 1;
  412. spin_unlock(&mcbsp->lock);
  413. }
  414. EXPORT_SYMBOL(omap_mcbsp_free);
  415. /*
  416. * Here we start the McBSP, by enabling transmitter, receiver or both.
  417. * If no transmitter or receiver is active prior calling, then sample-rate
  418. * generator and frame sync are started.
  419. */
  420. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  421. {
  422. struct omap_mcbsp *mcbsp;
  423. int idle;
  424. u16 w;
  425. if (!omap_mcbsp_check_valid_id(id)) {
  426. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  427. return;
  428. }
  429. mcbsp = id_to_mcbsp_ptr(id);
  430. mcbsp->rx_word_length = (MCBSP_READ(mcbsp, RCR1) >> 5) & 0x7;
  431. mcbsp->tx_word_length = (MCBSP_READ(mcbsp, XCR1) >> 5) & 0x7;
  432. idle = !((MCBSP_READ(mcbsp, SPCR2) | MCBSP_READ(mcbsp, SPCR1)) & 1);
  433. if (idle) {
  434. /* Start the sample generator */
  435. w = MCBSP_READ(mcbsp, SPCR2);
  436. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  437. }
  438. /* Enable transmitter and receiver */
  439. tx &= 1;
  440. w = MCBSP_READ(mcbsp, SPCR2);
  441. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  442. rx &= 1;
  443. w = MCBSP_READ(mcbsp, SPCR1);
  444. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  445. /*
  446. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  447. * REVISIT: 100us may give enough time for two CLKSRG, however
  448. * due to some unknown PM related, clock gating etc. reason it
  449. * is now at 500us.
  450. */
  451. udelay(500);
  452. if (idle) {
  453. /* Start frame sync */
  454. w = MCBSP_READ(mcbsp, SPCR2);
  455. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  456. }
  457. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  458. /* Release the transmitter and receiver */
  459. w = MCBSP_READ(mcbsp, XCCR);
  460. w &= ~(tx ? XDISABLE : 0);
  461. MCBSP_WRITE(mcbsp, XCCR, w);
  462. w = MCBSP_READ(mcbsp, RCCR);
  463. w &= ~(rx ? RDISABLE : 0);
  464. MCBSP_WRITE(mcbsp, RCCR, w);
  465. }
  466. /* Dump McBSP Regs */
  467. omap_mcbsp_dump_reg(id);
  468. }
  469. EXPORT_SYMBOL(omap_mcbsp_start);
  470. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  471. {
  472. struct omap_mcbsp *mcbsp;
  473. int idle;
  474. u16 w;
  475. if (!omap_mcbsp_check_valid_id(id)) {
  476. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  477. return;
  478. }
  479. mcbsp = id_to_mcbsp_ptr(id);
  480. /* Reset transmitter */
  481. tx &= 1;
  482. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  483. w = MCBSP_READ(mcbsp, XCCR);
  484. w |= (tx ? XDISABLE : 0);
  485. MCBSP_WRITE(mcbsp, XCCR, w);
  486. }
  487. w = MCBSP_READ(mcbsp, SPCR2);
  488. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  489. /* Reset receiver */
  490. rx &= 1;
  491. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  492. w = MCBSP_READ(mcbsp, RCCR);
  493. w |= (rx ? RDISABLE : 0);
  494. MCBSP_WRITE(mcbsp, RCCR, w);
  495. }
  496. w = MCBSP_READ(mcbsp, SPCR1);
  497. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  498. idle = !((MCBSP_READ(mcbsp, SPCR2) | MCBSP_READ(mcbsp, SPCR1)) & 1);
  499. if (idle) {
  500. /* Reset the sample rate generator */
  501. w = MCBSP_READ(mcbsp, SPCR2);
  502. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  503. }
  504. }
  505. EXPORT_SYMBOL(omap_mcbsp_stop);
  506. /* polled mcbsp i/o operations */
  507. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  508. {
  509. struct omap_mcbsp *mcbsp;
  510. if (!omap_mcbsp_check_valid_id(id)) {
  511. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  512. return -ENODEV;
  513. }
  514. mcbsp = id_to_mcbsp_ptr(id);
  515. MCBSP_WRITE(mcbsp, DXR1, buf);
  516. /* if frame sync error - clear the error */
  517. if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
  518. /* clear error */
  519. MCBSP_WRITE(mcbsp, SPCR2,
  520. MCBSP_READ(mcbsp, SPCR2) & (~XSYNC_ERR));
  521. /* resend */
  522. return -1;
  523. } else {
  524. /* wait for transmit confirmation */
  525. int attemps = 0;
  526. while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
  527. if (attemps++ > 1000) {
  528. MCBSP_WRITE(mcbsp, SPCR2,
  529. MCBSP_READ(mcbsp, SPCR2) & (~XRST));
  530. udelay(10);
  531. MCBSP_WRITE(mcbsp, SPCR2,
  532. MCBSP_READ(mcbsp, SPCR2) | (XRST));
  533. udelay(10);
  534. dev_err(mcbsp->dev, "Could not write to"
  535. " McBSP%d Register\n", mcbsp->id);
  536. return -2;
  537. }
  538. }
  539. }
  540. return 0;
  541. }
  542. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  543. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  544. {
  545. struct omap_mcbsp *mcbsp;
  546. if (!omap_mcbsp_check_valid_id(id)) {
  547. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  548. return -ENODEV;
  549. }
  550. mcbsp = id_to_mcbsp_ptr(id);
  551. /* if frame sync error - clear the error */
  552. if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
  553. /* clear error */
  554. MCBSP_WRITE(mcbsp, SPCR1,
  555. MCBSP_READ(mcbsp, SPCR1) & (~RSYNC_ERR));
  556. /* resend */
  557. return -1;
  558. } else {
  559. /* wait for recieve confirmation */
  560. int attemps = 0;
  561. while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
  562. if (attemps++ > 1000) {
  563. MCBSP_WRITE(mcbsp, SPCR1,
  564. MCBSP_READ(mcbsp, SPCR1) & (~RRST));
  565. udelay(10);
  566. MCBSP_WRITE(mcbsp, SPCR1,
  567. MCBSP_READ(mcbsp, SPCR1) | (RRST));
  568. udelay(10);
  569. dev_err(mcbsp->dev, "Could not read from"
  570. " McBSP%d Register\n", mcbsp->id);
  571. return -2;
  572. }
  573. }
  574. }
  575. *buf = MCBSP_READ(mcbsp, DRR1);
  576. return 0;
  577. }
  578. EXPORT_SYMBOL(omap_mcbsp_pollread);
  579. /*
  580. * IRQ based word transmission.
  581. */
  582. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  583. {
  584. struct omap_mcbsp *mcbsp;
  585. omap_mcbsp_word_length word_length;
  586. if (!omap_mcbsp_check_valid_id(id)) {
  587. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  588. return;
  589. }
  590. mcbsp = id_to_mcbsp_ptr(id);
  591. word_length = mcbsp->tx_word_length;
  592. wait_for_completion(&mcbsp->tx_irq_completion);
  593. if (word_length > OMAP_MCBSP_WORD_16)
  594. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  595. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  596. }
  597. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  598. u32 omap_mcbsp_recv_word(unsigned int id)
  599. {
  600. struct omap_mcbsp *mcbsp;
  601. u16 word_lsb, word_msb = 0;
  602. omap_mcbsp_word_length word_length;
  603. if (!omap_mcbsp_check_valid_id(id)) {
  604. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  605. return -ENODEV;
  606. }
  607. mcbsp = id_to_mcbsp_ptr(id);
  608. word_length = mcbsp->rx_word_length;
  609. wait_for_completion(&mcbsp->rx_irq_completion);
  610. if (word_length > OMAP_MCBSP_WORD_16)
  611. word_msb = MCBSP_READ(mcbsp, DRR2);
  612. word_lsb = MCBSP_READ(mcbsp, DRR1);
  613. return (word_lsb | (word_msb << 16));
  614. }
  615. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  616. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  617. {
  618. struct omap_mcbsp *mcbsp;
  619. omap_mcbsp_word_length tx_word_length;
  620. omap_mcbsp_word_length rx_word_length;
  621. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  622. if (!omap_mcbsp_check_valid_id(id)) {
  623. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  624. return -ENODEV;
  625. }
  626. mcbsp = id_to_mcbsp_ptr(id);
  627. tx_word_length = mcbsp->tx_word_length;
  628. rx_word_length = mcbsp->rx_word_length;
  629. if (tx_word_length != rx_word_length)
  630. return -EINVAL;
  631. /* First we wait for the transmitter to be ready */
  632. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  633. while (!(spcr2 & XRDY)) {
  634. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  635. if (attempts++ > 1000) {
  636. /* We must reset the transmitter */
  637. MCBSP_WRITE(mcbsp, SPCR2, spcr2 & (~XRST));
  638. udelay(10);
  639. MCBSP_WRITE(mcbsp, SPCR2, spcr2 | XRST);
  640. udelay(10);
  641. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  642. "ready\n", mcbsp->id);
  643. return -EAGAIN;
  644. }
  645. }
  646. /* Now we can push the data */
  647. if (tx_word_length > OMAP_MCBSP_WORD_16)
  648. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  649. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  650. /* We wait for the receiver to be ready */
  651. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  652. while (!(spcr1 & RRDY)) {
  653. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  654. if (attempts++ > 1000) {
  655. /* We must reset the receiver */
  656. MCBSP_WRITE(mcbsp, SPCR1, spcr1 & (~RRST));
  657. udelay(10);
  658. MCBSP_WRITE(mcbsp, SPCR1, spcr1 | RRST);
  659. udelay(10);
  660. dev_err(mcbsp->dev, "McBSP%d receiver not "
  661. "ready\n", mcbsp->id);
  662. return -EAGAIN;
  663. }
  664. }
  665. /* Receiver is ready, let's read the dummy data */
  666. if (rx_word_length > OMAP_MCBSP_WORD_16)
  667. word_msb = MCBSP_READ(mcbsp, DRR2);
  668. word_lsb = MCBSP_READ(mcbsp, DRR1);
  669. return 0;
  670. }
  671. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  672. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  673. {
  674. struct omap_mcbsp *mcbsp;
  675. u32 clock_word = 0;
  676. omap_mcbsp_word_length tx_word_length;
  677. omap_mcbsp_word_length rx_word_length;
  678. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  679. if (!omap_mcbsp_check_valid_id(id)) {
  680. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  681. return -ENODEV;
  682. }
  683. mcbsp = id_to_mcbsp_ptr(id);
  684. tx_word_length = mcbsp->tx_word_length;
  685. rx_word_length = mcbsp->rx_word_length;
  686. if (tx_word_length != rx_word_length)
  687. return -EINVAL;
  688. /* First we wait for the transmitter to be ready */
  689. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  690. while (!(spcr2 & XRDY)) {
  691. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  692. if (attempts++ > 1000) {
  693. /* We must reset the transmitter */
  694. MCBSP_WRITE(mcbsp, SPCR2, spcr2 & (~XRST));
  695. udelay(10);
  696. MCBSP_WRITE(mcbsp, SPCR2, spcr2 | XRST);
  697. udelay(10);
  698. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  699. "ready\n", mcbsp->id);
  700. return -EAGAIN;
  701. }
  702. }
  703. /* We first need to enable the bus clock */
  704. if (tx_word_length > OMAP_MCBSP_WORD_16)
  705. MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
  706. MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
  707. /* We wait for the receiver to be ready */
  708. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  709. while (!(spcr1 & RRDY)) {
  710. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  711. if (attempts++ > 1000) {
  712. /* We must reset the receiver */
  713. MCBSP_WRITE(mcbsp, SPCR1, spcr1 & (~RRST));
  714. udelay(10);
  715. MCBSP_WRITE(mcbsp, SPCR1, spcr1 | RRST);
  716. udelay(10);
  717. dev_err(mcbsp->dev, "McBSP%d receiver not "
  718. "ready\n", mcbsp->id);
  719. return -EAGAIN;
  720. }
  721. }
  722. /* Receiver is ready, there is something for us */
  723. if (rx_word_length > OMAP_MCBSP_WORD_16)
  724. word_msb = MCBSP_READ(mcbsp, DRR2);
  725. word_lsb = MCBSP_READ(mcbsp, DRR1);
  726. word[0] = (word_lsb | (word_msb << 16));
  727. return 0;
  728. }
  729. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  730. /*
  731. * Simple DMA based buffer rx/tx routines.
  732. * Nothing fancy, just a single buffer tx/rx through DMA.
  733. * The DMA resources are released once the transfer is done.
  734. * For anything fancier, you should use your own customized DMA
  735. * routines and callbacks.
  736. */
  737. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  738. unsigned int length)
  739. {
  740. struct omap_mcbsp *mcbsp;
  741. int dma_tx_ch;
  742. int src_port = 0;
  743. int dest_port = 0;
  744. int sync_dev = 0;
  745. if (!omap_mcbsp_check_valid_id(id)) {
  746. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  747. return -ENODEV;
  748. }
  749. mcbsp = id_to_mcbsp_ptr(id);
  750. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  751. omap_mcbsp_tx_dma_callback,
  752. mcbsp,
  753. &dma_tx_ch)) {
  754. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  755. "McBSP%d TX. Trying IRQ based TX\n",
  756. mcbsp->id);
  757. return -EAGAIN;
  758. }
  759. mcbsp->dma_tx_lch = dma_tx_ch;
  760. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  761. dma_tx_ch);
  762. init_completion(&mcbsp->tx_dma_completion);
  763. if (cpu_class_is_omap1()) {
  764. src_port = OMAP_DMA_PORT_TIPB;
  765. dest_port = OMAP_DMA_PORT_EMIFF;
  766. }
  767. if (cpu_class_is_omap2())
  768. sync_dev = mcbsp->dma_tx_sync;
  769. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  770. OMAP_DMA_DATA_TYPE_S16,
  771. length >> 1, 1,
  772. OMAP_DMA_SYNC_ELEMENT,
  773. sync_dev, 0);
  774. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  775. src_port,
  776. OMAP_DMA_AMODE_CONSTANT,
  777. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  778. 0, 0);
  779. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  780. dest_port,
  781. OMAP_DMA_AMODE_POST_INC,
  782. buffer,
  783. 0, 0);
  784. omap_start_dma(mcbsp->dma_tx_lch);
  785. wait_for_completion(&mcbsp->tx_dma_completion);
  786. return 0;
  787. }
  788. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  789. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  790. unsigned int length)
  791. {
  792. struct omap_mcbsp *mcbsp;
  793. int dma_rx_ch;
  794. int src_port = 0;
  795. int dest_port = 0;
  796. int sync_dev = 0;
  797. if (!omap_mcbsp_check_valid_id(id)) {
  798. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  799. return -ENODEV;
  800. }
  801. mcbsp = id_to_mcbsp_ptr(id);
  802. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  803. omap_mcbsp_rx_dma_callback,
  804. mcbsp,
  805. &dma_rx_ch)) {
  806. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  807. "McBSP%d RX. Trying IRQ based RX\n",
  808. mcbsp->id);
  809. return -EAGAIN;
  810. }
  811. mcbsp->dma_rx_lch = dma_rx_ch;
  812. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  813. dma_rx_ch);
  814. init_completion(&mcbsp->rx_dma_completion);
  815. if (cpu_class_is_omap1()) {
  816. src_port = OMAP_DMA_PORT_TIPB;
  817. dest_port = OMAP_DMA_PORT_EMIFF;
  818. }
  819. if (cpu_class_is_omap2())
  820. sync_dev = mcbsp->dma_rx_sync;
  821. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  822. OMAP_DMA_DATA_TYPE_S16,
  823. length >> 1, 1,
  824. OMAP_DMA_SYNC_ELEMENT,
  825. sync_dev, 0);
  826. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  827. src_port,
  828. OMAP_DMA_AMODE_CONSTANT,
  829. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  830. 0, 0);
  831. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  832. dest_port,
  833. OMAP_DMA_AMODE_POST_INC,
  834. buffer,
  835. 0, 0);
  836. omap_start_dma(mcbsp->dma_rx_lch);
  837. wait_for_completion(&mcbsp->rx_dma_completion);
  838. return 0;
  839. }
  840. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  841. /*
  842. * SPI wrapper.
  843. * Since SPI setup is much simpler than the generic McBSP one,
  844. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  845. * Once this is done, you can call omap_mcbsp_start().
  846. */
  847. void omap_mcbsp_set_spi_mode(unsigned int id,
  848. const struct omap_mcbsp_spi_cfg *spi_cfg)
  849. {
  850. struct omap_mcbsp *mcbsp;
  851. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  852. if (!omap_mcbsp_check_valid_id(id)) {
  853. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  854. return;
  855. }
  856. mcbsp = id_to_mcbsp_ptr(id);
  857. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  858. /* SPI has only one frame */
  859. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  860. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  861. /* Clock stop mode */
  862. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  863. mcbsp_cfg.spcr1 |= (1 << 12);
  864. else
  865. mcbsp_cfg.spcr1 |= (3 << 11);
  866. /* Set clock parities */
  867. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  868. mcbsp_cfg.pcr0 |= CLKRP;
  869. else
  870. mcbsp_cfg.pcr0 &= ~CLKRP;
  871. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  872. mcbsp_cfg.pcr0 &= ~CLKXP;
  873. else
  874. mcbsp_cfg.pcr0 |= CLKXP;
  875. /* Set SCLKME to 0 and CLKSM to 1 */
  876. mcbsp_cfg.pcr0 &= ~SCLKME;
  877. mcbsp_cfg.srgr2 |= CLKSM;
  878. /* Set FSXP */
  879. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  880. mcbsp_cfg.pcr0 &= ~FSXP;
  881. else
  882. mcbsp_cfg.pcr0 |= FSXP;
  883. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  884. mcbsp_cfg.pcr0 |= CLKXM;
  885. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  886. mcbsp_cfg.pcr0 |= FSXM;
  887. mcbsp_cfg.srgr2 &= ~FSGM;
  888. mcbsp_cfg.xcr2 |= XDATDLY(1);
  889. mcbsp_cfg.rcr2 |= RDATDLY(1);
  890. } else {
  891. mcbsp_cfg.pcr0 &= ~CLKXM;
  892. mcbsp_cfg.srgr1 |= CLKGDV(1);
  893. mcbsp_cfg.pcr0 &= ~FSXM;
  894. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  895. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  896. }
  897. mcbsp_cfg.xcr2 &= ~XPHASE;
  898. mcbsp_cfg.rcr2 &= ~RPHASE;
  899. omap_mcbsp_config(id, &mcbsp_cfg);
  900. }
  901. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  902. #ifdef CONFIG_ARCH_OMAP3
  903. #define max_thres(m) (mcbsp->pdata->buffer_size)
  904. #define valid_threshold(m, val) ((val) <= max_thres(m))
  905. #define THRESHOLD_PROP_BUILDER(prop) \
  906. static ssize_t prop##_show(struct device *dev, \
  907. struct device_attribute *attr, char *buf) \
  908. { \
  909. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  910. \
  911. return sprintf(buf, "%u\n", mcbsp->prop); \
  912. } \
  913. \
  914. static ssize_t prop##_store(struct device *dev, \
  915. struct device_attribute *attr, \
  916. const char *buf, size_t size) \
  917. { \
  918. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  919. unsigned long val; \
  920. int status; \
  921. \
  922. status = strict_strtoul(buf, 0, &val); \
  923. if (status) \
  924. return status; \
  925. \
  926. if (!valid_threshold(mcbsp, val)) \
  927. return -EDOM; \
  928. \
  929. mcbsp->prop = val; \
  930. return size; \
  931. } \
  932. \
  933. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  934. THRESHOLD_PROP_BUILDER(max_tx_thres);
  935. THRESHOLD_PROP_BUILDER(max_rx_thres);
  936. static const char *dma_op_modes[] = {
  937. "element", "threshold", "frame",
  938. };
  939. static ssize_t dma_op_mode_show(struct device *dev,
  940. struct device_attribute *attr, char *buf)
  941. {
  942. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  943. int dma_op_mode, i = 0;
  944. ssize_t len = 0;
  945. const char * const *s;
  946. dma_op_mode = mcbsp->dma_op_mode;
  947. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  948. if (dma_op_mode == i)
  949. len += sprintf(buf + len, "[%s] ", *s);
  950. else
  951. len += sprintf(buf + len, "%s ", *s);
  952. }
  953. len += sprintf(buf + len, "\n");
  954. return len;
  955. }
  956. static ssize_t dma_op_mode_store(struct device *dev,
  957. struct device_attribute *attr,
  958. const char *buf, size_t size)
  959. {
  960. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  961. const char * const *s;
  962. int i = 0;
  963. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  964. if (sysfs_streq(buf, *s))
  965. break;
  966. if (i == ARRAY_SIZE(dma_op_modes))
  967. return -EINVAL;
  968. spin_lock_irq(&mcbsp->lock);
  969. if (!mcbsp->free) {
  970. size = -EBUSY;
  971. goto unlock;
  972. }
  973. mcbsp->dma_op_mode = i;
  974. unlock:
  975. spin_unlock_irq(&mcbsp->lock);
  976. return size;
  977. }
  978. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  979. static const struct attribute *additional_attrs[] = {
  980. &dev_attr_max_tx_thres.attr,
  981. &dev_attr_max_rx_thres.attr,
  982. &dev_attr_dma_op_mode.attr,
  983. NULL,
  984. };
  985. static const struct attribute_group additional_attr_group = {
  986. .attrs = (struct attribute **)additional_attrs,
  987. };
  988. static inline int __devinit omap_additional_add(struct device *dev)
  989. {
  990. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  991. }
  992. static inline void __devexit omap_additional_remove(struct device *dev)
  993. {
  994. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  995. }
  996. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  997. {
  998. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  999. if (cpu_is_omap34xx()) {
  1000. mcbsp->max_tx_thres = max_thres(mcbsp);
  1001. mcbsp->max_rx_thres = max_thres(mcbsp);
  1002. /*
  1003. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1004. * for mcbsp2 instances.
  1005. */
  1006. if (omap_additional_add(mcbsp->dev))
  1007. dev_warn(mcbsp->dev,
  1008. "Unable to create additional controls\n");
  1009. } else {
  1010. mcbsp->max_tx_thres = -EINVAL;
  1011. mcbsp->max_rx_thres = -EINVAL;
  1012. }
  1013. }
  1014. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1015. {
  1016. if (cpu_is_omap34xx())
  1017. omap_additional_remove(mcbsp->dev);
  1018. }
  1019. #else
  1020. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1021. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1022. #endif /* CONFIG_ARCH_OMAP3 */
  1023. /*
  1024. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1025. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1026. */
  1027. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1028. {
  1029. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1030. struct omap_mcbsp *mcbsp;
  1031. int id = pdev->id - 1;
  1032. int ret = 0;
  1033. if (!pdata) {
  1034. dev_err(&pdev->dev, "McBSP device initialized without"
  1035. "platform data\n");
  1036. ret = -EINVAL;
  1037. goto exit;
  1038. }
  1039. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1040. if (id >= omap_mcbsp_count) {
  1041. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1042. ret = -EINVAL;
  1043. goto exit;
  1044. }
  1045. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1046. if (!mcbsp) {
  1047. ret = -ENOMEM;
  1048. goto exit;
  1049. }
  1050. spin_lock_init(&mcbsp->lock);
  1051. mcbsp->id = id + 1;
  1052. mcbsp->free = 1;
  1053. mcbsp->dma_tx_lch = -1;
  1054. mcbsp->dma_rx_lch = -1;
  1055. mcbsp->phys_base = pdata->phys_base;
  1056. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1057. if (!mcbsp->io_base) {
  1058. ret = -ENOMEM;
  1059. goto err_ioremap;
  1060. }
  1061. /* Default I/O is IRQ based */
  1062. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1063. mcbsp->tx_irq = pdata->tx_irq;
  1064. mcbsp->rx_irq = pdata->rx_irq;
  1065. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1066. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1067. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1068. if (IS_ERR(mcbsp->iclk)) {
  1069. ret = PTR_ERR(mcbsp->iclk);
  1070. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1071. goto err_iclk;
  1072. }
  1073. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1074. if (IS_ERR(mcbsp->fclk)) {
  1075. ret = PTR_ERR(mcbsp->fclk);
  1076. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1077. goto err_fclk;
  1078. }
  1079. mcbsp->pdata = pdata;
  1080. mcbsp->dev = &pdev->dev;
  1081. mcbsp_ptr[id] = mcbsp;
  1082. platform_set_drvdata(pdev, mcbsp);
  1083. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1084. omap34xx_device_init(mcbsp);
  1085. return 0;
  1086. err_fclk:
  1087. clk_put(mcbsp->iclk);
  1088. err_iclk:
  1089. iounmap(mcbsp->io_base);
  1090. err_ioremap:
  1091. kfree(mcbsp);
  1092. exit:
  1093. return ret;
  1094. }
  1095. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1096. {
  1097. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1098. platform_set_drvdata(pdev, NULL);
  1099. if (mcbsp) {
  1100. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1101. mcbsp->pdata->ops->free)
  1102. mcbsp->pdata->ops->free(mcbsp->id);
  1103. omap34xx_device_exit(mcbsp);
  1104. clk_disable(mcbsp->fclk);
  1105. clk_disable(mcbsp->iclk);
  1106. clk_put(mcbsp->fclk);
  1107. clk_put(mcbsp->iclk);
  1108. iounmap(mcbsp->io_base);
  1109. mcbsp->fclk = NULL;
  1110. mcbsp->iclk = NULL;
  1111. mcbsp->free = 0;
  1112. mcbsp->dev = NULL;
  1113. }
  1114. return 0;
  1115. }
  1116. static struct platform_driver omap_mcbsp_driver = {
  1117. .probe = omap_mcbsp_probe,
  1118. .remove = __devexit_p(omap_mcbsp_remove),
  1119. .driver = {
  1120. .name = "omap-mcbsp",
  1121. },
  1122. };
  1123. int __init omap_mcbsp_init(void)
  1124. {
  1125. /* Register the McBSP driver */
  1126. return platform_driver_register(&omap_mcbsp_driver);
  1127. }