dma.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <asm/div64.h>
  32. /* 32bit DMA ops. */
  33. static
  34. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  35. int slot,
  36. struct b43_dmadesc_meta **meta)
  37. {
  38. struct b43_dmadesc32 *desc;
  39. *meta = &(ring->meta[slot]);
  40. desc = ring->descbase;
  41. desc = &(desc[slot]);
  42. return (struct b43_dmadesc_generic *)desc;
  43. }
  44. static void op32_fill_descriptor(struct b43_dmaring *ring,
  45. struct b43_dmadesc_generic *desc,
  46. dma_addr_t dmaaddr, u16 bufsize,
  47. int start, int end, int irq)
  48. {
  49. struct b43_dmadesc32 *descbase = ring->descbase;
  50. int slot;
  51. u32 ctl;
  52. u32 addr;
  53. u32 addrext;
  54. slot = (int)(&(desc->dma32) - descbase);
  55. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  56. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  57. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  58. >> SSB_DMA_TRANSLATION_SHIFT;
  59. addr |= ssb_dma_translation(ring->dev->dev);
  60. ctl = (bufsize - ring->frameoffset)
  61. & B43_DMA32_DCTL_BYTECNT;
  62. if (slot == ring->nr_slots - 1)
  63. ctl |= B43_DMA32_DCTL_DTABLEEND;
  64. if (start)
  65. ctl |= B43_DMA32_DCTL_FRAMESTART;
  66. if (end)
  67. ctl |= B43_DMA32_DCTL_FRAMEEND;
  68. if (irq)
  69. ctl |= B43_DMA32_DCTL_IRQ;
  70. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  71. & B43_DMA32_DCTL_ADDREXT_MASK;
  72. desc->dma32.control = cpu_to_le32(ctl);
  73. desc->dma32.address = cpu_to_le32(addr);
  74. }
  75. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  76. {
  77. b43_dma_write(ring, B43_DMA32_TXINDEX,
  78. (u32) (slot * sizeof(struct b43_dmadesc32)));
  79. }
  80. static void op32_tx_suspend(struct b43_dmaring *ring)
  81. {
  82. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  83. | B43_DMA32_TXSUSPEND);
  84. }
  85. static void op32_tx_resume(struct b43_dmaring *ring)
  86. {
  87. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  88. & ~B43_DMA32_TXSUSPEND);
  89. }
  90. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  91. {
  92. u32 val;
  93. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  94. val &= B43_DMA32_RXDPTR;
  95. return (val / sizeof(struct b43_dmadesc32));
  96. }
  97. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  98. {
  99. b43_dma_write(ring, B43_DMA32_RXINDEX,
  100. (u32) (slot * sizeof(struct b43_dmadesc32)));
  101. }
  102. static const struct b43_dma_ops dma32_ops = {
  103. .idx2desc = op32_idx2desc,
  104. .fill_descriptor = op32_fill_descriptor,
  105. .poke_tx = op32_poke_tx,
  106. .tx_suspend = op32_tx_suspend,
  107. .tx_resume = op32_tx_resume,
  108. .get_current_rxslot = op32_get_current_rxslot,
  109. .set_current_rxslot = op32_set_current_rxslot,
  110. };
  111. /* 64bit DMA ops. */
  112. static
  113. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  114. int slot,
  115. struct b43_dmadesc_meta **meta)
  116. {
  117. struct b43_dmadesc64 *desc;
  118. *meta = &(ring->meta[slot]);
  119. desc = ring->descbase;
  120. desc = &(desc[slot]);
  121. return (struct b43_dmadesc_generic *)desc;
  122. }
  123. static void op64_fill_descriptor(struct b43_dmaring *ring,
  124. struct b43_dmadesc_generic *desc,
  125. dma_addr_t dmaaddr, u16 bufsize,
  126. int start, int end, int irq)
  127. {
  128. struct b43_dmadesc64 *descbase = ring->descbase;
  129. int slot;
  130. u32 ctl0 = 0, ctl1 = 0;
  131. u32 addrlo, addrhi;
  132. u32 addrext;
  133. slot = (int)(&(desc->dma64) - descbase);
  134. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  135. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  136. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  137. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  138. >> SSB_DMA_TRANSLATION_SHIFT;
  139. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  140. if (slot == ring->nr_slots - 1)
  141. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  142. if (start)
  143. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  144. if (end)
  145. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  146. if (irq)
  147. ctl0 |= B43_DMA64_DCTL0_IRQ;
  148. ctl1 |= (bufsize - ring->frameoffset)
  149. & B43_DMA64_DCTL1_BYTECNT;
  150. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  151. & B43_DMA64_DCTL1_ADDREXT_MASK;
  152. desc->dma64.control0 = cpu_to_le32(ctl0);
  153. desc->dma64.control1 = cpu_to_le32(ctl1);
  154. desc->dma64.address_low = cpu_to_le32(addrlo);
  155. desc->dma64.address_high = cpu_to_le32(addrhi);
  156. }
  157. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  158. {
  159. b43_dma_write(ring, B43_DMA64_TXINDEX,
  160. (u32) (slot * sizeof(struct b43_dmadesc64)));
  161. }
  162. static void op64_tx_suspend(struct b43_dmaring *ring)
  163. {
  164. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  165. | B43_DMA64_TXSUSPEND);
  166. }
  167. static void op64_tx_resume(struct b43_dmaring *ring)
  168. {
  169. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  170. & ~B43_DMA64_TXSUSPEND);
  171. }
  172. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  173. {
  174. u32 val;
  175. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  176. val &= B43_DMA64_RXSTATDPTR;
  177. return (val / sizeof(struct b43_dmadesc64));
  178. }
  179. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  180. {
  181. b43_dma_write(ring, B43_DMA64_RXINDEX,
  182. (u32) (slot * sizeof(struct b43_dmadesc64)));
  183. }
  184. static const struct b43_dma_ops dma64_ops = {
  185. .idx2desc = op64_idx2desc,
  186. .fill_descriptor = op64_fill_descriptor,
  187. .poke_tx = op64_poke_tx,
  188. .tx_suspend = op64_tx_suspend,
  189. .tx_resume = op64_tx_resume,
  190. .get_current_rxslot = op64_get_current_rxslot,
  191. .set_current_rxslot = op64_set_current_rxslot,
  192. };
  193. static inline int free_slots(struct b43_dmaring *ring)
  194. {
  195. return (ring->nr_slots - ring->used_slots);
  196. }
  197. static inline int next_slot(struct b43_dmaring *ring, int slot)
  198. {
  199. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  200. if (slot == ring->nr_slots - 1)
  201. return 0;
  202. return slot + 1;
  203. }
  204. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  205. {
  206. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  207. if (slot == 0)
  208. return ring->nr_slots - 1;
  209. return slot - 1;
  210. }
  211. #ifdef CONFIG_B43_DEBUG
  212. static void update_max_used_slots(struct b43_dmaring *ring,
  213. int current_used_slots)
  214. {
  215. if (current_used_slots <= ring->max_used_slots)
  216. return;
  217. ring->max_used_slots = current_used_slots;
  218. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  219. b43dbg(ring->dev->wl,
  220. "max_used_slots increased to %d on %s ring %d\n",
  221. ring->max_used_slots,
  222. ring->tx ? "TX" : "RX", ring->index);
  223. }
  224. }
  225. #else
  226. static inline
  227. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  228. {
  229. }
  230. #endif /* DEBUG */
  231. /* Request a slot for usage. */
  232. static inline int request_slot(struct b43_dmaring *ring)
  233. {
  234. int slot;
  235. B43_WARN_ON(!ring->tx);
  236. B43_WARN_ON(ring->stopped);
  237. B43_WARN_ON(free_slots(ring) == 0);
  238. slot = next_slot(ring, ring->current_slot);
  239. ring->current_slot = slot;
  240. ring->used_slots++;
  241. update_max_used_slots(ring, ring->used_slots);
  242. return slot;
  243. }
  244. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  245. {
  246. static const u16 map64[] = {
  247. B43_MMIO_DMA64_BASE0,
  248. B43_MMIO_DMA64_BASE1,
  249. B43_MMIO_DMA64_BASE2,
  250. B43_MMIO_DMA64_BASE3,
  251. B43_MMIO_DMA64_BASE4,
  252. B43_MMIO_DMA64_BASE5,
  253. };
  254. static const u16 map32[] = {
  255. B43_MMIO_DMA32_BASE0,
  256. B43_MMIO_DMA32_BASE1,
  257. B43_MMIO_DMA32_BASE2,
  258. B43_MMIO_DMA32_BASE3,
  259. B43_MMIO_DMA32_BASE4,
  260. B43_MMIO_DMA32_BASE5,
  261. };
  262. if (type == B43_DMA_64BIT) {
  263. B43_WARN_ON(!(controller_idx >= 0 &&
  264. controller_idx < ARRAY_SIZE(map64)));
  265. return map64[controller_idx];
  266. }
  267. B43_WARN_ON(!(controller_idx >= 0 &&
  268. controller_idx < ARRAY_SIZE(map32)));
  269. return map32[controller_idx];
  270. }
  271. static inline
  272. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  273. unsigned char *buf, size_t len, int tx)
  274. {
  275. dma_addr_t dmaaddr;
  276. if (tx) {
  277. dmaaddr = dma_map_single(ring->dev->dev->dev,
  278. buf, len, DMA_TO_DEVICE);
  279. } else {
  280. dmaaddr = dma_map_single(ring->dev->dev->dev,
  281. buf, len, DMA_FROM_DEVICE);
  282. }
  283. return dmaaddr;
  284. }
  285. static inline
  286. void unmap_descbuffer(struct b43_dmaring *ring,
  287. dma_addr_t addr, size_t len, int tx)
  288. {
  289. if (tx) {
  290. dma_unmap_single(ring->dev->dev->dev, addr, len, DMA_TO_DEVICE);
  291. } else {
  292. dma_unmap_single(ring->dev->dev->dev,
  293. addr, len, DMA_FROM_DEVICE);
  294. }
  295. }
  296. static inline
  297. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  298. dma_addr_t addr, size_t len)
  299. {
  300. B43_WARN_ON(ring->tx);
  301. dma_sync_single_for_cpu(ring->dev->dev->dev,
  302. addr, len, DMA_FROM_DEVICE);
  303. }
  304. static inline
  305. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  306. dma_addr_t addr, size_t len)
  307. {
  308. B43_WARN_ON(ring->tx);
  309. dma_sync_single_for_device(ring->dev->dev->dev,
  310. addr, len, DMA_FROM_DEVICE);
  311. }
  312. static inline
  313. void free_descriptor_buffer(struct b43_dmaring *ring,
  314. struct b43_dmadesc_meta *meta)
  315. {
  316. if (meta->skb) {
  317. dev_kfree_skb_any(meta->skb);
  318. meta->skb = NULL;
  319. }
  320. }
  321. static int alloc_ringmemory(struct b43_dmaring *ring)
  322. {
  323. struct device *dev = ring->dev->dev->dev;
  324. gfp_t flags = GFP_KERNEL;
  325. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  326. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  327. * has shown that 4K is sufficient for the latter as long as the buffer
  328. * does not cross an 8K boundary.
  329. *
  330. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  331. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  332. * which accounts for the GFP_DMA flag below.
  333. */
  334. if (ring->type == B43_DMA_64BIT)
  335. flags |= GFP_DMA;
  336. ring->descbase = dma_alloc_coherent(dev, B43_DMA_RINGMEMSIZE,
  337. &(ring->dmabase), flags);
  338. if (!ring->descbase) {
  339. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  340. return -ENOMEM;
  341. }
  342. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  343. return 0;
  344. }
  345. static void free_ringmemory(struct b43_dmaring *ring)
  346. {
  347. struct device *dev = ring->dev->dev->dev;
  348. dma_free_coherent(dev, B43_DMA_RINGMEMSIZE,
  349. ring->descbase, ring->dmabase);
  350. }
  351. /* Reset the RX DMA channel */
  352. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  353. enum b43_dmatype type)
  354. {
  355. int i;
  356. u32 value;
  357. u16 offset;
  358. might_sleep();
  359. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  360. b43_write32(dev, mmio_base + offset, 0);
  361. for (i = 0; i < 10; i++) {
  362. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  363. B43_DMA32_RXSTATUS;
  364. value = b43_read32(dev, mmio_base + offset);
  365. if (type == B43_DMA_64BIT) {
  366. value &= B43_DMA64_RXSTAT;
  367. if (value == B43_DMA64_RXSTAT_DISABLED) {
  368. i = -1;
  369. break;
  370. }
  371. } else {
  372. value &= B43_DMA32_RXSTATE;
  373. if (value == B43_DMA32_RXSTAT_DISABLED) {
  374. i = -1;
  375. break;
  376. }
  377. }
  378. msleep(1);
  379. }
  380. if (i != -1) {
  381. b43err(dev->wl, "DMA RX reset timed out\n");
  382. return -ENODEV;
  383. }
  384. return 0;
  385. }
  386. /* Reset the TX DMA channel */
  387. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  388. enum b43_dmatype type)
  389. {
  390. int i;
  391. u32 value;
  392. u16 offset;
  393. might_sleep();
  394. for (i = 0; i < 10; i++) {
  395. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  396. B43_DMA32_TXSTATUS;
  397. value = b43_read32(dev, mmio_base + offset);
  398. if (type == B43_DMA_64BIT) {
  399. value &= B43_DMA64_TXSTAT;
  400. if (value == B43_DMA64_TXSTAT_DISABLED ||
  401. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  402. value == B43_DMA64_TXSTAT_STOPPED)
  403. break;
  404. } else {
  405. value &= B43_DMA32_TXSTATE;
  406. if (value == B43_DMA32_TXSTAT_DISABLED ||
  407. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  408. value == B43_DMA32_TXSTAT_STOPPED)
  409. break;
  410. }
  411. msleep(1);
  412. }
  413. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  414. b43_write32(dev, mmio_base + offset, 0);
  415. for (i = 0; i < 10; i++) {
  416. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  417. B43_DMA32_TXSTATUS;
  418. value = b43_read32(dev, mmio_base + offset);
  419. if (type == B43_DMA_64BIT) {
  420. value &= B43_DMA64_TXSTAT;
  421. if (value == B43_DMA64_TXSTAT_DISABLED) {
  422. i = -1;
  423. break;
  424. }
  425. } else {
  426. value &= B43_DMA32_TXSTATE;
  427. if (value == B43_DMA32_TXSTAT_DISABLED) {
  428. i = -1;
  429. break;
  430. }
  431. }
  432. msleep(1);
  433. }
  434. if (i != -1) {
  435. b43err(dev->wl, "DMA TX reset timed out\n");
  436. return -ENODEV;
  437. }
  438. /* ensure the reset is completed. */
  439. msleep(1);
  440. return 0;
  441. }
  442. /* Check if a DMA mapping address is invalid. */
  443. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  444. dma_addr_t addr,
  445. size_t buffersize, bool dma_to_device)
  446. {
  447. if (unlikely(dma_mapping_error(addr)))
  448. return 1;
  449. switch (ring->type) {
  450. case B43_DMA_30BIT:
  451. if ((u64)addr + buffersize > (1ULL << 30))
  452. goto address_error;
  453. break;
  454. case B43_DMA_32BIT:
  455. if ((u64)addr + buffersize > (1ULL << 32))
  456. goto address_error;
  457. break;
  458. case B43_DMA_64BIT:
  459. /* Currently we can't have addresses beyond
  460. * 64bit in the kernel. */
  461. break;
  462. }
  463. /* The address is OK. */
  464. return 0;
  465. address_error:
  466. /* We can't support this address. Unmap it again. */
  467. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  468. return 1;
  469. }
  470. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  471. struct b43_dmadesc_generic *desc,
  472. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  473. {
  474. struct b43_rxhdr_fw4 *rxhdr;
  475. struct b43_hwtxstatus *txstat;
  476. dma_addr_t dmaaddr;
  477. struct sk_buff *skb;
  478. B43_WARN_ON(ring->tx);
  479. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  480. if (unlikely(!skb))
  481. return -ENOMEM;
  482. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  483. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  484. /* ugh. try to realloc in zone_dma */
  485. gfp_flags |= GFP_DMA;
  486. dev_kfree_skb_any(skb);
  487. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  488. if (unlikely(!skb))
  489. return -ENOMEM;
  490. dmaaddr = map_descbuffer(ring, skb->data,
  491. ring->rx_buffersize, 0);
  492. }
  493. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  494. dev_kfree_skb_any(skb);
  495. return -EIO;
  496. }
  497. meta->skb = skb;
  498. meta->dmaaddr = dmaaddr;
  499. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  500. ring->rx_buffersize, 0, 0, 0);
  501. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  502. rxhdr->frame_len = 0;
  503. txstat = (struct b43_hwtxstatus *)(skb->data);
  504. txstat->cookie = 0;
  505. return 0;
  506. }
  507. /* Allocate the initial descbuffers.
  508. * This is used for an RX ring only.
  509. */
  510. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  511. {
  512. int i, err = -ENOMEM;
  513. struct b43_dmadesc_generic *desc;
  514. struct b43_dmadesc_meta *meta;
  515. for (i = 0; i < ring->nr_slots; i++) {
  516. desc = ring->ops->idx2desc(ring, i, &meta);
  517. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  518. if (err) {
  519. b43err(ring->dev->wl,
  520. "Failed to allocate initial descbuffers\n");
  521. goto err_unwind;
  522. }
  523. }
  524. mb();
  525. ring->used_slots = ring->nr_slots;
  526. err = 0;
  527. out:
  528. return err;
  529. err_unwind:
  530. for (i--; i >= 0; i--) {
  531. desc = ring->ops->idx2desc(ring, i, &meta);
  532. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  533. dev_kfree_skb(meta->skb);
  534. }
  535. goto out;
  536. }
  537. /* Do initial setup of the DMA controller.
  538. * Reset the controller, write the ring busaddress
  539. * and switch the "enable" bit on.
  540. */
  541. static int dmacontroller_setup(struct b43_dmaring *ring)
  542. {
  543. int err = 0;
  544. u32 value;
  545. u32 addrext;
  546. u32 trans = ssb_dma_translation(ring->dev->dev);
  547. if (ring->tx) {
  548. if (ring->type == B43_DMA_64BIT) {
  549. u64 ringbase = (u64) (ring->dmabase);
  550. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  551. >> SSB_DMA_TRANSLATION_SHIFT;
  552. value = B43_DMA64_TXENABLE;
  553. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  554. & B43_DMA64_TXADDREXT_MASK;
  555. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  556. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  557. (ringbase & 0xFFFFFFFF));
  558. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  559. ((ringbase >> 32) &
  560. ~SSB_DMA_TRANSLATION_MASK)
  561. | (trans << 1));
  562. } else {
  563. u32 ringbase = (u32) (ring->dmabase);
  564. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  565. >> SSB_DMA_TRANSLATION_SHIFT;
  566. value = B43_DMA32_TXENABLE;
  567. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  568. & B43_DMA32_TXADDREXT_MASK;
  569. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  570. b43_dma_write(ring, B43_DMA32_TXRING,
  571. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  572. | trans);
  573. }
  574. } else {
  575. err = alloc_initial_descbuffers(ring);
  576. if (err)
  577. goto out;
  578. if (ring->type == B43_DMA_64BIT) {
  579. u64 ringbase = (u64) (ring->dmabase);
  580. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  581. >> SSB_DMA_TRANSLATION_SHIFT;
  582. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  583. value |= B43_DMA64_RXENABLE;
  584. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  585. & B43_DMA64_RXADDREXT_MASK;
  586. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  587. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  588. (ringbase & 0xFFFFFFFF));
  589. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  590. ((ringbase >> 32) &
  591. ~SSB_DMA_TRANSLATION_MASK)
  592. | (trans << 1));
  593. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  594. sizeof(struct b43_dmadesc64));
  595. } else {
  596. u32 ringbase = (u32) (ring->dmabase);
  597. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  598. >> SSB_DMA_TRANSLATION_SHIFT;
  599. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  600. value |= B43_DMA32_RXENABLE;
  601. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  602. & B43_DMA32_RXADDREXT_MASK;
  603. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  604. b43_dma_write(ring, B43_DMA32_RXRING,
  605. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  606. | trans);
  607. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  608. sizeof(struct b43_dmadesc32));
  609. }
  610. }
  611. out:
  612. return err;
  613. }
  614. /* Shutdown the DMA controller. */
  615. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  616. {
  617. if (ring->tx) {
  618. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  619. ring->type);
  620. if (ring->type == B43_DMA_64BIT) {
  621. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  622. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  623. } else
  624. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  625. } else {
  626. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  627. ring->type);
  628. if (ring->type == B43_DMA_64BIT) {
  629. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  630. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  631. } else
  632. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  633. }
  634. }
  635. static void free_all_descbuffers(struct b43_dmaring *ring)
  636. {
  637. struct b43_dmadesc_generic *desc;
  638. struct b43_dmadesc_meta *meta;
  639. int i;
  640. if (!ring->used_slots)
  641. return;
  642. for (i = 0; i < ring->nr_slots; i++) {
  643. desc = ring->ops->idx2desc(ring, i, &meta);
  644. if (!meta->skb) {
  645. B43_WARN_ON(!ring->tx);
  646. continue;
  647. }
  648. if (ring->tx) {
  649. unmap_descbuffer(ring, meta->dmaaddr,
  650. meta->skb->len, 1);
  651. } else {
  652. unmap_descbuffer(ring, meta->dmaaddr,
  653. ring->rx_buffersize, 0);
  654. }
  655. free_descriptor_buffer(ring, meta);
  656. }
  657. }
  658. static u64 supported_dma_mask(struct b43_wldev *dev)
  659. {
  660. u32 tmp;
  661. u16 mmio_base;
  662. tmp = b43_read32(dev, SSB_TMSHIGH);
  663. if (tmp & SSB_TMSHIGH_DMA64)
  664. return DMA_64BIT_MASK;
  665. mmio_base = b43_dmacontroller_base(0, 0);
  666. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  667. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  668. if (tmp & B43_DMA32_TXADDREXT_MASK)
  669. return DMA_32BIT_MASK;
  670. return DMA_30BIT_MASK;
  671. }
  672. /* Main initialization function. */
  673. static
  674. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  675. int controller_index,
  676. int for_tx,
  677. enum b43_dmatype type)
  678. {
  679. struct b43_dmaring *ring;
  680. int err;
  681. int nr_slots;
  682. dma_addr_t dma_test;
  683. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  684. if (!ring)
  685. goto out;
  686. ring->type = type;
  687. nr_slots = B43_RXRING_SLOTS;
  688. if (for_tx)
  689. nr_slots = B43_TXRING_SLOTS;
  690. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  691. GFP_KERNEL);
  692. if (!ring->meta)
  693. goto err_kfree_ring;
  694. if (for_tx) {
  695. ring->txhdr_cache = kcalloc(nr_slots,
  696. b43_txhdr_size(dev),
  697. GFP_KERNEL);
  698. if (!ring->txhdr_cache)
  699. goto err_kfree_meta;
  700. /* test for ability to dma to txhdr_cache */
  701. dma_test = dma_map_single(dev->dev->dev,
  702. ring->txhdr_cache,
  703. b43_txhdr_size(dev),
  704. DMA_TO_DEVICE);
  705. if (b43_dma_mapping_error(ring, dma_test,
  706. b43_txhdr_size(dev), 1)) {
  707. /* ugh realloc */
  708. kfree(ring->txhdr_cache);
  709. ring->txhdr_cache = kcalloc(nr_slots,
  710. b43_txhdr_size(dev),
  711. GFP_KERNEL | GFP_DMA);
  712. if (!ring->txhdr_cache)
  713. goto err_kfree_meta;
  714. dma_test = dma_map_single(dev->dev->dev,
  715. ring->txhdr_cache,
  716. b43_txhdr_size(dev),
  717. DMA_TO_DEVICE);
  718. if (b43_dma_mapping_error(ring, dma_test,
  719. b43_txhdr_size(dev), 1))
  720. goto err_kfree_txhdr_cache;
  721. }
  722. dma_unmap_single(dev->dev->dev,
  723. dma_test, b43_txhdr_size(dev),
  724. DMA_TO_DEVICE);
  725. }
  726. ring->dev = dev;
  727. ring->nr_slots = nr_slots;
  728. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  729. ring->index = controller_index;
  730. if (type == B43_DMA_64BIT)
  731. ring->ops = &dma64_ops;
  732. else
  733. ring->ops = &dma32_ops;
  734. if (for_tx) {
  735. ring->tx = 1;
  736. ring->current_slot = -1;
  737. } else {
  738. if (ring->index == 0) {
  739. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  740. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  741. } else if (ring->index == 3) {
  742. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  743. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  744. } else
  745. B43_WARN_ON(1);
  746. }
  747. spin_lock_init(&ring->lock);
  748. #ifdef CONFIG_B43_DEBUG
  749. ring->last_injected_overflow = jiffies;
  750. #endif
  751. err = alloc_ringmemory(ring);
  752. if (err)
  753. goto err_kfree_txhdr_cache;
  754. err = dmacontroller_setup(ring);
  755. if (err)
  756. goto err_free_ringmemory;
  757. out:
  758. return ring;
  759. err_free_ringmemory:
  760. free_ringmemory(ring);
  761. err_kfree_txhdr_cache:
  762. kfree(ring->txhdr_cache);
  763. err_kfree_meta:
  764. kfree(ring->meta);
  765. err_kfree_ring:
  766. kfree(ring);
  767. ring = NULL;
  768. goto out;
  769. }
  770. #define divide(a, b) ({ \
  771. typeof(a) __a = a; \
  772. do_div(__a, b); \
  773. __a; \
  774. })
  775. #define modulo(a, b) ({ \
  776. typeof(a) __a = a; \
  777. do_div(__a, b); \
  778. })
  779. /* Main cleanup function. */
  780. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  781. const char *ringname)
  782. {
  783. if (!ring)
  784. return;
  785. #ifdef CONFIG_B43_DEBUG
  786. {
  787. /* Print some statistics. */
  788. u64 failed_packets = ring->nr_failed_tx_packets;
  789. u64 succeed_packets = ring->nr_succeed_tx_packets;
  790. u64 nr_packets = failed_packets + succeed_packets;
  791. u64 permille_failed = 0, average_tries = 0;
  792. if (nr_packets)
  793. permille_failed = divide(failed_packets * 1000, nr_packets);
  794. if (nr_packets)
  795. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  796. b43dbg(ring->dev->wl, "DMA-%u %s: "
  797. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  798. "Average tries %llu.%02llu\n",
  799. (unsigned int)(ring->type), ringname,
  800. ring->max_used_slots,
  801. ring->nr_slots,
  802. (unsigned long long)failed_packets,
  803. (unsigned long long)nr_packets,
  804. (unsigned long long)divide(permille_failed, 10),
  805. (unsigned long long)modulo(permille_failed, 10),
  806. (unsigned long long)divide(average_tries, 100),
  807. (unsigned long long)modulo(average_tries, 100));
  808. }
  809. #endif /* DEBUG */
  810. /* Device IRQs are disabled prior entering this function,
  811. * so no need to take care of concurrency with rx handler stuff.
  812. */
  813. dmacontroller_cleanup(ring);
  814. free_all_descbuffers(ring);
  815. free_ringmemory(ring);
  816. kfree(ring->txhdr_cache);
  817. kfree(ring->meta);
  818. kfree(ring);
  819. }
  820. #define destroy_ring(dma, ring) do { \
  821. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  822. (dma)->ring = NULL; \
  823. } while (0)
  824. void b43_dma_free(struct b43_wldev *dev)
  825. {
  826. struct b43_dma *dma = &dev->dma;
  827. destroy_ring(dma, rx_ring);
  828. destroy_ring(dma, tx_ring_AC_BK);
  829. destroy_ring(dma, tx_ring_AC_BE);
  830. destroy_ring(dma, tx_ring_AC_VI);
  831. destroy_ring(dma, tx_ring_AC_VO);
  832. destroy_ring(dma, tx_ring_mcast);
  833. }
  834. int b43_dma_init(struct b43_wldev *dev)
  835. {
  836. struct b43_dma *dma = &dev->dma;
  837. int err;
  838. u64 dmamask;
  839. enum b43_dmatype type;
  840. dmamask = supported_dma_mask(dev);
  841. switch (dmamask) {
  842. default:
  843. B43_WARN_ON(1);
  844. case DMA_30BIT_MASK:
  845. type = B43_DMA_30BIT;
  846. break;
  847. case DMA_32BIT_MASK:
  848. type = B43_DMA_32BIT;
  849. break;
  850. case DMA_64BIT_MASK:
  851. type = B43_DMA_64BIT;
  852. break;
  853. }
  854. err = ssb_dma_set_mask(dev->dev, dmamask);
  855. if (err) {
  856. b43err(dev->wl, "The machine/kernel does not support "
  857. "the required DMA mask (0x%08X%08X)\n",
  858. (unsigned int)((dmamask & 0xFFFFFFFF00000000ULL) >> 32),
  859. (unsigned int)(dmamask & 0x00000000FFFFFFFFULL));
  860. return -EOPNOTSUPP;
  861. }
  862. err = -ENOMEM;
  863. /* setup TX DMA channels. */
  864. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  865. if (!dma->tx_ring_AC_BK)
  866. goto out;
  867. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  868. if (!dma->tx_ring_AC_BE)
  869. goto err_destroy_bk;
  870. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  871. if (!dma->tx_ring_AC_VI)
  872. goto err_destroy_be;
  873. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  874. if (!dma->tx_ring_AC_VO)
  875. goto err_destroy_vi;
  876. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  877. if (!dma->tx_ring_mcast)
  878. goto err_destroy_vo;
  879. /* setup RX DMA channel. */
  880. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  881. if (!dma->rx_ring)
  882. goto err_destroy_mcast;
  883. /* No support for the TX status DMA ring. */
  884. B43_WARN_ON(dev->dev->id.revision < 5);
  885. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  886. (unsigned int)type);
  887. err = 0;
  888. out:
  889. return err;
  890. err_destroy_mcast:
  891. destroy_ring(dma, tx_ring_mcast);
  892. err_destroy_vo:
  893. destroy_ring(dma, tx_ring_AC_VO);
  894. err_destroy_vi:
  895. destroy_ring(dma, tx_ring_AC_VI);
  896. err_destroy_be:
  897. destroy_ring(dma, tx_ring_AC_BE);
  898. err_destroy_bk:
  899. destroy_ring(dma, tx_ring_AC_BK);
  900. return err;
  901. }
  902. /* Generate a cookie for the TX header. */
  903. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  904. {
  905. u16 cookie;
  906. /* Use the upper 4 bits of the cookie as
  907. * DMA controller ID and store the slot number
  908. * in the lower 12 bits.
  909. * Note that the cookie must never be 0, as this
  910. * is a special value used in RX path.
  911. * It can also not be 0xFFFF because that is special
  912. * for multicast frames.
  913. */
  914. cookie = (((u16)ring->index + 1) << 12);
  915. B43_WARN_ON(slot & ~0x0FFF);
  916. cookie |= (u16)slot;
  917. return cookie;
  918. }
  919. /* Inspect a cookie and find out to which controller/slot it belongs. */
  920. static
  921. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  922. {
  923. struct b43_dma *dma = &dev->dma;
  924. struct b43_dmaring *ring = NULL;
  925. switch (cookie & 0xF000) {
  926. case 0x1000:
  927. ring = dma->tx_ring_AC_BK;
  928. break;
  929. case 0x2000:
  930. ring = dma->tx_ring_AC_BE;
  931. break;
  932. case 0x3000:
  933. ring = dma->tx_ring_AC_VI;
  934. break;
  935. case 0x4000:
  936. ring = dma->tx_ring_AC_VO;
  937. break;
  938. case 0x5000:
  939. ring = dma->tx_ring_mcast;
  940. break;
  941. default:
  942. B43_WARN_ON(1);
  943. }
  944. *slot = (cookie & 0x0FFF);
  945. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  946. return ring;
  947. }
  948. static int dma_tx_fragment(struct b43_dmaring *ring,
  949. struct sk_buff *skb,
  950. struct ieee80211_tx_control *ctl)
  951. {
  952. const struct b43_dma_ops *ops = ring->ops;
  953. u8 *header;
  954. int slot, old_top_slot, old_used_slots;
  955. int err;
  956. struct b43_dmadesc_generic *desc;
  957. struct b43_dmadesc_meta *meta;
  958. struct b43_dmadesc_meta *meta_hdr;
  959. struct sk_buff *bounce_skb;
  960. u16 cookie;
  961. size_t hdrsize = b43_txhdr_size(ring->dev);
  962. #define SLOTS_PER_PACKET 2
  963. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  964. old_top_slot = ring->current_slot;
  965. old_used_slots = ring->used_slots;
  966. /* Get a slot for the header. */
  967. slot = request_slot(ring);
  968. desc = ops->idx2desc(ring, slot, &meta_hdr);
  969. memset(meta_hdr, 0, sizeof(*meta_hdr));
  970. header = &(ring->txhdr_cache[slot * hdrsize]);
  971. cookie = generate_cookie(ring, slot);
  972. err = b43_generate_txhdr(ring->dev, header,
  973. skb->data, skb->len, ctl, cookie);
  974. if (unlikely(err)) {
  975. ring->current_slot = old_top_slot;
  976. ring->used_slots = old_used_slots;
  977. return err;
  978. }
  979. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  980. hdrsize, 1);
  981. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  982. ring->current_slot = old_top_slot;
  983. ring->used_slots = old_used_slots;
  984. return -EIO;
  985. }
  986. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  987. hdrsize, 1, 0, 0);
  988. /* Get a slot for the payload. */
  989. slot = request_slot(ring);
  990. desc = ops->idx2desc(ring, slot, &meta);
  991. memset(meta, 0, sizeof(*meta));
  992. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  993. meta->skb = skb;
  994. meta->is_last_fragment = 1;
  995. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  996. /* create a bounce buffer in zone_dma on mapping failure. */
  997. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  998. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  999. if (!bounce_skb) {
  1000. ring->current_slot = old_top_slot;
  1001. ring->used_slots = old_used_slots;
  1002. err = -ENOMEM;
  1003. goto out_unmap_hdr;
  1004. }
  1005. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1006. dev_kfree_skb_any(skb);
  1007. skb = bounce_skb;
  1008. meta->skb = skb;
  1009. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1010. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1011. ring->current_slot = old_top_slot;
  1012. ring->used_slots = old_used_slots;
  1013. err = -EIO;
  1014. goto out_free_bounce;
  1015. }
  1016. }
  1017. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1018. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1019. /* Tell the firmware about the cookie of the last
  1020. * mcast frame, so it can clear the more-data bit in it. */
  1021. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1022. B43_SHM_SH_MCASTCOOKIE, cookie);
  1023. }
  1024. /* Now transfer the whole frame. */
  1025. wmb();
  1026. ops->poke_tx(ring, next_slot(ring, slot));
  1027. return 0;
  1028. out_free_bounce:
  1029. dev_kfree_skb_any(skb);
  1030. out_unmap_hdr:
  1031. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1032. hdrsize, 1);
  1033. return err;
  1034. }
  1035. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1036. {
  1037. #ifdef CONFIG_B43_DEBUG
  1038. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1039. /* Check if we should inject another ringbuffer overflow
  1040. * to test handling of this situation in the stack. */
  1041. unsigned long next_overflow;
  1042. next_overflow = ring->last_injected_overflow + HZ;
  1043. if (time_after(jiffies, next_overflow)) {
  1044. ring->last_injected_overflow = jiffies;
  1045. b43dbg(ring->dev->wl,
  1046. "Injecting TX ring overflow on "
  1047. "DMA controller %d\n", ring->index);
  1048. return 1;
  1049. }
  1050. }
  1051. #endif /* CONFIG_B43_DEBUG */
  1052. return 0;
  1053. }
  1054. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1055. static struct b43_dmaring * select_ring_by_priority(struct b43_wldev *dev,
  1056. u8 queue_prio)
  1057. {
  1058. struct b43_dmaring *ring;
  1059. if (b43_modparam_qos) {
  1060. /* 0 = highest priority */
  1061. switch (queue_prio) {
  1062. default:
  1063. B43_WARN_ON(1);
  1064. /* fallthrough */
  1065. case 0:
  1066. ring = dev->dma.tx_ring_AC_VO;
  1067. break;
  1068. case 1:
  1069. ring = dev->dma.tx_ring_AC_VI;
  1070. break;
  1071. case 2:
  1072. ring = dev->dma.tx_ring_AC_BE;
  1073. break;
  1074. case 3:
  1075. ring = dev->dma.tx_ring_AC_BK;
  1076. break;
  1077. }
  1078. } else
  1079. ring = dev->dma.tx_ring_AC_BE;
  1080. return ring;
  1081. }
  1082. int b43_dma_tx(struct b43_wldev *dev,
  1083. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1084. {
  1085. struct b43_dmaring *ring;
  1086. struct ieee80211_hdr *hdr;
  1087. int err = 0;
  1088. unsigned long flags;
  1089. if (unlikely(skb->len < 2 + 2 + 6)) {
  1090. /* Too short, this can't be a valid frame. */
  1091. return -EINVAL;
  1092. }
  1093. hdr = (struct ieee80211_hdr *)skb->data;
  1094. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1095. /* The multicast ring will be sent after the DTIM */
  1096. ring = dev->dma.tx_ring_mcast;
  1097. /* Set the more-data bit. Ucode will clear it on
  1098. * the last frame for us. */
  1099. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1100. } else {
  1101. /* Decide by priority where to put this frame. */
  1102. ring = select_ring_by_priority(dev, ctl->queue);
  1103. }
  1104. spin_lock_irqsave(&ring->lock, flags);
  1105. B43_WARN_ON(!ring->tx);
  1106. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1107. b43warn(dev->wl, "DMA queue overflow\n");
  1108. err = -ENOSPC;
  1109. goto out_unlock;
  1110. }
  1111. /* Check if the queue was stopped in mac80211,
  1112. * but we got called nevertheless.
  1113. * That would be a mac80211 bug. */
  1114. B43_WARN_ON(ring->stopped);
  1115. /* Assign the queue number to the ring (if not already done before)
  1116. * so TX status handling can use it. The queue to ring mapping is
  1117. * static, so we don't need to store it per frame. */
  1118. ring->queue_prio = ctl->queue;
  1119. err = dma_tx_fragment(ring, skb, ctl);
  1120. if (unlikely(err == -ENOKEY)) {
  1121. /* Drop this packet, as we don't have the encryption key
  1122. * anymore and must not transmit it unencrypted. */
  1123. dev_kfree_skb_any(skb);
  1124. err = 0;
  1125. goto out_unlock;
  1126. }
  1127. if (unlikely(err)) {
  1128. b43err(dev->wl, "DMA tx mapping failure\n");
  1129. goto out_unlock;
  1130. }
  1131. ring->nr_tx_packets++;
  1132. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1133. should_inject_overflow(ring)) {
  1134. /* This TX ring is full. */
  1135. ieee80211_stop_queue(dev->wl->hw, ctl->queue);
  1136. ring->stopped = 1;
  1137. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1138. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1139. }
  1140. }
  1141. out_unlock:
  1142. spin_unlock_irqrestore(&ring->lock, flags);
  1143. return err;
  1144. }
  1145. static void b43_fill_txstatus_report(struct b43_dmaring *ring,
  1146. struct ieee80211_tx_status *report,
  1147. const struct b43_txstatus *status)
  1148. {
  1149. bool frame_failed = 0;
  1150. if (status->acked) {
  1151. /* The frame was ACKed. */
  1152. report->flags |= IEEE80211_TX_STATUS_ACK;
  1153. } else {
  1154. /* The frame was not ACKed... */
  1155. if (!(report->control.flags & IEEE80211_TXCTL_NO_ACK)) {
  1156. /* ...but we expected an ACK. */
  1157. frame_failed = 1;
  1158. report->excessive_retries = 1;
  1159. }
  1160. }
  1161. if (status->frame_count == 0) {
  1162. /* The frame was not transmitted at all. */
  1163. report->retry_count = 0;
  1164. } else {
  1165. report->retry_count = status->frame_count - 1;
  1166. #ifdef CONFIG_B43_DEBUG
  1167. if (frame_failed)
  1168. ring->nr_failed_tx_packets++;
  1169. else
  1170. ring->nr_succeed_tx_packets++;
  1171. ring->nr_total_packet_tries += status->frame_count;
  1172. #endif /* DEBUG */
  1173. }
  1174. }
  1175. /* Called with IRQs disabled. */
  1176. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1177. const struct b43_txstatus *status)
  1178. {
  1179. const struct b43_dma_ops *ops;
  1180. struct b43_dmaring *ring;
  1181. struct b43_dmadesc_generic *desc;
  1182. struct b43_dmadesc_meta *meta;
  1183. int slot;
  1184. ring = parse_cookie(dev, status->cookie, &slot);
  1185. if (unlikely(!ring))
  1186. return;
  1187. spin_lock(&ring->lock); /* IRQs are already disabled. */
  1188. B43_WARN_ON(!ring->tx);
  1189. ops = ring->ops;
  1190. while (1) {
  1191. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1192. desc = ops->idx2desc(ring, slot, &meta);
  1193. if (meta->skb)
  1194. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1195. 1);
  1196. else
  1197. unmap_descbuffer(ring, meta->dmaaddr,
  1198. b43_txhdr_size(dev), 1);
  1199. if (meta->is_last_fragment) {
  1200. B43_WARN_ON(!meta->skb);
  1201. /* Call back to inform the ieee80211 subsystem about the
  1202. * status of the transmission.
  1203. * Some fields of txstat are already filled in dma_tx().
  1204. */
  1205. b43_fill_txstatus_report(ring, &(meta->txstat), status);
  1206. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1207. &(meta->txstat));
  1208. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1209. meta->skb = NULL;
  1210. } else {
  1211. /* No need to call free_descriptor_buffer here, as
  1212. * this is only the txhdr, which is not allocated.
  1213. */
  1214. B43_WARN_ON(meta->skb);
  1215. }
  1216. /* Everything unmapped and free'd. So it's not used anymore. */
  1217. ring->used_slots--;
  1218. if (meta->is_last_fragment)
  1219. break;
  1220. slot = next_slot(ring, slot);
  1221. }
  1222. dev->stats.last_tx = jiffies;
  1223. if (ring->stopped) {
  1224. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1225. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1226. ring->stopped = 0;
  1227. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1228. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1229. }
  1230. }
  1231. spin_unlock(&ring->lock);
  1232. }
  1233. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1234. struct ieee80211_tx_queue_stats *stats)
  1235. {
  1236. const int nr_queues = dev->wl->hw->queues;
  1237. struct b43_dmaring *ring;
  1238. struct ieee80211_tx_queue_stats_data *data;
  1239. unsigned long flags;
  1240. int i;
  1241. for (i = 0; i < nr_queues; i++) {
  1242. data = &(stats->data[i]);
  1243. ring = select_ring_by_priority(dev, i);
  1244. spin_lock_irqsave(&ring->lock, flags);
  1245. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1246. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1247. data->count = ring->nr_tx_packets;
  1248. spin_unlock_irqrestore(&ring->lock, flags);
  1249. }
  1250. }
  1251. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1252. {
  1253. const struct b43_dma_ops *ops = ring->ops;
  1254. struct b43_dmadesc_generic *desc;
  1255. struct b43_dmadesc_meta *meta;
  1256. struct b43_rxhdr_fw4 *rxhdr;
  1257. struct sk_buff *skb;
  1258. u16 len;
  1259. int err;
  1260. dma_addr_t dmaaddr;
  1261. desc = ops->idx2desc(ring, *slot, &meta);
  1262. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1263. skb = meta->skb;
  1264. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1265. len = le16_to_cpu(rxhdr->frame_len);
  1266. if (len == 0) {
  1267. int i = 0;
  1268. do {
  1269. udelay(2);
  1270. barrier();
  1271. len = le16_to_cpu(rxhdr->frame_len);
  1272. } while (len == 0 && i++ < 5);
  1273. if (unlikely(len == 0)) {
  1274. /* recycle the descriptor buffer. */
  1275. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1276. ring->rx_buffersize);
  1277. goto drop;
  1278. }
  1279. }
  1280. if (unlikely(len > ring->rx_buffersize)) {
  1281. /* The data did not fit into one descriptor buffer
  1282. * and is split over multiple buffers.
  1283. * This should never happen, as we try to allocate buffers
  1284. * big enough. So simply ignore this packet.
  1285. */
  1286. int cnt = 0;
  1287. s32 tmp = len;
  1288. while (1) {
  1289. desc = ops->idx2desc(ring, *slot, &meta);
  1290. /* recycle the descriptor buffer. */
  1291. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1292. ring->rx_buffersize);
  1293. *slot = next_slot(ring, *slot);
  1294. cnt++;
  1295. tmp -= ring->rx_buffersize;
  1296. if (tmp <= 0)
  1297. break;
  1298. }
  1299. b43err(ring->dev->wl, "DMA RX buffer too small "
  1300. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1301. len, ring->rx_buffersize, cnt);
  1302. goto drop;
  1303. }
  1304. dmaaddr = meta->dmaaddr;
  1305. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1306. if (unlikely(err)) {
  1307. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1308. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1309. goto drop;
  1310. }
  1311. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1312. skb_put(skb, len + ring->frameoffset);
  1313. skb_pull(skb, ring->frameoffset);
  1314. b43_rx(ring->dev, skb, rxhdr);
  1315. drop:
  1316. return;
  1317. }
  1318. void b43_dma_rx(struct b43_dmaring *ring)
  1319. {
  1320. const struct b43_dma_ops *ops = ring->ops;
  1321. int slot, current_slot;
  1322. int used_slots = 0;
  1323. B43_WARN_ON(ring->tx);
  1324. current_slot = ops->get_current_rxslot(ring);
  1325. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1326. slot = ring->current_slot;
  1327. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1328. dma_rx(ring, &slot);
  1329. update_max_used_slots(ring, ++used_slots);
  1330. }
  1331. ops->set_current_rxslot(ring, slot);
  1332. ring->current_slot = slot;
  1333. }
  1334. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1335. {
  1336. unsigned long flags;
  1337. spin_lock_irqsave(&ring->lock, flags);
  1338. B43_WARN_ON(!ring->tx);
  1339. ring->ops->tx_suspend(ring);
  1340. spin_unlock_irqrestore(&ring->lock, flags);
  1341. }
  1342. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1343. {
  1344. unsigned long flags;
  1345. spin_lock_irqsave(&ring->lock, flags);
  1346. B43_WARN_ON(!ring->tx);
  1347. ring->ops->tx_resume(ring);
  1348. spin_unlock_irqrestore(&ring->lock, flags);
  1349. }
  1350. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1351. {
  1352. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1353. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1354. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1355. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1356. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1357. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1358. }
  1359. void b43_dma_tx_resume(struct b43_wldev *dev)
  1360. {
  1361. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1362. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1363. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1364. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1365. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1366. b43_power_saving_ctl_bits(dev, 0);
  1367. }