timer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <linux/sched_clock.h>
  45. #include <asm/mach/time.h>
  46. #include <asm/smp_twd.h>
  47. #include "omap_hwmod.h"
  48. #include "omap_device.h"
  49. #include <plat/counter-32k.h>
  50. #include <plat/dmtimer.h>
  51. #include "omap-pm.h"
  52. #include "soc.h"
  53. #include "common.h"
  54. #include "powerdomain.h"
  55. #define REALTIME_COUNTER_BASE 0x48243200
  56. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  57. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  58. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  59. /* Clockevent code */
  60. static struct omap_dm_timer clkev;
  61. static struct clock_event_device clockevent_gpt;
  62. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  63. {
  64. struct clock_event_device *evt = &clockevent_gpt;
  65. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  66. evt->event_handler(evt);
  67. return IRQ_HANDLED;
  68. }
  69. static struct irqaction omap2_gp_timer_irq = {
  70. .name = "gp_timer",
  71. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  72. .handler = omap2_gp_timer_interrupt,
  73. };
  74. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  75. struct clock_event_device *evt)
  76. {
  77. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  78. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  79. return 0;
  80. }
  81. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  82. struct clock_event_device *evt)
  83. {
  84. u32 period;
  85. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  86. switch (mode) {
  87. case CLOCK_EVT_MODE_PERIODIC:
  88. period = clkev.rate / HZ;
  89. period -= 1;
  90. /* Looks like we need to first set the load value separately */
  91. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  92. 0xffffffff - period, OMAP_TIMER_POSTED);
  93. __omap_dm_timer_load_start(&clkev,
  94. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  95. 0xffffffff - period, OMAP_TIMER_POSTED);
  96. break;
  97. case CLOCK_EVT_MODE_ONESHOT:
  98. break;
  99. case CLOCK_EVT_MODE_UNUSED:
  100. case CLOCK_EVT_MODE_SHUTDOWN:
  101. case CLOCK_EVT_MODE_RESUME:
  102. break;
  103. }
  104. }
  105. static struct clock_event_device clockevent_gpt = {
  106. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  107. .rating = 300,
  108. .set_next_event = omap2_gp_timer_set_next_event,
  109. .set_mode = omap2_gp_timer_set_mode,
  110. };
  111. static struct property device_disabled = {
  112. .name = "status",
  113. .length = sizeof("disabled"),
  114. .value = "disabled",
  115. };
  116. static struct of_device_id omap_timer_match[] __initdata = {
  117. { .compatible = "ti,omap2420-timer", },
  118. { .compatible = "ti,omap3430-timer", },
  119. { .compatible = "ti,omap4430-timer", },
  120. { .compatible = "ti,omap5430-timer", },
  121. { .compatible = "ti,am335x-timer", },
  122. { .compatible = "ti,am335x-timer-1ms", },
  123. { }
  124. };
  125. /**
  126. * omap_get_timer_dt - get a timer using device-tree
  127. * @match - device-tree match structure for matching a device type
  128. * @property - optional timer property to match
  129. *
  130. * Helper function to get a timer during early boot using device-tree for use
  131. * as kernel system timer. Optionally, the property argument can be used to
  132. * select a timer with a specific property. Once a timer is found then mark
  133. * the timer node in device-tree as disabled, to prevent the kernel from
  134. * registering this timer as a platform device and so no one else can use it.
  135. */
  136. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  137. const char *property)
  138. {
  139. struct device_node *np;
  140. for_each_matching_node(np, match) {
  141. if (!of_device_is_available(np))
  142. continue;
  143. if (property && !of_get_property(np, property, NULL))
  144. continue;
  145. if (!property && (of_get_property(np, "ti,timer-alwon", NULL) ||
  146. of_get_property(np, "ti,timer-dsp", NULL) ||
  147. of_get_property(np, "ti,timer-pwm", NULL) ||
  148. of_get_property(np, "ti,timer-secure", NULL)))
  149. continue;
  150. of_add_property(np, &device_disabled);
  151. return np;
  152. }
  153. return NULL;
  154. }
  155. /**
  156. * omap_dmtimer_init - initialisation function when device tree is used
  157. *
  158. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  159. * be used by the kernel as they are reserved. Therefore, to prevent the
  160. * kernel registering these devices remove them dynamically from the device
  161. * tree on boot.
  162. */
  163. static void __init omap_dmtimer_init(void)
  164. {
  165. struct device_node *np;
  166. if (!cpu_is_omap34xx())
  167. return;
  168. /* If we are a secure device, remove any secure timer nodes */
  169. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  170. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  171. if (np)
  172. of_node_put(np);
  173. }
  174. }
  175. /**
  176. * omap_dm_timer_get_errata - get errata flags for a timer
  177. *
  178. * Get the timer errata flags that are specific to the OMAP device being used.
  179. */
  180. static u32 __init omap_dm_timer_get_errata(void)
  181. {
  182. if (cpu_is_omap24xx())
  183. return 0;
  184. return OMAP_TIMER_ERRATA_I103_I767;
  185. }
  186. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  187. const char *fck_source,
  188. const char *property,
  189. const char **timer_name,
  190. int posted)
  191. {
  192. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  193. const char *oh_name = NULL;
  194. struct device_node *np;
  195. struct omap_hwmod *oh;
  196. struct resource irq, mem;
  197. struct clk *src;
  198. int r = 0;
  199. if (of_have_populated_dt()) {
  200. np = omap_get_timer_dt(omap_timer_match, property);
  201. if (!np)
  202. return -ENODEV;
  203. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  204. if (!oh_name)
  205. return -ENODEV;
  206. timer->irq = irq_of_parse_and_map(np, 0);
  207. if (!timer->irq)
  208. return -ENXIO;
  209. timer->io_base = of_iomap(np, 0);
  210. of_node_put(np);
  211. } else {
  212. if (omap_dm_timer_reserve_systimer(timer->id))
  213. return -ENODEV;
  214. sprintf(name, "timer%d", timer->id);
  215. oh_name = name;
  216. }
  217. oh = omap_hwmod_lookup(oh_name);
  218. if (!oh)
  219. return -ENODEV;
  220. *timer_name = oh->name;
  221. if (!of_have_populated_dt()) {
  222. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  223. &irq);
  224. if (r)
  225. return -ENXIO;
  226. timer->irq = irq.start;
  227. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  228. &mem);
  229. if (r)
  230. return -ENXIO;
  231. /* Static mapping, never released */
  232. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  233. }
  234. if (!timer->io_base)
  235. return -ENXIO;
  236. /* After the dmtimer is using hwmod these clocks won't be needed */
  237. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  238. if (IS_ERR(timer->fclk))
  239. return PTR_ERR(timer->fclk);
  240. src = clk_get(NULL, fck_source);
  241. if (IS_ERR(src))
  242. return PTR_ERR(src);
  243. if (clk_get_parent(timer->fclk) != src) {
  244. r = clk_set_parent(timer->fclk, src);
  245. if (r < 0) {
  246. pr_warn("%s: %s cannot set source\n", __func__,
  247. oh->name);
  248. clk_put(src);
  249. return r;
  250. }
  251. }
  252. clk_put(src);
  253. omap_hwmod_setup_one(oh_name);
  254. omap_hwmod_enable(oh);
  255. __omap_dm_timer_init_regs(timer);
  256. if (posted)
  257. __omap_dm_timer_enable_posted(timer);
  258. /* Check that the intended posted configuration matches the actual */
  259. if (posted != timer->posted)
  260. return -EINVAL;
  261. timer->rate = clk_get_rate(timer->fclk);
  262. timer->reserved = 1;
  263. return r;
  264. }
  265. static void __init omap2_gp_clockevent_init(int gptimer_id,
  266. const char *fck_source,
  267. const char *property)
  268. {
  269. int res;
  270. clkev.id = gptimer_id;
  271. clkev.errata = omap_dm_timer_get_errata();
  272. /*
  273. * For clock-event timers we never read the timer counter and
  274. * so we are not impacted by errata i103 and i767. Therefore,
  275. * we can safely ignore this errata for clock-event timers.
  276. */
  277. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  278. res = omap_dm_timer_init_one(&clkev, fck_source, property,
  279. &clockevent_gpt.name, OMAP_TIMER_POSTED);
  280. BUG_ON(res);
  281. omap2_gp_timer_irq.dev_id = &clkev;
  282. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  283. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  284. clockevent_gpt.cpumask = cpu_possible_mask;
  285. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  286. clockevents_config_and_register(&clockevent_gpt, clkev.rate,
  287. 3, /* Timer internal resynch latency */
  288. 0xffffffff);
  289. pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
  290. clkev.rate);
  291. }
  292. /* Clocksource code */
  293. static struct omap_dm_timer clksrc;
  294. static bool use_gptimer_clksrc;
  295. /*
  296. * clocksource
  297. */
  298. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  299. {
  300. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  301. OMAP_TIMER_NONPOSTED);
  302. }
  303. static struct clocksource clocksource_gpt = {
  304. .rating = 300,
  305. .read = clocksource_read_cycles,
  306. .mask = CLOCKSOURCE_MASK(32),
  307. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  308. };
  309. static u32 notrace dmtimer_read_sched_clock(void)
  310. {
  311. if (clksrc.reserved)
  312. return __omap_dm_timer_read_counter(&clksrc,
  313. OMAP_TIMER_NONPOSTED);
  314. return 0;
  315. }
  316. static struct of_device_id omap_counter_match[] __initdata = {
  317. { .compatible = "ti,omap-counter32k", },
  318. { }
  319. };
  320. /* Setup free-running counter for clocksource */
  321. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  322. {
  323. int ret;
  324. struct device_node *np = NULL;
  325. struct omap_hwmod *oh;
  326. void __iomem *vbase;
  327. const char *oh_name = "counter_32k";
  328. /*
  329. * If device-tree is present, then search the DT blob
  330. * to see if the 32kHz counter is supported.
  331. */
  332. if (of_have_populated_dt()) {
  333. np = omap_get_timer_dt(omap_counter_match, NULL);
  334. if (!np)
  335. return -ENODEV;
  336. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  337. if (!oh_name)
  338. return -ENODEV;
  339. }
  340. /*
  341. * First check hwmod data is available for sync32k counter
  342. */
  343. oh = omap_hwmod_lookup(oh_name);
  344. if (!oh || oh->slaves_cnt == 0)
  345. return -ENODEV;
  346. omap_hwmod_setup_one(oh_name);
  347. if (np) {
  348. vbase = of_iomap(np, 0);
  349. of_node_put(np);
  350. } else {
  351. vbase = omap_hwmod_get_mpu_rt_va(oh);
  352. }
  353. if (!vbase) {
  354. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  355. return -ENXIO;
  356. }
  357. ret = omap_hwmod_enable(oh);
  358. if (ret) {
  359. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  360. __func__, ret);
  361. return ret;
  362. }
  363. ret = omap_init_clocksource_32k(vbase);
  364. if (ret) {
  365. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  366. __func__, ret);
  367. omap_hwmod_idle(oh);
  368. }
  369. return ret;
  370. }
  371. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  372. const char *fck_source,
  373. const char *property)
  374. {
  375. int res;
  376. clksrc.id = gptimer_id;
  377. clksrc.errata = omap_dm_timer_get_errata();
  378. res = omap_dm_timer_init_one(&clksrc, fck_source, property,
  379. &clocksource_gpt.name,
  380. OMAP_TIMER_NONPOSTED);
  381. BUG_ON(res);
  382. __omap_dm_timer_load_start(&clksrc,
  383. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  384. OMAP_TIMER_NONPOSTED);
  385. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  386. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  387. pr_err("Could not register clocksource %s\n",
  388. clocksource_gpt.name);
  389. else
  390. pr_info("OMAP clocksource: %s at %lu Hz\n",
  391. clocksource_gpt.name, clksrc.rate);
  392. }
  393. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  394. /*
  395. * The realtime counter also called master counter, is a free-running
  396. * counter, which is related to real time. It produces the count used
  397. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  398. * at a rate of 6.144 MHz. Because the device operates on different clocks
  399. * in different power modes, the master counter shifts operation between
  400. * clocks, adjusting the increment per clock in hardware accordingly to
  401. * maintain a constant count rate.
  402. */
  403. static void __init realtime_counter_init(void)
  404. {
  405. void __iomem *base;
  406. static struct clk *sys_clk;
  407. unsigned long rate;
  408. unsigned int reg, num, den;
  409. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  410. if (!base) {
  411. pr_err("%s: ioremap failed\n", __func__);
  412. return;
  413. }
  414. sys_clk = clk_get(NULL, "sys_clkin");
  415. if (IS_ERR(sys_clk)) {
  416. pr_err("%s: failed to get system clock handle\n", __func__);
  417. iounmap(base);
  418. return;
  419. }
  420. rate = clk_get_rate(sys_clk);
  421. /* Numerator/denumerator values refer TRM Realtime Counter section */
  422. switch (rate) {
  423. case 1200000:
  424. num = 64;
  425. den = 125;
  426. break;
  427. case 1300000:
  428. num = 768;
  429. den = 1625;
  430. break;
  431. case 19200000:
  432. num = 8;
  433. den = 25;
  434. break;
  435. case 2600000:
  436. num = 384;
  437. den = 1625;
  438. break;
  439. case 2700000:
  440. num = 256;
  441. den = 1125;
  442. break;
  443. case 38400000:
  444. default:
  445. /* Program it for 38.4 MHz */
  446. num = 4;
  447. den = 25;
  448. break;
  449. }
  450. /* Program numerator and denumerator registers */
  451. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  452. NUMERATOR_DENUMERATOR_MASK;
  453. reg |= num;
  454. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  455. reg = __raw_readl(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) &
  456. NUMERATOR_DENUMERATOR_MASK;
  457. reg |= den;
  458. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  459. iounmap(base);
  460. }
  461. #else
  462. static inline void __init realtime_counter_init(void)
  463. {}
  464. #endif
  465. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  466. clksrc_nr, clksrc_src, clksrc_prop) \
  467. void __init omap##name##_gptimer_timer_init(void) \
  468. { \
  469. if (omap_clk_init) \
  470. omap_clk_init(); \
  471. omap_dmtimer_init(); \
  472. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  473. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  474. clksrc_prop); \
  475. }
  476. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  477. clksrc_nr, clksrc_src, clksrc_prop) \
  478. void __init omap##name##_sync32k_timer_init(void) \
  479. { \
  480. if (omap_clk_init) \
  481. omap_clk_init(); \
  482. omap_dmtimer_init(); \
  483. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  484. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  485. if (use_gptimer_clksrc) \
  486. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  487. clksrc_prop); \
  488. else \
  489. omap2_sync32k_clocksource_init(); \
  490. }
  491. #ifdef CONFIG_ARCH_OMAP2
  492. OMAP_SYS_32K_TIMER_INIT(2, 1, "timer_32k_ck", "ti,timer-alwon",
  493. 2, "timer_sys_ck", NULL);
  494. #endif /* CONFIG_ARCH_OMAP2 */
  495. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM43XX)
  496. OMAP_SYS_32K_TIMER_INIT(3, 1, "timer_32k_ck", "ti,timer-alwon",
  497. 2, "timer_sys_ck", NULL);
  498. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, "secure_32k_fck", "ti,timer-secure",
  499. 2, "timer_sys_ck", NULL);
  500. #endif /* CONFIG_ARCH_OMAP3 */
  501. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX)
  502. OMAP_SYS_GP_TIMER_INIT(3, 2, "timer_sys_ck", NULL,
  503. 1, "timer_sys_ck", "ti,timer-alwon");
  504. #endif
  505. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5)
  506. static OMAP_SYS_32K_TIMER_INIT(4, 1, "timer_32k_ck", "ti,timer-alwon",
  507. 2, "sys_clkin_ck", NULL);
  508. #endif
  509. #ifdef CONFIG_ARCH_OMAP4
  510. #ifdef CONFIG_HAVE_ARM_TWD
  511. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
  512. void __init omap4_local_timer_init(void)
  513. {
  514. omap4_sync32k_timer_init();
  515. /* Local timers are not supprted on OMAP4430 ES1.0 */
  516. if (omap_rev() != OMAP4430_REV_ES1_0) {
  517. int err;
  518. if (of_have_populated_dt()) {
  519. clocksource_of_init();
  520. return;
  521. }
  522. err = twd_local_timer_register(&twd_local_timer);
  523. if (err)
  524. pr_err("twd_local_timer_register failed %d\n", err);
  525. }
  526. }
  527. #else
  528. void __init omap4_local_timer_init(void)
  529. {
  530. omap4_sync32k_timer_init();
  531. }
  532. #endif /* CONFIG_HAVE_ARM_TWD */
  533. #endif /* CONFIG_ARCH_OMAP4 */
  534. #ifdef CONFIG_SOC_OMAP5
  535. void __init omap5_realtime_timer_init(void)
  536. {
  537. omap4_sync32k_timer_init();
  538. realtime_counter_init();
  539. clocksource_of_init();
  540. }
  541. #endif /* CONFIG_SOC_OMAP5 */
  542. /**
  543. * omap_timer_init - build and register timer device with an
  544. * associated timer hwmod
  545. * @oh: timer hwmod pointer to be used to build timer device
  546. * @user: parameter that can be passed from calling hwmod API
  547. *
  548. * Called by omap_hwmod_for_each_by_class to register each of the timer
  549. * devices present in the system. The number of timer devices is known
  550. * by parsing through the hwmod database for a given class name. At the
  551. * end of function call memory is allocated for timer device and it is
  552. * registered to the framework ready to be proved by the driver.
  553. */
  554. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  555. {
  556. int id;
  557. int ret = 0;
  558. char *name = "omap_timer";
  559. struct dmtimer_platform_data *pdata;
  560. struct platform_device *pdev;
  561. struct omap_timer_capability_dev_attr *timer_dev_attr;
  562. pr_debug("%s: %s\n", __func__, oh->name);
  563. /* on secure device, do not register secure timer */
  564. timer_dev_attr = oh->dev_attr;
  565. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  566. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  567. return ret;
  568. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  569. if (!pdata) {
  570. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  571. return -ENOMEM;
  572. }
  573. /*
  574. * Extract the IDs from name field in hwmod database
  575. * and use the same for constructing ids' for the
  576. * timer devices. In a way, we are avoiding usage of
  577. * static variable witin the function to do the same.
  578. * CAUTION: We have to be careful and make sure the
  579. * name in hwmod database does not change in which case
  580. * we might either make corresponding change here or
  581. * switch back static variable mechanism.
  582. */
  583. sscanf(oh->name, "timer%2d", &id);
  584. if (timer_dev_attr)
  585. pdata->timer_capability = timer_dev_attr->timer_capability;
  586. pdata->timer_errata = omap_dm_timer_get_errata();
  587. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  588. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
  589. if (IS_ERR(pdev)) {
  590. pr_err("%s: Can't build omap_device for %s: %s.\n",
  591. __func__, name, oh->name);
  592. ret = -EINVAL;
  593. }
  594. kfree(pdata);
  595. return ret;
  596. }
  597. /**
  598. * omap2_dm_timer_init - top level regular device initialization
  599. *
  600. * Uses dedicated hwmod api to parse through hwmod database for
  601. * given class name and then build and register the timer device.
  602. */
  603. static int __init omap2_dm_timer_init(void)
  604. {
  605. int ret;
  606. /* If dtb is there, the devices will be created dynamically */
  607. if (of_have_populated_dt())
  608. return -ENODEV;
  609. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  610. if (unlikely(ret)) {
  611. pr_err("%s: device registration failed.\n", __func__);
  612. return -EINVAL;
  613. }
  614. return 0;
  615. }
  616. omap_arch_initcall(omap2_dm_timer_init);
  617. /**
  618. * omap2_override_clocksource - clocksource override with user configuration
  619. *
  620. * Allows user to override default clocksource, using kernel parameter
  621. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  622. *
  623. * Note that, here we are using same standard kernel parameter "clocksource=",
  624. * and not introducing any OMAP specific interface.
  625. */
  626. static int __init omap2_override_clocksource(char *str)
  627. {
  628. if (!str)
  629. return 0;
  630. /*
  631. * For OMAP architecture, we only have two options
  632. * - sync_32k (default)
  633. * - gp_timer (sys_clk based)
  634. */
  635. if (!strcmp(str, "gp_timer"))
  636. use_gptimer_clksrc = true;
  637. return 0;
  638. }
  639. early_param("clocksource", omap2_override_clocksource);