mx2_camera.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873
  1. /*
  2. * V4L2 Driver for i.MX27/i.MX25 camera host
  3. *
  4. * Copyright (C) 2008, Sascha Hauer, Pengutronix
  5. * Copyright (C) 2010, Baruch Siach, Orex Computed Radiography
  6. * Copyright (C) 2012, Javier Martin, Vista Silicon S.L.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/io.h>
  16. #include <linux/delay.h>
  17. #include <linux/slab.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/errno.h>
  20. #include <linux/fs.h>
  21. #include <linux/gcd.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/math64.h>
  25. #include <linux/mm.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/time.h>
  28. #include <linux/device.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/mutex.h>
  31. #include <linux/clk.h>
  32. #include <media/v4l2-common.h>
  33. #include <media/v4l2-dev.h>
  34. #include <media/videobuf2-core.h>
  35. #include <media/videobuf2-dma-contig.h>
  36. #include <media/soc_camera.h>
  37. #include <media/soc_mediabus.h>
  38. #include <linux/videodev2.h>
  39. #include <linux/platform_data/camera-mx2.h>
  40. #include <mach/hardware.h>
  41. #include <asm/dma.h>
  42. #define MX2_CAM_DRV_NAME "mx2-camera"
  43. #define MX2_CAM_VERSION "0.0.6"
  44. #define MX2_CAM_DRIVER_DESCRIPTION "i.MX2x_Camera"
  45. /* reset values */
  46. #define CSICR1_RESET_VAL 0x40000800
  47. #define CSICR2_RESET_VAL 0x0
  48. #define CSICR3_RESET_VAL 0x0
  49. /* csi control reg 1 */
  50. #define CSICR1_SWAP16_EN (1 << 31)
  51. #define CSICR1_EXT_VSYNC (1 << 30)
  52. #define CSICR1_EOF_INTEN (1 << 29)
  53. #define CSICR1_PRP_IF_EN (1 << 28)
  54. #define CSICR1_CCIR_MODE (1 << 27)
  55. #define CSICR1_COF_INTEN (1 << 26)
  56. #define CSICR1_SF_OR_INTEN (1 << 25)
  57. #define CSICR1_RF_OR_INTEN (1 << 24)
  58. #define CSICR1_STATFF_LEVEL (3 << 22)
  59. #define CSICR1_STATFF_INTEN (1 << 21)
  60. #define CSICR1_RXFF_LEVEL(l) (((l) & 3) << 19) /* MX27 */
  61. #define CSICR1_FB2_DMA_INTEN (1 << 20) /* MX25 */
  62. #define CSICR1_FB1_DMA_INTEN (1 << 19) /* MX25 */
  63. #define CSICR1_RXFF_INTEN (1 << 18)
  64. #define CSICR1_SOF_POL (1 << 17)
  65. #define CSICR1_SOF_INTEN (1 << 16)
  66. #define CSICR1_MCLKDIV(d) (((d) & 0xF) << 12)
  67. #define CSICR1_HSYNC_POL (1 << 11)
  68. #define CSICR1_CCIR_EN (1 << 10)
  69. #define CSICR1_MCLKEN (1 << 9)
  70. #define CSICR1_FCC (1 << 8)
  71. #define CSICR1_PACK_DIR (1 << 7)
  72. #define CSICR1_CLR_STATFIFO (1 << 6)
  73. #define CSICR1_CLR_RXFIFO (1 << 5)
  74. #define CSICR1_GCLK_MODE (1 << 4)
  75. #define CSICR1_INV_DATA (1 << 3)
  76. #define CSICR1_INV_PCLK (1 << 2)
  77. #define CSICR1_REDGE (1 << 1)
  78. #define CSICR1_FMT_MASK (CSICR1_PACK_DIR | CSICR1_SWAP16_EN)
  79. #define SHIFT_STATFF_LEVEL 22
  80. #define SHIFT_RXFF_LEVEL 19
  81. #define SHIFT_MCLKDIV 12
  82. /* control reg 3 */
  83. #define CSICR3_FRMCNT (0xFFFF << 16)
  84. #define CSICR3_FRMCNT_RST (1 << 15)
  85. #define CSICR3_DMA_REFLASH_RFF (1 << 14)
  86. #define CSICR3_DMA_REFLASH_SFF (1 << 13)
  87. #define CSICR3_DMA_REQ_EN_RFF (1 << 12)
  88. #define CSICR3_DMA_REQ_EN_SFF (1 << 11)
  89. #define CSICR3_RXFF_LEVEL(l) (((l) & 7) << 4) /* MX25 */
  90. #define CSICR3_CSI_SUP (1 << 3)
  91. #define CSICR3_ZERO_PACK_EN (1 << 2)
  92. #define CSICR3_ECC_INT_EN (1 << 1)
  93. #define CSICR3_ECC_AUTO_EN (1 << 0)
  94. #define SHIFT_FRMCNT 16
  95. /* csi status reg */
  96. #define CSISR_SFF_OR_INT (1 << 25)
  97. #define CSISR_RFF_OR_INT (1 << 24)
  98. #define CSISR_STATFF_INT (1 << 21)
  99. #define CSISR_DMA_TSF_FB2_INT (1 << 20) /* MX25 */
  100. #define CSISR_DMA_TSF_FB1_INT (1 << 19) /* MX25 */
  101. #define CSISR_RXFF_INT (1 << 18)
  102. #define CSISR_EOF_INT (1 << 17)
  103. #define CSISR_SOF_INT (1 << 16)
  104. #define CSISR_F2_INT (1 << 15)
  105. #define CSISR_F1_INT (1 << 14)
  106. #define CSISR_COF_INT (1 << 13)
  107. #define CSISR_ECC_INT (1 << 1)
  108. #define CSISR_DRDY (1 << 0)
  109. #define CSICR1 0x00
  110. #define CSICR2 0x04
  111. #define CSISR (cpu_is_mx27() ? 0x08 : 0x18)
  112. #define CSISTATFIFO 0x0c
  113. #define CSIRFIFO 0x10
  114. #define CSIRXCNT 0x14
  115. #define CSICR3 (cpu_is_mx27() ? 0x1C : 0x08)
  116. #define CSIDMASA_STATFIFO 0x20
  117. #define CSIDMATA_STATFIFO 0x24
  118. #define CSIDMASA_FB1 0x28
  119. #define CSIDMASA_FB2 0x2c
  120. #define CSIFBUF_PARA 0x30
  121. #define CSIIMAG_PARA 0x34
  122. /* EMMA PrP */
  123. #define PRP_CNTL 0x00
  124. #define PRP_INTR_CNTL 0x04
  125. #define PRP_INTRSTATUS 0x08
  126. #define PRP_SOURCE_Y_PTR 0x0c
  127. #define PRP_SOURCE_CB_PTR 0x10
  128. #define PRP_SOURCE_CR_PTR 0x14
  129. #define PRP_DEST_RGB1_PTR 0x18
  130. #define PRP_DEST_RGB2_PTR 0x1c
  131. #define PRP_DEST_Y_PTR 0x20
  132. #define PRP_DEST_CB_PTR 0x24
  133. #define PRP_DEST_CR_PTR 0x28
  134. #define PRP_SRC_FRAME_SIZE 0x2c
  135. #define PRP_DEST_CH1_LINE_STRIDE 0x30
  136. #define PRP_SRC_PIXEL_FORMAT_CNTL 0x34
  137. #define PRP_CH1_PIXEL_FORMAT_CNTL 0x38
  138. #define PRP_CH1_OUT_IMAGE_SIZE 0x3c
  139. #define PRP_CH2_OUT_IMAGE_SIZE 0x40
  140. #define PRP_SRC_LINE_STRIDE 0x44
  141. #define PRP_CSC_COEF_012 0x48
  142. #define PRP_CSC_COEF_345 0x4c
  143. #define PRP_CSC_COEF_678 0x50
  144. #define PRP_CH1_RZ_HORI_COEF1 0x54
  145. #define PRP_CH1_RZ_HORI_COEF2 0x58
  146. #define PRP_CH1_RZ_HORI_VALID 0x5c
  147. #define PRP_CH1_RZ_VERT_COEF1 0x60
  148. #define PRP_CH1_RZ_VERT_COEF2 0x64
  149. #define PRP_CH1_RZ_VERT_VALID 0x68
  150. #define PRP_CH2_RZ_HORI_COEF1 0x6c
  151. #define PRP_CH2_RZ_HORI_COEF2 0x70
  152. #define PRP_CH2_RZ_HORI_VALID 0x74
  153. #define PRP_CH2_RZ_VERT_COEF1 0x78
  154. #define PRP_CH2_RZ_VERT_COEF2 0x7c
  155. #define PRP_CH2_RZ_VERT_VALID 0x80
  156. #define PRP_CNTL_CH1EN (1 << 0)
  157. #define PRP_CNTL_CH2EN (1 << 1)
  158. #define PRP_CNTL_CSIEN (1 << 2)
  159. #define PRP_CNTL_DATA_IN_YUV420 (0 << 3)
  160. #define PRP_CNTL_DATA_IN_YUV422 (1 << 3)
  161. #define PRP_CNTL_DATA_IN_RGB16 (2 << 3)
  162. #define PRP_CNTL_DATA_IN_RGB32 (3 << 3)
  163. #define PRP_CNTL_CH1_OUT_RGB8 (0 << 5)
  164. #define PRP_CNTL_CH1_OUT_RGB16 (1 << 5)
  165. #define PRP_CNTL_CH1_OUT_RGB32 (2 << 5)
  166. #define PRP_CNTL_CH1_OUT_YUV422 (3 << 5)
  167. #define PRP_CNTL_CH2_OUT_YUV420 (0 << 7)
  168. #define PRP_CNTL_CH2_OUT_YUV422 (1 << 7)
  169. #define PRP_CNTL_CH2_OUT_YUV444 (2 << 7)
  170. #define PRP_CNTL_CH1_LEN (1 << 9)
  171. #define PRP_CNTL_CH2_LEN (1 << 10)
  172. #define PRP_CNTL_SKIP_FRAME (1 << 11)
  173. #define PRP_CNTL_SWRST (1 << 12)
  174. #define PRP_CNTL_CLKEN (1 << 13)
  175. #define PRP_CNTL_WEN (1 << 14)
  176. #define PRP_CNTL_CH1BYP (1 << 15)
  177. #define PRP_CNTL_IN_TSKIP(x) ((x) << 16)
  178. #define PRP_CNTL_CH1_TSKIP(x) ((x) << 19)
  179. #define PRP_CNTL_CH2_TSKIP(x) ((x) << 22)
  180. #define PRP_CNTL_INPUT_FIFO_LEVEL(x) ((x) << 25)
  181. #define PRP_CNTL_RZ_FIFO_LEVEL(x) ((x) << 27)
  182. #define PRP_CNTL_CH2B1EN (1 << 29)
  183. #define PRP_CNTL_CH2B2EN (1 << 30)
  184. #define PRP_CNTL_CH2FEN (1 << 31)
  185. /* IRQ Enable and status register */
  186. #define PRP_INTR_RDERR (1 << 0)
  187. #define PRP_INTR_CH1WERR (1 << 1)
  188. #define PRP_INTR_CH2WERR (1 << 2)
  189. #define PRP_INTR_CH1FC (1 << 3)
  190. #define PRP_INTR_CH2FC (1 << 5)
  191. #define PRP_INTR_LBOVF (1 << 7)
  192. #define PRP_INTR_CH2OVF (1 << 8)
  193. /* Resizing registers */
  194. #define PRP_RZ_VALID_TBL_LEN(x) ((x) << 24)
  195. #define PRP_RZ_VALID_BILINEAR (1 << 31)
  196. #define MAX_VIDEO_MEM 16
  197. #define RESIZE_NUM_MIN 1
  198. #define RESIZE_NUM_MAX 20
  199. #define BC_COEF 3
  200. #define SZ_COEF (1 << BC_COEF)
  201. #define RESIZE_DIR_H 0
  202. #define RESIZE_DIR_V 1
  203. #define RESIZE_ALGO_BILINEAR 0
  204. #define RESIZE_ALGO_AVERAGING 1
  205. struct mx2_prp_cfg {
  206. int channel;
  207. u32 in_fmt;
  208. u32 out_fmt;
  209. u32 src_pixel;
  210. u32 ch1_pixel;
  211. u32 irq_flags;
  212. u32 csicr1;
  213. };
  214. /* prp resizing parameters */
  215. struct emma_prp_resize {
  216. int algo; /* type of algorithm used */
  217. int len; /* number of coefficients */
  218. unsigned char s[RESIZE_NUM_MAX]; /* table of coefficients */
  219. };
  220. /* prp configuration for a client-host fmt pair */
  221. struct mx2_fmt_cfg {
  222. enum v4l2_mbus_pixelcode in_fmt;
  223. u32 out_fmt;
  224. struct mx2_prp_cfg cfg;
  225. };
  226. enum mx2_buffer_state {
  227. MX2_STATE_QUEUED,
  228. MX2_STATE_ACTIVE,
  229. MX2_STATE_DONE,
  230. };
  231. struct mx2_buf_internal {
  232. struct list_head queue;
  233. int bufnum;
  234. bool discard;
  235. };
  236. /* buffer for one video frame */
  237. struct mx2_buffer {
  238. /* common v4l buffer stuff -- must be first */
  239. struct vb2_buffer vb;
  240. enum mx2_buffer_state state;
  241. struct mx2_buf_internal internal;
  242. };
  243. struct mx2_camera_dev {
  244. struct device *dev;
  245. struct soc_camera_host soc_host;
  246. struct soc_camera_device *icd;
  247. struct clk *clk_csi, *clk_emma_ahb, *clk_emma_ipg;
  248. void __iomem *base_csi, *base_emma;
  249. struct mx2_camera_platform_data *pdata;
  250. unsigned long platform_flags;
  251. struct list_head capture;
  252. struct list_head active_bufs;
  253. struct list_head discard;
  254. spinlock_t lock;
  255. int dma;
  256. struct mx2_buffer *active;
  257. struct mx2_buffer *fb1_active;
  258. struct mx2_buffer *fb2_active;
  259. u32 csicr1;
  260. struct mx2_buf_internal buf_discard[2];
  261. void *discard_buffer;
  262. dma_addr_t discard_buffer_dma;
  263. size_t discard_size;
  264. struct mx2_fmt_cfg *emma_prp;
  265. struct emma_prp_resize resizing[2];
  266. unsigned int s_width, s_height;
  267. u32 frame_count;
  268. struct vb2_alloc_ctx *alloc_ctx;
  269. };
  270. static struct mx2_buffer *mx2_ibuf_to_buf(struct mx2_buf_internal *int_buf)
  271. {
  272. return container_of(int_buf, struct mx2_buffer, internal);
  273. }
  274. static struct mx2_fmt_cfg mx27_emma_prp_table[] = {
  275. /*
  276. * This is a generic configuration which is valid for most
  277. * prp input-output format combinations.
  278. * We set the incomming and outgoing pixelformat to a
  279. * 16 Bit wide format and adjust the bytesperline
  280. * accordingly. With this configuration the inputdata
  281. * will not be changed by the emma and could be any type
  282. * of 16 Bit Pixelformat.
  283. */
  284. {
  285. .in_fmt = 0,
  286. .out_fmt = 0,
  287. .cfg = {
  288. .channel = 1,
  289. .in_fmt = PRP_CNTL_DATA_IN_RGB16,
  290. .out_fmt = PRP_CNTL_CH1_OUT_RGB16,
  291. .src_pixel = 0x2ca00565, /* RGB565 */
  292. .ch1_pixel = 0x2ca00565, /* RGB565 */
  293. .irq_flags = PRP_INTR_RDERR | PRP_INTR_CH1WERR |
  294. PRP_INTR_CH1FC | PRP_INTR_LBOVF,
  295. .csicr1 = 0,
  296. }
  297. },
  298. {
  299. .in_fmt = V4L2_MBUS_FMT_UYVY8_2X8,
  300. .out_fmt = V4L2_PIX_FMT_YUYV,
  301. .cfg = {
  302. .channel = 1,
  303. .in_fmt = PRP_CNTL_DATA_IN_YUV422,
  304. .out_fmt = PRP_CNTL_CH1_OUT_YUV422,
  305. .src_pixel = 0x22000888, /* YUV422 (YUYV) */
  306. .ch1_pixel = 0x62000888, /* YUV422 (YUYV) */
  307. .irq_flags = PRP_INTR_RDERR | PRP_INTR_CH1WERR |
  308. PRP_INTR_CH1FC | PRP_INTR_LBOVF,
  309. .csicr1 = CSICR1_SWAP16_EN,
  310. }
  311. },
  312. {
  313. .in_fmt = V4L2_MBUS_FMT_YUYV8_2X8,
  314. .out_fmt = V4L2_PIX_FMT_YUYV,
  315. .cfg = {
  316. .channel = 1,
  317. .in_fmt = PRP_CNTL_DATA_IN_YUV422,
  318. .out_fmt = PRP_CNTL_CH1_OUT_YUV422,
  319. .src_pixel = 0x22000888, /* YUV422 (YUYV) */
  320. .ch1_pixel = 0x62000888, /* YUV422 (YUYV) */
  321. .irq_flags = PRP_INTR_RDERR | PRP_INTR_CH1WERR |
  322. PRP_INTR_CH1FC | PRP_INTR_LBOVF,
  323. .csicr1 = CSICR1_PACK_DIR,
  324. }
  325. },
  326. {
  327. .in_fmt = V4L2_MBUS_FMT_YUYV8_2X8,
  328. .out_fmt = V4L2_PIX_FMT_YUV420,
  329. .cfg = {
  330. .channel = 2,
  331. .in_fmt = PRP_CNTL_DATA_IN_YUV422,
  332. .out_fmt = PRP_CNTL_CH2_OUT_YUV420,
  333. .src_pixel = 0x22000888, /* YUV422 (YUYV) */
  334. .irq_flags = PRP_INTR_RDERR | PRP_INTR_CH2WERR |
  335. PRP_INTR_CH2FC | PRP_INTR_LBOVF |
  336. PRP_INTR_CH2OVF,
  337. .csicr1 = CSICR1_PACK_DIR,
  338. }
  339. },
  340. {
  341. .in_fmt = V4L2_MBUS_FMT_UYVY8_2X8,
  342. .out_fmt = V4L2_PIX_FMT_YUV420,
  343. .cfg = {
  344. .channel = 2,
  345. .in_fmt = PRP_CNTL_DATA_IN_YUV422,
  346. .out_fmt = PRP_CNTL_CH2_OUT_YUV420,
  347. .src_pixel = 0x22000888, /* YUV422 (YUYV) */
  348. .irq_flags = PRP_INTR_RDERR | PRP_INTR_CH2WERR |
  349. PRP_INTR_CH2FC | PRP_INTR_LBOVF |
  350. PRP_INTR_CH2OVF,
  351. .csicr1 = CSICR1_SWAP16_EN,
  352. }
  353. },
  354. };
  355. static struct mx2_fmt_cfg *mx27_emma_prp_get_format(
  356. enum v4l2_mbus_pixelcode in_fmt,
  357. u32 out_fmt)
  358. {
  359. int i;
  360. for (i = 1; i < ARRAY_SIZE(mx27_emma_prp_table); i++)
  361. if ((mx27_emma_prp_table[i].in_fmt == in_fmt) &&
  362. (mx27_emma_prp_table[i].out_fmt == out_fmt)) {
  363. return &mx27_emma_prp_table[i];
  364. }
  365. /* If no match return the most generic configuration */
  366. return &mx27_emma_prp_table[0];
  367. };
  368. static void mx27_update_emma_buf(struct mx2_camera_dev *pcdev,
  369. unsigned long phys, int bufnum)
  370. {
  371. struct mx2_fmt_cfg *prp = pcdev->emma_prp;
  372. if (prp->cfg.channel == 1) {
  373. writel(phys, pcdev->base_emma +
  374. PRP_DEST_RGB1_PTR + 4 * bufnum);
  375. } else {
  376. writel(phys, pcdev->base_emma +
  377. PRP_DEST_Y_PTR - 0x14 * bufnum);
  378. if (prp->out_fmt == V4L2_PIX_FMT_YUV420) {
  379. u32 imgsize = pcdev->icd->user_height *
  380. pcdev->icd->user_width;
  381. writel(phys + imgsize, pcdev->base_emma +
  382. PRP_DEST_CB_PTR - 0x14 * bufnum);
  383. writel(phys + ((5 * imgsize) / 4), pcdev->base_emma +
  384. PRP_DEST_CR_PTR - 0x14 * bufnum);
  385. }
  386. }
  387. }
  388. static void mx2_camera_deactivate(struct mx2_camera_dev *pcdev)
  389. {
  390. unsigned long flags;
  391. clk_disable_unprepare(pcdev->clk_csi);
  392. writel(0, pcdev->base_csi + CSICR1);
  393. if (cpu_is_mx27()) {
  394. writel(0, pcdev->base_emma + PRP_CNTL);
  395. } else if (cpu_is_mx25()) {
  396. spin_lock_irqsave(&pcdev->lock, flags);
  397. pcdev->fb1_active = NULL;
  398. pcdev->fb2_active = NULL;
  399. writel(0, pcdev->base_csi + CSIDMASA_FB1);
  400. writel(0, pcdev->base_csi + CSIDMASA_FB2);
  401. spin_unlock_irqrestore(&pcdev->lock, flags);
  402. }
  403. }
  404. /*
  405. * The following two functions absolutely depend on the fact, that
  406. * there can be only one camera on mx2 camera sensor interface
  407. */
  408. static int mx2_camera_add_device(struct soc_camera_device *icd)
  409. {
  410. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  411. struct mx2_camera_dev *pcdev = ici->priv;
  412. int ret;
  413. u32 csicr1;
  414. if (pcdev->icd)
  415. return -EBUSY;
  416. ret = clk_prepare_enable(pcdev->clk_csi);
  417. if (ret < 0)
  418. return ret;
  419. csicr1 = CSICR1_MCLKEN;
  420. if (cpu_is_mx27())
  421. csicr1 |= CSICR1_PRP_IF_EN | CSICR1_FCC |
  422. CSICR1_RXFF_LEVEL(0);
  423. pcdev->csicr1 = csicr1;
  424. writel(pcdev->csicr1, pcdev->base_csi + CSICR1);
  425. pcdev->icd = icd;
  426. pcdev->frame_count = 0;
  427. dev_info(icd->parent, "Camera driver attached to camera %d\n",
  428. icd->devnum);
  429. return 0;
  430. }
  431. static void mx2_camera_remove_device(struct soc_camera_device *icd)
  432. {
  433. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  434. struct mx2_camera_dev *pcdev = ici->priv;
  435. BUG_ON(icd != pcdev->icd);
  436. dev_info(icd->parent, "Camera driver detached from camera %d\n",
  437. icd->devnum);
  438. mx2_camera_deactivate(pcdev);
  439. pcdev->icd = NULL;
  440. }
  441. static void mx25_camera_frame_done(struct mx2_camera_dev *pcdev, int fb,
  442. int state)
  443. {
  444. struct vb2_buffer *vb;
  445. struct mx2_buffer *buf;
  446. struct mx2_buffer **fb_active = fb == 1 ? &pcdev->fb1_active :
  447. &pcdev->fb2_active;
  448. u32 fb_reg = fb == 1 ? CSIDMASA_FB1 : CSIDMASA_FB2;
  449. unsigned long flags;
  450. spin_lock_irqsave(&pcdev->lock, flags);
  451. if (*fb_active == NULL)
  452. goto out;
  453. vb = &(*fb_active)->vb;
  454. dev_dbg(pcdev->dev, "%s (vb=0x%p) 0x%p %lu\n", __func__,
  455. vb, vb2_plane_vaddr(vb, 0), vb2_get_plane_payload(vb, 0));
  456. v4l2_get_timestamp(&vb->v4l2_buf.timestamp);
  457. vb->v4l2_buf.sequence++;
  458. vb2_buffer_done(vb, VB2_BUF_STATE_DONE);
  459. if (list_empty(&pcdev->capture)) {
  460. buf = NULL;
  461. writel(0, pcdev->base_csi + fb_reg);
  462. } else {
  463. buf = list_first_entry(&pcdev->capture, struct mx2_buffer,
  464. internal.queue);
  465. vb = &buf->vb;
  466. list_del(&buf->internal.queue);
  467. buf->state = MX2_STATE_ACTIVE;
  468. writel(vb2_dma_contig_plane_dma_addr(vb, 0),
  469. pcdev->base_csi + fb_reg);
  470. }
  471. *fb_active = buf;
  472. out:
  473. spin_unlock_irqrestore(&pcdev->lock, flags);
  474. }
  475. static irqreturn_t mx25_camera_irq(int irq_csi, void *data)
  476. {
  477. struct mx2_camera_dev *pcdev = data;
  478. u32 status = readl(pcdev->base_csi + CSISR);
  479. if (status & CSISR_DMA_TSF_FB1_INT)
  480. mx25_camera_frame_done(pcdev, 1, MX2_STATE_DONE);
  481. else if (status & CSISR_DMA_TSF_FB2_INT)
  482. mx25_camera_frame_done(pcdev, 2, MX2_STATE_DONE);
  483. /* FIXME: handle CSISR_RFF_OR_INT */
  484. writel(status, pcdev->base_csi + CSISR);
  485. return IRQ_HANDLED;
  486. }
  487. /*
  488. * Videobuf operations
  489. */
  490. static int mx2_videobuf_setup(struct vb2_queue *vq,
  491. const struct v4l2_format *fmt,
  492. unsigned int *count, unsigned int *num_planes,
  493. unsigned int sizes[], void *alloc_ctxs[])
  494. {
  495. struct soc_camera_device *icd = soc_camera_from_vb2q(vq);
  496. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  497. struct mx2_camera_dev *pcdev = ici->priv;
  498. dev_dbg(icd->parent, "count=%d, size=%d\n", *count, sizes[0]);
  499. /* TODO: support for VIDIOC_CREATE_BUFS not ready */
  500. if (fmt != NULL)
  501. return -ENOTTY;
  502. alloc_ctxs[0] = pcdev->alloc_ctx;
  503. sizes[0] = icd->sizeimage;
  504. if (0 == *count)
  505. *count = 32;
  506. if (!*num_planes &&
  507. sizes[0] * *count > MAX_VIDEO_MEM * 1024 * 1024)
  508. *count = (MAX_VIDEO_MEM * 1024 * 1024) / sizes[0];
  509. *num_planes = 1;
  510. return 0;
  511. }
  512. static int mx2_videobuf_prepare(struct vb2_buffer *vb)
  513. {
  514. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  515. int ret = 0;
  516. dev_dbg(icd->parent, "%s (vb=0x%p) 0x%p %lu\n", __func__,
  517. vb, vb2_plane_vaddr(vb, 0), vb2_get_plane_payload(vb, 0));
  518. #ifdef DEBUG
  519. /*
  520. * This can be useful if you want to see if we actually fill
  521. * the buffer with something
  522. */
  523. memset((void *)vb2_plane_vaddr(vb, 0),
  524. 0xaa, vb2_get_plane_payload(vb, 0));
  525. #endif
  526. vb2_set_plane_payload(vb, 0, icd->sizeimage);
  527. if (vb2_plane_vaddr(vb, 0) &&
  528. vb2_get_plane_payload(vb, 0) > vb2_plane_size(vb, 0)) {
  529. ret = -EINVAL;
  530. goto out;
  531. }
  532. return 0;
  533. out:
  534. return ret;
  535. }
  536. static void mx2_videobuf_queue(struct vb2_buffer *vb)
  537. {
  538. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  539. struct soc_camera_host *ici =
  540. to_soc_camera_host(icd->parent);
  541. struct mx2_camera_dev *pcdev = ici->priv;
  542. struct mx2_buffer *buf = container_of(vb, struct mx2_buffer, vb);
  543. unsigned long flags;
  544. dev_dbg(icd->parent, "%s (vb=0x%p) 0x%p %lu\n", __func__,
  545. vb, vb2_plane_vaddr(vb, 0), vb2_get_plane_payload(vb, 0));
  546. spin_lock_irqsave(&pcdev->lock, flags);
  547. buf->state = MX2_STATE_QUEUED;
  548. list_add_tail(&buf->internal.queue, &pcdev->capture);
  549. if (cpu_is_mx25()) {
  550. u32 csicr3, dma_inten = 0;
  551. if (pcdev->fb1_active == NULL) {
  552. writel(vb2_dma_contig_plane_dma_addr(vb, 0),
  553. pcdev->base_csi + CSIDMASA_FB1);
  554. pcdev->fb1_active = buf;
  555. dma_inten = CSICR1_FB1_DMA_INTEN;
  556. } else if (pcdev->fb2_active == NULL) {
  557. writel(vb2_dma_contig_plane_dma_addr(vb, 0),
  558. pcdev->base_csi + CSIDMASA_FB2);
  559. pcdev->fb2_active = buf;
  560. dma_inten = CSICR1_FB2_DMA_INTEN;
  561. }
  562. if (dma_inten) {
  563. list_del(&buf->internal.queue);
  564. buf->state = MX2_STATE_ACTIVE;
  565. csicr3 = readl(pcdev->base_csi + CSICR3);
  566. /* Reflash DMA */
  567. writel(csicr3 | CSICR3_DMA_REFLASH_RFF,
  568. pcdev->base_csi + CSICR3);
  569. /* clear & enable interrupts */
  570. writel(dma_inten, pcdev->base_csi + CSISR);
  571. pcdev->csicr1 |= dma_inten;
  572. writel(pcdev->csicr1, pcdev->base_csi + CSICR1);
  573. /* enable DMA */
  574. csicr3 |= CSICR3_DMA_REQ_EN_RFF | CSICR3_RXFF_LEVEL(1);
  575. writel(csicr3, pcdev->base_csi + CSICR3);
  576. }
  577. }
  578. spin_unlock_irqrestore(&pcdev->lock, flags);
  579. }
  580. static void mx2_videobuf_release(struct vb2_buffer *vb)
  581. {
  582. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  583. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  584. struct mx2_camera_dev *pcdev = ici->priv;
  585. struct mx2_buffer *buf = container_of(vb, struct mx2_buffer, vb);
  586. unsigned long flags;
  587. #ifdef DEBUG
  588. dev_dbg(icd->parent, "%s (vb=0x%p) 0x%p %lu\n", __func__,
  589. vb, vb2_plane_vaddr(vb, 0), vb2_get_plane_payload(vb, 0));
  590. switch (buf->state) {
  591. case MX2_STATE_ACTIVE:
  592. dev_info(icd->parent, "%s (active)\n", __func__);
  593. break;
  594. case MX2_STATE_QUEUED:
  595. dev_info(icd->parent, "%s (queued)\n", __func__);
  596. break;
  597. default:
  598. dev_info(icd->parent, "%s (unknown) %d\n", __func__,
  599. buf->state);
  600. break;
  601. }
  602. #endif
  603. /*
  604. * Terminate only queued but inactive buffers. Active buffers are
  605. * released when they become inactive after videobuf_waiton().
  606. *
  607. * FIXME: implement forced termination of active buffers for mx27 and
  608. * mx27 eMMA, so that the user won't get stuck in an uninterruptible
  609. * state. This requires a specific handling for each of the these DMA
  610. * types.
  611. */
  612. spin_lock_irqsave(&pcdev->lock, flags);
  613. if (cpu_is_mx25() && buf->state == MX2_STATE_ACTIVE) {
  614. if (pcdev->fb1_active == buf) {
  615. pcdev->csicr1 &= ~CSICR1_FB1_DMA_INTEN;
  616. writel(0, pcdev->base_csi + CSIDMASA_FB1);
  617. pcdev->fb1_active = NULL;
  618. } else if (pcdev->fb2_active == buf) {
  619. pcdev->csicr1 &= ~CSICR1_FB2_DMA_INTEN;
  620. writel(0, pcdev->base_csi + CSIDMASA_FB2);
  621. pcdev->fb2_active = NULL;
  622. }
  623. writel(pcdev->csicr1, pcdev->base_csi + CSICR1);
  624. }
  625. spin_unlock_irqrestore(&pcdev->lock, flags);
  626. }
  627. static void mx27_camera_emma_buf_init(struct soc_camera_device *icd,
  628. int bytesperline)
  629. {
  630. struct soc_camera_host *ici =
  631. to_soc_camera_host(icd->parent);
  632. struct mx2_camera_dev *pcdev = ici->priv;
  633. struct mx2_fmt_cfg *prp = pcdev->emma_prp;
  634. writel((pcdev->s_width << 16) | pcdev->s_height,
  635. pcdev->base_emma + PRP_SRC_FRAME_SIZE);
  636. writel(prp->cfg.src_pixel,
  637. pcdev->base_emma + PRP_SRC_PIXEL_FORMAT_CNTL);
  638. if (prp->cfg.channel == 1) {
  639. writel((icd->user_width << 16) | icd->user_height,
  640. pcdev->base_emma + PRP_CH1_OUT_IMAGE_SIZE);
  641. writel(bytesperline,
  642. pcdev->base_emma + PRP_DEST_CH1_LINE_STRIDE);
  643. writel(prp->cfg.ch1_pixel,
  644. pcdev->base_emma + PRP_CH1_PIXEL_FORMAT_CNTL);
  645. } else { /* channel 2 */
  646. writel((icd->user_width << 16) | icd->user_height,
  647. pcdev->base_emma + PRP_CH2_OUT_IMAGE_SIZE);
  648. }
  649. /* Enable interrupts */
  650. writel(prp->cfg.irq_flags, pcdev->base_emma + PRP_INTR_CNTL);
  651. }
  652. static void mx2_prp_resize_commit(struct mx2_camera_dev *pcdev)
  653. {
  654. int dir;
  655. for (dir = RESIZE_DIR_H; dir <= RESIZE_DIR_V; dir++) {
  656. unsigned char *s = pcdev->resizing[dir].s;
  657. int len = pcdev->resizing[dir].len;
  658. unsigned int coeff[2] = {0, 0};
  659. unsigned int valid = 0;
  660. int i;
  661. if (len == 0)
  662. continue;
  663. for (i = RESIZE_NUM_MAX - 1; i >= 0; i--) {
  664. int j;
  665. j = i > 9 ? 1 : 0;
  666. coeff[j] = (coeff[j] << BC_COEF) |
  667. (s[i] & (SZ_COEF - 1));
  668. if (i == 5 || i == 15)
  669. coeff[j] <<= 1;
  670. valid = (valid << 1) | (s[i] >> BC_COEF);
  671. }
  672. valid |= PRP_RZ_VALID_TBL_LEN(len);
  673. if (pcdev->resizing[dir].algo == RESIZE_ALGO_BILINEAR)
  674. valid |= PRP_RZ_VALID_BILINEAR;
  675. if (pcdev->emma_prp->cfg.channel == 1) {
  676. if (dir == RESIZE_DIR_H) {
  677. writel(coeff[0], pcdev->base_emma +
  678. PRP_CH1_RZ_HORI_COEF1);
  679. writel(coeff[1], pcdev->base_emma +
  680. PRP_CH1_RZ_HORI_COEF2);
  681. writel(valid, pcdev->base_emma +
  682. PRP_CH1_RZ_HORI_VALID);
  683. } else {
  684. writel(coeff[0], pcdev->base_emma +
  685. PRP_CH1_RZ_VERT_COEF1);
  686. writel(coeff[1], pcdev->base_emma +
  687. PRP_CH1_RZ_VERT_COEF2);
  688. writel(valid, pcdev->base_emma +
  689. PRP_CH1_RZ_VERT_VALID);
  690. }
  691. } else {
  692. if (dir == RESIZE_DIR_H) {
  693. writel(coeff[0], pcdev->base_emma +
  694. PRP_CH2_RZ_HORI_COEF1);
  695. writel(coeff[1], pcdev->base_emma +
  696. PRP_CH2_RZ_HORI_COEF2);
  697. writel(valid, pcdev->base_emma +
  698. PRP_CH2_RZ_HORI_VALID);
  699. } else {
  700. writel(coeff[0], pcdev->base_emma +
  701. PRP_CH2_RZ_VERT_COEF1);
  702. writel(coeff[1], pcdev->base_emma +
  703. PRP_CH2_RZ_VERT_COEF2);
  704. writel(valid, pcdev->base_emma +
  705. PRP_CH2_RZ_VERT_VALID);
  706. }
  707. }
  708. }
  709. }
  710. static int mx2_start_streaming(struct vb2_queue *q, unsigned int count)
  711. {
  712. struct soc_camera_device *icd = soc_camera_from_vb2q(q);
  713. struct soc_camera_host *ici =
  714. to_soc_camera_host(icd->parent);
  715. struct mx2_camera_dev *pcdev = ici->priv;
  716. struct mx2_fmt_cfg *prp = pcdev->emma_prp;
  717. struct vb2_buffer *vb;
  718. struct mx2_buffer *buf;
  719. unsigned long phys;
  720. int bytesperline;
  721. if (cpu_is_mx27()) {
  722. unsigned long flags;
  723. if (count < 2)
  724. return -EINVAL;
  725. spin_lock_irqsave(&pcdev->lock, flags);
  726. buf = list_first_entry(&pcdev->capture, struct mx2_buffer,
  727. internal.queue);
  728. buf->internal.bufnum = 0;
  729. vb = &buf->vb;
  730. buf->state = MX2_STATE_ACTIVE;
  731. phys = vb2_dma_contig_plane_dma_addr(vb, 0);
  732. mx27_update_emma_buf(pcdev, phys, buf->internal.bufnum);
  733. list_move_tail(pcdev->capture.next, &pcdev->active_bufs);
  734. buf = list_first_entry(&pcdev->capture, struct mx2_buffer,
  735. internal.queue);
  736. buf->internal.bufnum = 1;
  737. vb = &buf->vb;
  738. buf->state = MX2_STATE_ACTIVE;
  739. phys = vb2_dma_contig_plane_dma_addr(vb, 0);
  740. mx27_update_emma_buf(pcdev, phys, buf->internal.bufnum);
  741. list_move_tail(pcdev->capture.next, &pcdev->active_bufs);
  742. bytesperline = soc_mbus_bytes_per_line(icd->user_width,
  743. icd->current_fmt->host_fmt);
  744. if (bytesperline < 0) {
  745. spin_unlock_irqrestore(&pcdev->lock, flags);
  746. return bytesperline;
  747. }
  748. /*
  749. * I didn't manage to properly enable/disable the prp
  750. * on a per frame basis during running transfers,
  751. * thus we allocate a buffer here and use it to
  752. * discard frames when no buffer is available.
  753. * Feel free to work on this ;)
  754. */
  755. pcdev->discard_size = icd->user_height * bytesperline;
  756. pcdev->discard_buffer = dma_alloc_coherent(ici->v4l2_dev.dev,
  757. pcdev->discard_size, &pcdev->discard_buffer_dma,
  758. GFP_ATOMIC);
  759. if (!pcdev->discard_buffer) {
  760. spin_unlock_irqrestore(&pcdev->lock, flags);
  761. return -ENOMEM;
  762. }
  763. pcdev->buf_discard[0].discard = true;
  764. list_add_tail(&pcdev->buf_discard[0].queue,
  765. &pcdev->discard);
  766. pcdev->buf_discard[1].discard = true;
  767. list_add_tail(&pcdev->buf_discard[1].queue,
  768. &pcdev->discard);
  769. mx2_prp_resize_commit(pcdev);
  770. mx27_camera_emma_buf_init(icd, bytesperline);
  771. if (prp->cfg.channel == 1) {
  772. writel(PRP_CNTL_CH1EN |
  773. PRP_CNTL_CSIEN |
  774. prp->cfg.in_fmt |
  775. prp->cfg.out_fmt |
  776. PRP_CNTL_CH1_LEN |
  777. PRP_CNTL_CH1BYP |
  778. PRP_CNTL_CH1_TSKIP(0) |
  779. PRP_CNTL_IN_TSKIP(0),
  780. pcdev->base_emma + PRP_CNTL);
  781. } else {
  782. writel(PRP_CNTL_CH2EN |
  783. PRP_CNTL_CSIEN |
  784. prp->cfg.in_fmt |
  785. prp->cfg.out_fmt |
  786. PRP_CNTL_CH2_LEN |
  787. PRP_CNTL_CH2_TSKIP(0) |
  788. PRP_CNTL_IN_TSKIP(0),
  789. pcdev->base_emma + PRP_CNTL);
  790. }
  791. spin_unlock_irqrestore(&pcdev->lock, flags);
  792. }
  793. return 0;
  794. }
  795. static int mx2_stop_streaming(struct vb2_queue *q)
  796. {
  797. struct soc_camera_device *icd = soc_camera_from_vb2q(q);
  798. struct soc_camera_host *ici =
  799. to_soc_camera_host(icd->parent);
  800. struct mx2_camera_dev *pcdev = ici->priv;
  801. struct mx2_fmt_cfg *prp = pcdev->emma_prp;
  802. unsigned long flags;
  803. void *b;
  804. u32 cntl;
  805. if (cpu_is_mx27()) {
  806. spin_lock_irqsave(&pcdev->lock, flags);
  807. cntl = readl(pcdev->base_emma + PRP_CNTL);
  808. if (prp->cfg.channel == 1) {
  809. writel(cntl & ~PRP_CNTL_CH1EN,
  810. pcdev->base_emma + PRP_CNTL);
  811. } else {
  812. writel(cntl & ~PRP_CNTL_CH2EN,
  813. pcdev->base_emma + PRP_CNTL);
  814. }
  815. INIT_LIST_HEAD(&pcdev->capture);
  816. INIT_LIST_HEAD(&pcdev->active_bufs);
  817. INIT_LIST_HEAD(&pcdev->discard);
  818. b = pcdev->discard_buffer;
  819. pcdev->discard_buffer = NULL;
  820. spin_unlock_irqrestore(&pcdev->lock, flags);
  821. dma_free_coherent(ici->v4l2_dev.dev,
  822. pcdev->discard_size, b, pcdev->discard_buffer_dma);
  823. }
  824. return 0;
  825. }
  826. static struct vb2_ops mx2_videobuf_ops = {
  827. .queue_setup = mx2_videobuf_setup,
  828. .buf_prepare = mx2_videobuf_prepare,
  829. .buf_queue = mx2_videobuf_queue,
  830. .buf_cleanup = mx2_videobuf_release,
  831. .start_streaming = mx2_start_streaming,
  832. .stop_streaming = mx2_stop_streaming,
  833. };
  834. static int mx2_camera_init_videobuf(struct vb2_queue *q,
  835. struct soc_camera_device *icd)
  836. {
  837. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  838. q->io_modes = VB2_MMAP | VB2_USERPTR;
  839. q->drv_priv = icd;
  840. q->ops = &mx2_videobuf_ops;
  841. q->mem_ops = &vb2_dma_contig_memops;
  842. q->buf_struct_size = sizeof(struct mx2_buffer);
  843. return vb2_queue_init(q);
  844. }
  845. #define MX2_BUS_FLAGS (V4L2_MBUS_MASTER | \
  846. V4L2_MBUS_VSYNC_ACTIVE_HIGH | \
  847. V4L2_MBUS_VSYNC_ACTIVE_LOW | \
  848. V4L2_MBUS_HSYNC_ACTIVE_HIGH | \
  849. V4L2_MBUS_HSYNC_ACTIVE_LOW | \
  850. V4L2_MBUS_PCLK_SAMPLE_RISING | \
  851. V4L2_MBUS_PCLK_SAMPLE_FALLING | \
  852. V4L2_MBUS_DATA_ACTIVE_HIGH | \
  853. V4L2_MBUS_DATA_ACTIVE_LOW)
  854. static int mx27_camera_emma_prp_reset(struct mx2_camera_dev *pcdev)
  855. {
  856. u32 cntl;
  857. int count = 0;
  858. cntl = readl(pcdev->base_emma + PRP_CNTL);
  859. writel(PRP_CNTL_SWRST, pcdev->base_emma + PRP_CNTL);
  860. while (count++ < 100) {
  861. if (!(readl(pcdev->base_emma + PRP_CNTL) & PRP_CNTL_SWRST))
  862. return 0;
  863. barrier();
  864. udelay(1);
  865. }
  866. return -ETIMEDOUT;
  867. }
  868. static int mx2_camera_set_bus_param(struct soc_camera_device *icd)
  869. {
  870. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  871. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  872. struct mx2_camera_dev *pcdev = ici->priv;
  873. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  874. unsigned long common_flags;
  875. int ret;
  876. int bytesperline;
  877. u32 csicr1 = pcdev->csicr1;
  878. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  879. if (!ret) {
  880. common_flags = soc_mbus_config_compatible(&cfg, MX2_BUS_FLAGS);
  881. if (!common_flags) {
  882. dev_warn(icd->parent,
  883. "Flags incompatible: camera 0x%x, host 0x%x\n",
  884. cfg.flags, MX2_BUS_FLAGS);
  885. return -EINVAL;
  886. }
  887. } else if (ret != -ENOIOCTLCMD) {
  888. return ret;
  889. } else {
  890. common_flags = MX2_BUS_FLAGS;
  891. }
  892. if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
  893. (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
  894. if (pcdev->platform_flags & MX2_CAMERA_HSYNC_HIGH)
  895. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
  896. else
  897. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
  898. }
  899. if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
  900. (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
  901. if (pcdev->platform_flags & MX2_CAMERA_PCLK_SAMPLE_RISING)
  902. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
  903. else
  904. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
  905. }
  906. cfg.flags = common_flags;
  907. ret = v4l2_subdev_call(sd, video, s_mbus_config, &cfg);
  908. if (ret < 0 && ret != -ENOIOCTLCMD) {
  909. dev_dbg(icd->parent, "camera s_mbus_config(0x%lx) returned %d\n",
  910. common_flags, ret);
  911. return ret;
  912. }
  913. csicr1 = (csicr1 & ~CSICR1_FMT_MASK) | pcdev->emma_prp->cfg.csicr1;
  914. if (common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
  915. csicr1 |= CSICR1_REDGE;
  916. if (common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
  917. csicr1 |= CSICR1_SOF_POL;
  918. if (common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
  919. csicr1 |= CSICR1_HSYNC_POL;
  920. if (pcdev->platform_flags & MX2_CAMERA_EXT_VSYNC)
  921. csicr1 |= CSICR1_EXT_VSYNC;
  922. if (pcdev->platform_flags & MX2_CAMERA_CCIR)
  923. csicr1 |= CSICR1_CCIR_EN;
  924. if (pcdev->platform_flags & MX2_CAMERA_CCIR_INTERLACE)
  925. csicr1 |= CSICR1_CCIR_MODE;
  926. if (pcdev->platform_flags & MX2_CAMERA_GATED_CLOCK)
  927. csicr1 |= CSICR1_GCLK_MODE;
  928. if (pcdev->platform_flags & MX2_CAMERA_INV_DATA)
  929. csicr1 |= CSICR1_INV_DATA;
  930. pcdev->csicr1 = csicr1;
  931. bytesperline = soc_mbus_bytes_per_line(icd->user_width,
  932. icd->current_fmt->host_fmt);
  933. if (bytesperline < 0)
  934. return bytesperline;
  935. if (cpu_is_mx27()) {
  936. ret = mx27_camera_emma_prp_reset(pcdev);
  937. if (ret)
  938. return ret;
  939. } else if (cpu_is_mx25()) {
  940. writel((bytesperline * icd->user_height) >> 2,
  941. pcdev->base_csi + CSIRXCNT);
  942. writel((bytesperline << 16) | icd->user_height,
  943. pcdev->base_csi + CSIIMAG_PARA);
  944. }
  945. writel(pcdev->csicr1, pcdev->base_csi + CSICR1);
  946. return 0;
  947. }
  948. static int mx2_camera_set_crop(struct soc_camera_device *icd,
  949. const struct v4l2_crop *a)
  950. {
  951. struct v4l2_crop a_writable = *a;
  952. struct v4l2_rect *rect = &a_writable.c;
  953. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  954. struct v4l2_mbus_framefmt mf;
  955. int ret;
  956. soc_camera_limit_side(&rect->left, &rect->width, 0, 2, 4096);
  957. soc_camera_limit_side(&rect->top, &rect->height, 0, 2, 4096);
  958. ret = v4l2_subdev_call(sd, video, s_crop, a);
  959. if (ret < 0)
  960. return ret;
  961. /* The capture device might have changed its output */
  962. ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
  963. if (ret < 0)
  964. return ret;
  965. dev_dbg(icd->parent, "Sensor cropped %dx%d\n",
  966. mf.width, mf.height);
  967. icd->user_width = mf.width;
  968. icd->user_height = mf.height;
  969. return ret;
  970. }
  971. static int mx2_camera_get_formats(struct soc_camera_device *icd,
  972. unsigned int idx,
  973. struct soc_camera_format_xlate *xlate)
  974. {
  975. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  976. const struct soc_mbus_pixelfmt *fmt;
  977. struct device *dev = icd->parent;
  978. enum v4l2_mbus_pixelcode code;
  979. int ret, formats = 0;
  980. ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
  981. if (ret < 0)
  982. /* no more formats */
  983. return 0;
  984. fmt = soc_mbus_get_fmtdesc(code);
  985. if (!fmt) {
  986. dev_err(dev, "Invalid format code #%u: %d\n", idx, code);
  987. return 0;
  988. }
  989. if (code == V4L2_MBUS_FMT_YUYV8_2X8 ||
  990. code == V4L2_MBUS_FMT_UYVY8_2X8) {
  991. formats++;
  992. if (xlate) {
  993. /*
  994. * CH2 can output YUV420 which is a standard format in
  995. * soc_mediabus.c
  996. */
  997. xlate->host_fmt =
  998. soc_mbus_get_fmtdesc(V4L2_MBUS_FMT_YUYV8_1_5X8);
  999. xlate->code = code;
  1000. dev_dbg(dev, "Providing host format %s for sensor code %d\n",
  1001. xlate->host_fmt->name, code);
  1002. xlate++;
  1003. }
  1004. }
  1005. if (code == V4L2_MBUS_FMT_UYVY8_2X8) {
  1006. formats++;
  1007. if (xlate) {
  1008. xlate->host_fmt =
  1009. soc_mbus_get_fmtdesc(V4L2_MBUS_FMT_YUYV8_2X8);
  1010. xlate->code = code;
  1011. dev_dbg(dev, "Providing host format %s for sensor code %d\n",
  1012. xlate->host_fmt->name, code);
  1013. xlate++;
  1014. }
  1015. }
  1016. /* Generic pass-trough */
  1017. formats++;
  1018. if (xlate) {
  1019. xlate->host_fmt = fmt;
  1020. xlate->code = code;
  1021. xlate++;
  1022. }
  1023. return formats;
  1024. }
  1025. static int mx2_emmaprp_resize(struct mx2_camera_dev *pcdev,
  1026. struct v4l2_mbus_framefmt *mf_in,
  1027. struct v4l2_pix_format *pix_out, bool apply)
  1028. {
  1029. int num, den;
  1030. unsigned long m;
  1031. int i, dir;
  1032. for (dir = RESIZE_DIR_H; dir <= RESIZE_DIR_V; dir++) {
  1033. struct emma_prp_resize tmprsz;
  1034. unsigned char *s = tmprsz.s;
  1035. int len = 0;
  1036. int in, out;
  1037. if (dir == RESIZE_DIR_H) {
  1038. in = mf_in->width;
  1039. out = pix_out->width;
  1040. } else {
  1041. in = mf_in->height;
  1042. out = pix_out->height;
  1043. }
  1044. if (in < out)
  1045. return -EINVAL;
  1046. else if (in == out)
  1047. continue;
  1048. /* Calculate ratio */
  1049. m = gcd(in, out);
  1050. num = in / m;
  1051. den = out / m;
  1052. if (num > RESIZE_NUM_MAX)
  1053. return -EINVAL;
  1054. if ((num >= 2 * den) && (den == 1) &&
  1055. (num < 9) && (!(num & 0x01))) {
  1056. int sum = 0;
  1057. int j;
  1058. /* Average scaling for >= 2:1 ratios */
  1059. /* Support can be added for num >=9 and odd values */
  1060. tmprsz.algo = RESIZE_ALGO_AVERAGING;
  1061. len = num;
  1062. for (i = 0; i < (len / 2); i++)
  1063. s[i] = 8;
  1064. do {
  1065. for (i = 0; i < (len / 2); i++) {
  1066. s[i] = s[i] >> 1;
  1067. sum = 0;
  1068. for (j = 0; j < (len / 2); j++)
  1069. sum += s[j];
  1070. if (sum == 4)
  1071. break;
  1072. }
  1073. } while (sum != 4);
  1074. for (i = (len / 2); i < len; i++)
  1075. s[i] = s[len - i - 1];
  1076. s[len - 1] |= SZ_COEF;
  1077. } else {
  1078. /* bilinear scaling for < 2:1 ratios */
  1079. int v; /* overflow counter */
  1080. int coeff, nxt; /* table output */
  1081. int in_pos_inc = 2 * den;
  1082. int out_pos = num;
  1083. int out_pos_inc = 2 * num;
  1084. int init_carry = num - den;
  1085. int carry = init_carry;
  1086. tmprsz.algo = RESIZE_ALGO_BILINEAR;
  1087. v = den + in_pos_inc;
  1088. do {
  1089. coeff = v - out_pos;
  1090. out_pos += out_pos_inc;
  1091. carry += out_pos_inc;
  1092. for (nxt = 0; v < out_pos; nxt++) {
  1093. v += in_pos_inc;
  1094. carry -= in_pos_inc;
  1095. }
  1096. if (len > RESIZE_NUM_MAX)
  1097. return -EINVAL;
  1098. coeff = ((coeff << BC_COEF) +
  1099. (in_pos_inc >> 1)) / in_pos_inc;
  1100. if (coeff >= (SZ_COEF - 1))
  1101. coeff--;
  1102. coeff |= SZ_COEF;
  1103. s[len] = (unsigned char)coeff;
  1104. len++;
  1105. for (i = 1; i < nxt; i++) {
  1106. if (len >= RESIZE_NUM_MAX)
  1107. return -EINVAL;
  1108. s[len] = 0;
  1109. len++;
  1110. }
  1111. } while (carry != init_carry);
  1112. }
  1113. tmprsz.len = len;
  1114. if (dir == RESIZE_DIR_H)
  1115. mf_in->width = pix_out->width;
  1116. else
  1117. mf_in->height = pix_out->height;
  1118. if (apply)
  1119. memcpy(&pcdev->resizing[dir], &tmprsz, sizeof(tmprsz));
  1120. }
  1121. return 0;
  1122. }
  1123. static int mx2_camera_set_fmt(struct soc_camera_device *icd,
  1124. struct v4l2_format *f)
  1125. {
  1126. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  1127. struct mx2_camera_dev *pcdev = ici->priv;
  1128. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1129. const struct soc_camera_format_xlate *xlate;
  1130. struct v4l2_pix_format *pix = &f->fmt.pix;
  1131. struct v4l2_mbus_framefmt mf;
  1132. int ret;
  1133. dev_dbg(icd->parent, "%s: requested params: width = %d, height = %d\n",
  1134. __func__, pix->width, pix->height);
  1135. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  1136. if (!xlate) {
  1137. dev_warn(icd->parent, "Format %x not found\n",
  1138. pix->pixelformat);
  1139. return -EINVAL;
  1140. }
  1141. mf.width = pix->width;
  1142. mf.height = pix->height;
  1143. mf.field = pix->field;
  1144. mf.colorspace = pix->colorspace;
  1145. mf.code = xlate->code;
  1146. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  1147. if (ret < 0 && ret != -ENOIOCTLCMD)
  1148. return ret;
  1149. /* Store width and height returned by the sensor for resizing */
  1150. pcdev->s_width = mf.width;
  1151. pcdev->s_height = mf.height;
  1152. dev_dbg(icd->parent, "%s: sensor params: width = %d, height = %d\n",
  1153. __func__, pcdev->s_width, pcdev->s_height);
  1154. pcdev->emma_prp = mx27_emma_prp_get_format(xlate->code,
  1155. xlate->host_fmt->fourcc);
  1156. memset(pcdev->resizing, 0, sizeof(pcdev->resizing));
  1157. if ((mf.width != pix->width || mf.height != pix->height) &&
  1158. pcdev->emma_prp->cfg.in_fmt == PRP_CNTL_DATA_IN_YUV422) {
  1159. if (mx2_emmaprp_resize(pcdev, &mf, pix, true) < 0)
  1160. dev_dbg(icd->parent, "%s: can't resize\n", __func__);
  1161. }
  1162. if (mf.code != xlate->code)
  1163. return -EINVAL;
  1164. pix->width = mf.width;
  1165. pix->height = mf.height;
  1166. pix->field = mf.field;
  1167. pix->colorspace = mf.colorspace;
  1168. icd->current_fmt = xlate;
  1169. dev_dbg(icd->parent, "%s: returned params: width = %d, height = %d\n",
  1170. __func__, pix->width, pix->height);
  1171. return 0;
  1172. }
  1173. static int mx2_camera_try_fmt(struct soc_camera_device *icd,
  1174. struct v4l2_format *f)
  1175. {
  1176. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1177. const struct soc_camera_format_xlate *xlate;
  1178. struct v4l2_pix_format *pix = &f->fmt.pix;
  1179. struct v4l2_mbus_framefmt mf;
  1180. __u32 pixfmt = pix->pixelformat;
  1181. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  1182. struct mx2_camera_dev *pcdev = ici->priv;
  1183. struct mx2_fmt_cfg *emma_prp;
  1184. unsigned int width_limit;
  1185. int ret;
  1186. dev_dbg(icd->parent, "%s: requested params: width = %d, height = %d\n",
  1187. __func__, pix->width, pix->height);
  1188. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  1189. if (pixfmt && !xlate) {
  1190. dev_warn(icd->parent, "Format %x not found\n", pixfmt);
  1191. return -EINVAL;
  1192. }
  1193. /* limit to MX25 hardware capabilities */
  1194. if (cpu_is_mx25()) {
  1195. if (xlate->host_fmt->bits_per_sample <= 8)
  1196. width_limit = 0xffff * 4;
  1197. else
  1198. width_limit = 0xffff * 2;
  1199. /* CSIIMAG_PARA limit */
  1200. if (pix->width > width_limit)
  1201. pix->width = width_limit;
  1202. if (pix->height > 0xffff)
  1203. pix->height = 0xffff;
  1204. pix->bytesperline = soc_mbus_bytes_per_line(pix->width,
  1205. xlate->host_fmt);
  1206. if (pix->bytesperline < 0)
  1207. return pix->bytesperline;
  1208. pix->sizeimage = soc_mbus_image_size(xlate->host_fmt,
  1209. pix->bytesperline, pix->height);
  1210. /* Check against the CSIRXCNT limit */
  1211. if (pix->sizeimage > 4 * 0x3ffff) {
  1212. /* Adjust geometry, preserve aspect ratio */
  1213. unsigned int new_height = int_sqrt(div_u64(0x3ffffULL *
  1214. 4 * pix->height, pix->bytesperline));
  1215. pix->width = new_height * pix->width / pix->height;
  1216. pix->height = new_height;
  1217. pix->bytesperline = soc_mbus_bytes_per_line(pix->width,
  1218. xlate->host_fmt);
  1219. BUG_ON(pix->bytesperline < 0);
  1220. pix->sizeimage = soc_mbus_image_size(xlate->host_fmt,
  1221. pix->bytesperline, pix->height);
  1222. }
  1223. } else {
  1224. /*
  1225. * Width must be a multiple of 8 as requested by the CSI.
  1226. * (Table 39-2 in the i.MX27 Reference Manual).
  1227. */
  1228. pix->width &= ~0x7;
  1229. }
  1230. /* limit to sensor capabilities */
  1231. mf.width = pix->width;
  1232. mf.height = pix->height;
  1233. mf.field = pix->field;
  1234. mf.colorspace = pix->colorspace;
  1235. mf.code = xlate->code;
  1236. ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
  1237. if (ret < 0)
  1238. return ret;
  1239. dev_dbg(icd->parent, "%s: sensor params: width = %d, height = %d\n",
  1240. __func__, pcdev->s_width, pcdev->s_height);
  1241. /* If the sensor does not support image size try PrP resizing */
  1242. emma_prp = mx27_emma_prp_get_format(xlate->code,
  1243. xlate->host_fmt->fourcc);
  1244. if ((mf.width != pix->width || mf.height != pix->height) &&
  1245. emma_prp->cfg.in_fmt == PRP_CNTL_DATA_IN_YUV422) {
  1246. if (mx2_emmaprp_resize(pcdev, &mf, pix, false) < 0)
  1247. dev_dbg(icd->parent, "%s: can't resize\n", __func__);
  1248. }
  1249. if (mf.field == V4L2_FIELD_ANY)
  1250. mf.field = V4L2_FIELD_NONE;
  1251. /*
  1252. * Driver supports interlaced images provided they have
  1253. * both fields so that they can be processed as if they
  1254. * were progressive.
  1255. */
  1256. if (mf.field != V4L2_FIELD_NONE && !V4L2_FIELD_HAS_BOTH(mf.field)) {
  1257. dev_err(icd->parent, "Field type %d unsupported.\n",
  1258. mf.field);
  1259. return -EINVAL;
  1260. }
  1261. pix->width = mf.width;
  1262. pix->height = mf.height;
  1263. pix->field = mf.field;
  1264. pix->colorspace = mf.colorspace;
  1265. dev_dbg(icd->parent, "%s: returned params: width = %d, height = %d\n",
  1266. __func__, pix->width, pix->height);
  1267. return 0;
  1268. }
  1269. static int mx2_camera_querycap(struct soc_camera_host *ici,
  1270. struct v4l2_capability *cap)
  1271. {
  1272. /* cap->name is set by the friendly caller:-> */
  1273. strlcpy(cap->card, MX2_CAM_DRIVER_DESCRIPTION, sizeof(cap->card));
  1274. cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  1275. return 0;
  1276. }
  1277. static unsigned int mx2_camera_poll(struct file *file, poll_table *pt)
  1278. {
  1279. struct soc_camera_device *icd = file->private_data;
  1280. return vb2_poll(&icd->vb2_vidq, file, pt);
  1281. }
  1282. static struct soc_camera_host_ops mx2_soc_camera_host_ops = {
  1283. .owner = THIS_MODULE,
  1284. .add = mx2_camera_add_device,
  1285. .remove = mx2_camera_remove_device,
  1286. .set_fmt = mx2_camera_set_fmt,
  1287. .set_crop = mx2_camera_set_crop,
  1288. .get_formats = mx2_camera_get_formats,
  1289. .try_fmt = mx2_camera_try_fmt,
  1290. .init_videobuf2 = mx2_camera_init_videobuf,
  1291. .poll = mx2_camera_poll,
  1292. .querycap = mx2_camera_querycap,
  1293. .set_bus_param = mx2_camera_set_bus_param,
  1294. };
  1295. static void mx27_camera_frame_done_emma(struct mx2_camera_dev *pcdev,
  1296. int bufnum, bool err)
  1297. {
  1298. #ifdef DEBUG
  1299. struct mx2_fmt_cfg *prp = pcdev->emma_prp;
  1300. #endif
  1301. struct mx2_buf_internal *ibuf;
  1302. struct mx2_buffer *buf;
  1303. struct vb2_buffer *vb;
  1304. unsigned long phys;
  1305. ibuf = list_first_entry(&pcdev->active_bufs, struct mx2_buf_internal,
  1306. queue);
  1307. BUG_ON(ibuf->bufnum != bufnum);
  1308. if (ibuf->discard) {
  1309. /*
  1310. * Discard buffer must not be returned to user space.
  1311. * Just return it to the discard queue.
  1312. */
  1313. list_move_tail(pcdev->active_bufs.next, &pcdev->discard);
  1314. } else {
  1315. buf = mx2_ibuf_to_buf(ibuf);
  1316. vb = &buf->vb;
  1317. #ifdef DEBUG
  1318. phys = vb2_dma_contig_plane_dma_addr(vb, 0);
  1319. if (prp->cfg.channel == 1) {
  1320. if (readl(pcdev->base_emma + PRP_DEST_RGB1_PTR +
  1321. 4 * bufnum) != phys) {
  1322. dev_err(pcdev->dev, "%lx != %x\n", phys,
  1323. readl(pcdev->base_emma +
  1324. PRP_DEST_RGB1_PTR + 4 * bufnum));
  1325. }
  1326. } else {
  1327. if (readl(pcdev->base_emma + PRP_DEST_Y_PTR -
  1328. 0x14 * bufnum) != phys) {
  1329. dev_err(pcdev->dev, "%lx != %x\n", phys,
  1330. readl(pcdev->base_emma +
  1331. PRP_DEST_Y_PTR - 0x14 * bufnum));
  1332. }
  1333. }
  1334. #endif
  1335. dev_dbg(pcdev->dev, "%s (vb=0x%p) 0x%p %lu\n", __func__, vb,
  1336. vb2_plane_vaddr(vb, 0),
  1337. vb2_get_plane_payload(vb, 0));
  1338. list_del_init(&buf->internal.queue);
  1339. v4l2_get_timestamp(&vb->v4l2_buf.timestamp);
  1340. vb->v4l2_buf.sequence = pcdev->frame_count;
  1341. if (err)
  1342. vb2_buffer_done(vb, VB2_BUF_STATE_ERROR);
  1343. else
  1344. vb2_buffer_done(vb, VB2_BUF_STATE_DONE);
  1345. }
  1346. pcdev->frame_count++;
  1347. if (list_empty(&pcdev->capture)) {
  1348. if (list_empty(&pcdev->discard)) {
  1349. dev_warn(pcdev->dev, "%s: trying to access empty discard list\n",
  1350. __func__);
  1351. return;
  1352. }
  1353. ibuf = list_first_entry(&pcdev->discard,
  1354. struct mx2_buf_internal, queue);
  1355. ibuf->bufnum = bufnum;
  1356. list_move_tail(pcdev->discard.next, &pcdev->active_bufs);
  1357. mx27_update_emma_buf(pcdev, pcdev->discard_buffer_dma, bufnum);
  1358. return;
  1359. }
  1360. buf = list_first_entry(&pcdev->capture, struct mx2_buffer,
  1361. internal.queue);
  1362. buf->internal.bufnum = bufnum;
  1363. list_move_tail(pcdev->capture.next, &pcdev->active_bufs);
  1364. vb = &buf->vb;
  1365. buf->state = MX2_STATE_ACTIVE;
  1366. phys = vb2_dma_contig_plane_dma_addr(vb, 0);
  1367. mx27_update_emma_buf(pcdev, phys, bufnum);
  1368. }
  1369. static irqreturn_t mx27_camera_emma_irq(int irq_emma, void *data)
  1370. {
  1371. struct mx2_camera_dev *pcdev = data;
  1372. unsigned int status = readl(pcdev->base_emma + PRP_INTRSTATUS);
  1373. struct mx2_buf_internal *ibuf;
  1374. spin_lock(&pcdev->lock);
  1375. if (list_empty(&pcdev->active_bufs)) {
  1376. dev_warn(pcdev->dev, "%s: called while active list is empty\n",
  1377. __func__);
  1378. if (!status) {
  1379. spin_unlock(&pcdev->lock);
  1380. return IRQ_NONE;
  1381. }
  1382. }
  1383. if (status & (1 << 7)) { /* overflow */
  1384. u32 cntl = readl(pcdev->base_emma + PRP_CNTL);
  1385. writel(cntl & ~(PRP_CNTL_CH1EN | PRP_CNTL_CH2EN),
  1386. pcdev->base_emma + PRP_CNTL);
  1387. writel(cntl, pcdev->base_emma + PRP_CNTL);
  1388. ibuf = list_first_entry(&pcdev->active_bufs,
  1389. struct mx2_buf_internal, queue);
  1390. mx27_camera_frame_done_emma(pcdev,
  1391. ibuf->bufnum, true);
  1392. status &= ~(1 << 7);
  1393. } else if (((status & (3 << 5)) == (3 << 5)) ||
  1394. ((status & (3 << 3)) == (3 << 3))) {
  1395. /*
  1396. * Both buffers have triggered, process the one we're expecting
  1397. * to first
  1398. */
  1399. ibuf = list_first_entry(&pcdev->active_bufs,
  1400. struct mx2_buf_internal, queue);
  1401. mx27_camera_frame_done_emma(pcdev, ibuf->bufnum, false);
  1402. status &= ~(1 << (6 - ibuf->bufnum)); /* mark processed */
  1403. } else if ((status & (1 << 6)) || (status & (1 << 4))) {
  1404. mx27_camera_frame_done_emma(pcdev, 0, false);
  1405. } else if ((status & (1 << 5)) || (status & (1 << 3))) {
  1406. mx27_camera_frame_done_emma(pcdev, 1, false);
  1407. }
  1408. spin_unlock(&pcdev->lock);
  1409. writel(status, pcdev->base_emma + PRP_INTRSTATUS);
  1410. return IRQ_HANDLED;
  1411. }
  1412. static int __devinit mx27_camera_emma_init(struct platform_device *pdev)
  1413. {
  1414. struct mx2_camera_dev *pcdev = platform_get_drvdata(pdev);
  1415. struct resource *res_emma;
  1416. int irq_emma;
  1417. int err = 0;
  1418. res_emma = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1419. irq_emma = platform_get_irq(pdev, 1);
  1420. if (!res_emma || !irq_emma) {
  1421. dev_err(pcdev->dev, "no EMMA resources\n");
  1422. err = -ENODEV;
  1423. goto out;
  1424. }
  1425. pcdev->base_emma = devm_request_and_ioremap(pcdev->dev, res_emma);
  1426. if (!pcdev->base_emma) {
  1427. err = -EADDRNOTAVAIL;
  1428. goto out;
  1429. }
  1430. err = devm_request_irq(pcdev->dev, irq_emma, mx27_camera_emma_irq, 0,
  1431. MX2_CAM_DRV_NAME, pcdev);
  1432. if (err) {
  1433. dev_err(pcdev->dev, "Camera EMMA interrupt register failed \n");
  1434. goto out;
  1435. }
  1436. pcdev->clk_emma_ipg = devm_clk_get(pcdev->dev, "emma-ipg");
  1437. if (IS_ERR(pcdev->clk_emma_ipg)) {
  1438. err = PTR_ERR(pcdev->clk_emma_ipg);
  1439. goto out;
  1440. }
  1441. clk_prepare_enable(pcdev->clk_emma_ipg);
  1442. pcdev->clk_emma_ahb = devm_clk_get(pcdev->dev, "emma-ahb");
  1443. if (IS_ERR(pcdev->clk_emma_ahb)) {
  1444. err = PTR_ERR(pcdev->clk_emma_ahb);
  1445. goto exit_clk_emma_ipg;
  1446. }
  1447. clk_prepare_enable(pcdev->clk_emma_ahb);
  1448. err = mx27_camera_emma_prp_reset(pcdev);
  1449. if (err)
  1450. goto exit_clk_emma_ahb;
  1451. return err;
  1452. exit_clk_emma_ahb:
  1453. clk_disable_unprepare(pcdev->clk_emma_ahb);
  1454. exit_clk_emma_ipg:
  1455. clk_disable_unprepare(pcdev->clk_emma_ipg);
  1456. out:
  1457. return err;
  1458. }
  1459. static int __devinit mx2_camera_probe(struct platform_device *pdev)
  1460. {
  1461. struct mx2_camera_dev *pcdev;
  1462. struct resource *res_csi;
  1463. int irq_csi;
  1464. int err = 0;
  1465. dev_dbg(&pdev->dev, "initialising\n");
  1466. res_csi = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1467. irq_csi = platform_get_irq(pdev, 0);
  1468. if (res_csi == NULL || irq_csi < 0) {
  1469. dev_err(&pdev->dev, "Missing platform resources data\n");
  1470. err = -ENODEV;
  1471. goto exit;
  1472. }
  1473. pcdev = devm_kzalloc(&pdev->dev, sizeof(*pcdev), GFP_KERNEL);
  1474. if (!pcdev) {
  1475. dev_err(&pdev->dev, "Could not allocate pcdev\n");
  1476. err = -ENOMEM;
  1477. goto exit;
  1478. }
  1479. pcdev->clk_csi = devm_clk_get(&pdev->dev, "ahb");
  1480. if (IS_ERR(pcdev->clk_csi)) {
  1481. dev_err(&pdev->dev, "Could not get csi clock\n");
  1482. err = PTR_ERR(pcdev->clk_csi);
  1483. goto exit;
  1484. }
  1485. pcdev->pdata = pdev->dev.platform_data;
  1486. if (pcdev->pdata) {
  1487. long rate;
  1488. pcdev->platform_flags = pcdev->pdata->flags;
  1489. rate = clk_round_rate(pcdev->clk_csi, pcdev->pdata->clk * 2);
  1490. if (rate <= 0) {
  1491. err = -ENODEV;
  1492. goto exit;
  1493. }
  1494. err = clk_set_rate(pcdev->clk_csi, rate);
  1495. if (err < 0)
  1496. goto exit;
  1497. }
  1498. INIT_LIST_HEAD(&pcdev->capture);
  1499. INIT_LIST_HEAD(&pcdev->active_bufs);
  1500. INIT_LIST_HEAD(&pcdev->discard);
  1501. spin_lock_init(&pcdev->lock);
  1502. pcdev->base_csi = devm_request_and_ioremap(&pdev->dev, res_csi);
  1503. if (!pcdev->base_csi) {
  1504. err = -EADDRNOTAVAIL;
  1505. goto exit;
  1506. }
  1507. pcdev->dev = &pdev->dev;
  1508. platform_set_drvdata(pdev, pcdev);
  1509. if (cpu_is_mx25()) {
  1510. err = devm_request_irq(&pdev->dev, irq_csi, mx25_camera_irq, 0,
  1511. MX2_CAM_DRV_NAME, pcdev);
  1512. if (err) {
  1513. dev_err(pcdev->dev, "Camera interrupt register failed \n");
  1514. goto exit;
  1515. }
  1516. }
  1517. if (cpu_is_mx27()) {
  1518. err = mx27_camera_emma_init(pdev);
  1519. if (err)
  1520. goto exit;
  1521. }
  1522. /*
  1523. * We're done with drvdata here. Clear the pointer so that
  1524. * v4l2 core can start using drvdata on its purpose.
  1525. */
  1526. platform_set_drvdata(pdev, NULL);
  1527. pcdev->soc_host.drv_name = MX2_CAM_DRV_NAME,
  1528. pcdev->soc_host.ops = &mx2_soc_camera_host_ops,
  1529. pcdev->soc_host.priv = pcdev;
  1530. pcdev->soc_host.v4l2_dev.dev = &pdev->dev;
  1531. pcdev->soc_host.nr = pdev->id;
  1532. if (cpu_is_mx25())
  1533. pcdev->soc_host.capabilities = SOCAM_HOST_CAP_STRIDE;
  1534. pcdev->alloc_ctx = vb2_dma_contig_init_ctx(&pdev->dev);
  1535. if (IS_ERR(pcdev->alloc_ctx)) {
  1536. err = PTR_ERR(pcdev->alloc_ctx);
  1537. goto eallocctx;
  1538. }
  1539. err = soc_camera_host_register(&pcdev->soc_host);
  1540. if (err)
  1541. goto exit_free_emma;
  1542. dev_info(&pdev->dev, "MX2 Camera (CSI) driver probed, clock frequency: %ld\n",
  1543. clk_get_rate(pcdev->clk_csi));
  1544. return 0;
  1545. exit_free_emma:
  1546. vb2_dma_contig_cleanup_ctx(pcdev->alloc_ctx);
  1547. eallocctx:
  1548. if (cpu_is_mx27()) {
  1549. clk_disable_unprepare(pcdev->clk_emma_ipg);
  1550. clk_disable_unprepare(pcdev->clk_emma_ahb);
  1551. }
  1552. exit:
  1553. return err;
  1554. }
  1555. static int __devexit mx2_camera_remove(struct platform_device *pdev)
  1556. {
  1557. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  1558. struct mx2_camera_dev *pcdev = container_of(soc_host,
  1559. struct mx2_camera_dev, soc_host);
  1560. soc_camera_host_unregister(&pcdev->soc_host);
  1561. vb2_dma_contig_cleanup_ctx(pcdev->alloc_ctx);
  1562. if (cpu_is_mx27()) {
  1563. clk_disable_unprepare(pcdev->clk_emma_ipg);
  1564. clk_disable_unprepare(pcdev->clk_emma_ahb);
  1565. }
  1566. dev_info(&pdev->dev, "MX2 Camera driver unloaded\n");
  1567. return 0;
  1568. }
  1569. static struct platform_driver mx2_camera_driver = {
  1570. .driver = {
  1571. .name = MX2_CAM_DRV_NAME,
  1572. },
  1573. .remove = __devexit_p(mx2_camera_remove),
  1574. };
  1575. static int __init mx2_camera_init(void)
  1576. {
  1577. return platform_driver_probe(&mx2_camera_driver, &mx2_camera_probe);
  1578. }
  1579. static void __exit mx2_camera_exit(void)
  1580. {
  1581. return platform_driver_unregister(&mx2_camera_driver);
  1582. }
  1583. module_init(mx2_camera_init);
  1584. module_exit(mx2_camera_exit);
  1585. MODULE_DESCRIPTION("i.MX27/i.MX25 SoC Camera Host driver");
  1586. MODULE_AUTHOR("Sascha Hauer <sha@pengutronix.de>");
  1587. MODULE_LICENSE("GPL");
  1588. MODULE_VERSION(MX2_CAM_VERSION);