emulate.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. *
  17. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  18. */
  19. #include <linux/jiffies.h>
  20. #include <linux/hrtimer.h>
  21. #include <linux/types.h>
  22. #include <linux/string.h>
  23. #include <linux/kvm_host.h>
  24. #include <asm/reg.h>
  25. #include <asm/time.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/kvm_ppc.h>
  28. #include <asm/disassemble.h>
  29. #include "timing.h"
  30. #include "trace.h"
  31. #define OP_TRAP 3
  32. #define OP_TRAP_64 2
  33. #define OP_31_XOP_LWZX 23
  34. #define OP_31_XOP_LBZX 87
  35. #define OP_31_XOP_STWX 151
  36. #define OP_31_XOP_STBX 215
  37. #define OP_31_XOP_STBUX 247
  38. #define OP_31_XOP_LHZX 279
  39. #define OP_31_XOP_LHZUX 311
  40. #define OP_31_XOP_MFSPR 339
  41. #define OP_31_XOP_STHX 407
  42. #define OP_31_XOP_STHUX 439
  43. #define OP_31_XOP_MTSPR 467
  44. #define OP_31_XOP_DCBI 470
  45. #define OP_31_XOP_LWBRX 534
  46. #define OP_31_XOP_TLBSYNC 566
  47. #define OP_31_XOP_STWBRX 662
  48. #define OP_31_XOP_LHBRX 790
  49. #define OP_31_XOP_STHBRX 918
  50. #define OP_LWZ 32
  51. #define OP_LWZU 33
  52. #define OP_LBZ 34
  53. #define OP_LBZU 35
  54. #define OP_STW 36
  55. #define OP_STWU 37
  56. #define OP_STB 38
  57. #define OP_STBU 39
  58. #define OP_LHZ 40
  59. #define OP_LHZU 41
  60. #define OP_STH 44
  61. #define OP_STHU 45
  62. #ifdef CONFIG_PPC64
  63. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  64. {
  65. return 1;
  66. }
  67. #else
  68. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  69. {
  70. return vcpu->arch.tcr & TCR_DIE;
  71. }
  72. #endif
  73. void kvmppc_emulate_dec(struct kvm_vcpu *vcpu)
  74. {
  75. unsigned long dec_nsec;
  76. pr_debug("mtDEC: %x\n", vcpu->arch.dec);
  77. #ifdef CONFIG_PPC64
  78. /* mtdec lowers the interrupt line when positive. */
  79. kvmppc_core_dequeue_dec(vcpu);
  80. /* POWER4+ triggers a dec interrupt if the value is < 0 */
  81. if (vcpu->arch.dec & 0x80000000) {
  82. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  83. kvmppc_core_queue_dec(vcpu);
  84. return;
  85. }
  86. #endif
  87. if (kvmppc_dec_enabled(vcpu)) {
  88. /* The decrementer ticks at the same rate as the timebase, so
  89. * that's how we convert the guest DEC value to the number of
  90. * host ticks. */
  91. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  92. dec_nsec = vcpu->arch.dec;
  93. dec_nsec *= 1000;
  94. dec_nsec /= tb_ticks_per_usec;
  95. hrtimer_start(&vcpu->arch.dec_timer, ktime_set(0, dec_nsec),
  96. HRTIMER_MODE_REL);
  97. vcpu->arch.dec_jiffies = get_tb();
  98. } else {
  99. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  100. }
  101. }
  102. /* XXX to do:
  103. * lhax
  104. * lhaux
  105. * lswx
  106. * lswi
  107. * stswx
  108. * stswi
  109. * lha
  110. * lhau
  111. * lmw
  112. * stmw
  113. *
  114. * XXX is_bigendian should depend on MMU mapping or MSR[LE]
  115. */
  116. /* XXX Should probably auto-generate instruction decoding for a particular core
  117. * from opcode tables in the future. */
  118. int kvmppc_emulate_instruction(struct kvm_run *run, struct kvm_vcpu *vcpu)
  119. {
  120. u32 inst = vcpu->arch.last_inst;
  121. u32 ea;
  122. int ra;
  123. int rb;
  124. int rs;
  125. int rt;
  126. int sprn;
  127. enum emulation_result emulated = EMULATE_DONE;
  128. int advance = 1;
  129. /* this default type might be overwritten by subcategories */
  130. kvmppc_set_exit_type(vcpu, EMULATED_INST_EXITS);
  131. pr_debug(KERN_INFO "Emulating opcode %d / %d\n", get_op(inst), get_xop(inst));
  132. switch (get_op(inst)) {
  133. case OP_TRAP:
  134. #ifdef CONFIG_PPC64
  135. case OP_TRAP_64:
  136. #else
  137. vcpu->arch.esr |= ESR_PTR;
  138. #endif
  139. kvmppc_core_queue_program(vcpu);
  140. advance = 0;
  141. break;
  142. case 31:
  143. switch (get_xop(inst)) {
  144. case OP_31_XOP_LWZX:
  145. rt = get_rt(inst);
  146. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  147. break;
  148. case OP_31_XOP_LBZX:
  149. rt = get_rt(inst);
  150. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  151. break;
  152. case OP_31_XOP_STWX:
  153. rs = get_rs(inst);
  154. emulated = kvmppc_handle_store(run, vcpu,
  155. kvmppc_get_gpr(vcpu, rs),
  156. 4, 1);
  157. break;
  158. case OP_31_XOP_STBX:
  159. rs = get_rs(inst);
  160. emulated = kvmppc_handle_store(run, vcpu,
  161. kvmppc_get_gpr(vcpu, rs),
  162. 1, 1);
  163. break;
  164. case OP_31_XOP_STBUX:
  165. rs = get_rs(inst);
  166. ra = get_ra(inst);
  167. rb = get_rb(inst);
  168. ea = kvmppc_get_gpr(vcpu, rb);
  169. if (ra)
  170. ea += kvmppc_get_gpr(vcpu, ra);
  171. emulated = kvmppc_handle_store(run, vcpu,
  172. kvmppc_get_gpr(vcpu, rs),
  173. 1, 1);
  174. kvmppc_set_gpr(vcpu, rs, ea);
  175. break;
  176. case OP_31_XOP_LHZX:
  177. rt = get_rt(inst);
  178. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  179. break;
  180. case OP_31_XOP_LHZUX:
  181. rt = get_rt(inst);
  182. ra = get_ra(inst);
  183. rb = get_rb(inst);
  184. ea = kvmppc_get_gpr(vcpu, rb);
  185. if (ra)
  186. ea += kvmppc_get_gpr(vcpu, ra);
  187. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  188. kvmppc_set_gpr(vcpu, ra, ea);
  189. break;
  190. case OP_31_XOP_MFSPR:
  191. sprn = get_sprn(inst);
  192. rt = get_rt(inst);
  193. switch (sprn) {
  194. case SPRN_SRR0:
  195. kvmppc_set_gpr(vcpu, rt, vcpu->arch.srr0); break;
  196. case SPRN_SRR1:
  197. kvmppc_set_gpr(vcpu, rt, vcpu->arch.srr1); break;
  198. case SPRN_PVR:
  199. kvmppc_set_gpr(vcpu, rt, vcpu->arch.pvr); break;
  200. case SPRN_PIR:
  201. kvmppc_set_gpr(vcpu, rt, vcpu->vcpu_id); break;
  202. case SPRN_MSSSR0:
  203. kvmppc_set_gpr(vcpu, rt, 0); break;
  204. /* Note: mftb and TBRL/TBWL are user-accessible, so
  205. * the guest can always access the real TB anyways.
  206. * In fact, we probably will never see these traps. */
  207. case SPRN_TBWL:
  208. kvmppc_set_gpr(vcpu, rt, get_tb() >> 32); break;
  209. case SPRN_TBWU:
  210. kvmppc_set_gpr(vcpu, rt, get_tb()); break;
  211. case SPRN_SPRG0:
  212. kvmppc_set_gpr(vcpu, rt, vcpu->arch.sprg0); break;
  213. case SPRN_SPRG1:
  214. kvmppc_set_gpr(vcpu, rt, vcpu->arch.sprg1); break;
  215. case SPRN_SPRG2:
  216. kvmppc_set_gpr(vcpu, rt, vcpu->arch.sprg2); break;
  217. case SPRN_SPRG3:
  218. kvmppc_set_gpr(vcpu, rt, vcpu->arch.sprg3); break;
  219. /* Note: SPRG4-7 are user-readable, so we don't get
  220. * a trap. */
  221. case SPRN_DEC:
  222. {
  223. u64 jd = get_tb() - vcpu->arch.dec_jiffies;
  224. kvmppc_set_gpr(vcpu, rt, vcpu->arch.dec - jd);
  225. pr_debug(KERN_INFO "mfDEC: %x - %llx = %lx\n",
  226. vcpu->arch.dec, jd,
  227. kvmppc_get_gpr(vcpu, rt));
  228. break;
  229. }
  230. default:
  231. emulated = kvmppc_core_emulate_mfspr(vcpu, sprn, rt);
  232. if (emulated == EMULATE_FAIL) {
  233. printk("mfspr: unknown spr %x\n", sprn);
  234. kvmppc_set_gpr(vcpu, rt, 0);
  235. }
  236. break;
  237. }
  238. break;
  239. case OP_31_XOP_STHX:
  240. rs = get_rs(inst);
  241. ra = get_ra(inst);
  242. rb = get_rb(inst);
  243. emulated = kvmppc_handle_store(run, vcpu,
  244. kvmppc_get_gpr(vcpu, rs),
  245. 2, 1);
  246. break;
  247. case OP_31_XOP_STHUX:
  248. rs = get_rs(inst);
  249. ra = get_ra(inst);
  250. rb = get_rb(inst);
  251. ea = kvmppc_get_gpr(vcpu, rb);
  252. if (ra)
  253. ea += kvmppc_get_gpr(vcpu, ra);
  254. emulated = kvmppc_handle_store(run, vcpu,
  255. kvmppc_get_gpr(vcpu, rs),
  256. 2, 1);
  257. kvmppc_set_gpr(vcpu, ra, ea);
  258. break;
  259. case OP_31_XOP_MTSPR:
  260. sprn = get_sprn(inst);
  261. rs = get_rs(inst);
  262. switch (sprn) {
  263. case SPRN_SRR0:
  264. vcpu->arch.srr0 = kvmppc_get_gpr(vcpu, rs); break;
  265. case SPRN_SRR1:
  266. vcpu->arch.srr1 = kvmppc_get_gpr(vcpu, rs); break;
  267. /* XXX We need to context-switch the timebase for
  268. * watchdog and FIT. */
  269. case SPRN_TBWL: break;
  270. case SPRN_TBWU: break;
  271. case SPRN_MSSSR0: break;
  272. case SPRN_DEC:
  273. vcpu->arch.dec = kvmppc_get_gpr(vcpu, rs);
  274. kvmppc_emulate_dec(vcpu);
  275. break;
  276. case SPRN_SPRG0:
  277. vcpu->arch.sprg0 = kvmppc_get_gpr(vcpu, rs); break;
  278. case SPRN_SPRG1:
  279. vcpu->arch.sprg1 = kvmppc_get_gpr(vcpu, rs); break;
  280. case SPRN_SPRG2:
  281. vcpu->arch.sprg2 = kvmppc_get_gpr(vcpu, rs); break;
  282. case SPRN_SPRG3:
  283. vcpu->arch.sprg3 = kvmppc_get_gpr(vcpu, rs); break;
  284. default:
  285. emulated = kvmppc_core_emulate_mtspr(vcpu, sprn, rs);
  286. if (emulated == EMULATE_FAIL)
  287. printk("mtspr: unknown spr %x\n", sprn);
  288. break;
  289. }
  290. break;
  291. case OP_31_XOP_DCBI:
  292. /* Do nothing. The guest is performing dcbi because
  293. * hardware DMA is not snooped by the dcache, but
  294. * emulated DMA either goes through the dcache as
  295. * normal writes, or the host kernel has handled dcache
  296. * coherence. */
  297. break;
  298. case OP_31_XOP_LWBRX:
  299. rt = get_rt(inst);
  300. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 0);
  301. break;
  302. case OP_31_XOP_TLBSYNC:
  303. break;
  304. case OP_31_XOP_STWBRX:
  305. rs = get_rs(inst);
  306. ra = get_ra(inst);
  307. rb = get_rb(inst);
  308. emulated = kvmppc_handle_store(run, vcpu,
  309. kvmppc_get_gpr(vcpu, rs),
  310. 4, 0);
  311. break;
  312. case OP_31_XOP_LHBRX:
  313. rt = get_rt(inst);
  314. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 0);
  315. break;
  316. case OP_31_XOP_STHBRX:
  317. rs = get_rs(inst);
  318. ra = get_ra(inst);
  319. rb = get_rb(inst);
  320. emulated = kvmppc_handle_store(run, vcpu,
  321. kvmppc_get_gpr(vcpu, rs),
  322. 2, 0);
  323. break;
  324. default:
  325. /* Attempt core-specific emulation below. */
  326. emulated = EMULATE_FAIL;
  327. }
  328. break;
  329. case OP_LWZ:
  330. rt = get_rt(inst);
  331. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  332. break;
  333. case OP_LWZU:
  334. ra = get_ra(inst);
  335. rt = get_rt(inst);
  336. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  337. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  338. break;
  339. case OP_LBZ:
  340. rt = get_rt(inst);
  341. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  342. break;
  343. case OP_LBZU:
  344. ra = get_ra(inst);
  345. rt = get_rt(inst);
  346. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  347. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  348. break;
  349. case OP_STW:
  350. rs = get_rs(inst);
  351. emulated = kvmppc_handle_store(run, vcpu,
  352. kvmppc_get_gpr(vcpu, rs),
  353. 4, 1);
  354. break;
  355. case OP_STWU:
  356. ra = get_ra(inst);
  357. rs = get_rs(inst);
  358. emulated = kvmppc_handle_store(run, vcpu,
  359. kvmppc_get_gpr(vcpu, rs),
  360. 4, 1);
  361. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  362. break;
  363. case OP_STB:
  364. rs = get_rs(inst);
  365. emulated = kvmppc_handle_store(run, vcpu,
  366. kvmppc_get_gpr(vcpu, rs),
  367. 1, 1);
  368. break;
  369. case OP_STBU:
  370. ra = get_ra(inst);
  371. rs = get_rs(inst);
  372. emulated = kvmppc_handle_store(run, vcpu,
  373. kvmppc_get_gpr(vcpu, rs),
  374. 1, 1);
  375. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  376. break;
  377. case OP_LHZ:
  378. rt = get_rt(inst);
  379. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  380. break;
  381. case OP_LHZU:
  382. ra = get_ra(inst);
  383. rt = get_rt(inst);
  384. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  385. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  386. break;
  387. case OP_STH:
  388. rs = get_rs(inst);
  389. emulated = kvmppc_handle_store(run, vcpu,
  390. kvmppc_get_gpr(vcpu, rs),
  391. 2, 1);
  392. break;
  393. case OP_STHU:
  394. ra = get_ra(inst);
  395. rs = get_rs(inst);
  396. emulated = kvmppc_handle_store(run, vcpu,
  397. kvmppc_get_gpr(vcpu, rs),
  398. 2, 1);
  399. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  400. break;
  401. default:
  402. emulated = EMULATE_FAIL;
  403. }
  404. if (emulated == EMULATE_FAIL) {
  405. emulated = kvmppc_core_emulate_op(run, vcpu, inst, &advance);
  406. if (emulated == EMULATE_FAIL) {
  407. advance = 0;
  408. printk(KERN_ERR "Couldn't emulate instruction 0x%08x "
  409. "(op %d xop %d)\n", inst, get_op(inst), get_xop(inst));
  410. }
  411. }
  412. trace_kvm_ppc_instr(inst, vcpu->arch.pc, emulated);
  413. if (advance)
  414. vcpu->arch.pc += 4; /* Advance past emulated instruction. */
  415. return emulated;
  416. }