mce_amd.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704
  1. /*
  2. * (c) 2005, 2006 Advanced Micro Devices, Inc.
  3. * Your use of this code is subject to the terms and conditions of the
  4. * GNU general public license version 2. See "COPYING" or
  5. * http://www.gnu.org/licenses/gpl.html
  6. *
  7. * Written by Jacob Shin - AMD, Inc.
  8. *
  9. * Support : jacob.shin@amd.com
  10. *
  11. * April 2006
  12. * - added support for AMD Family 0x10 processors
  13. *
  14. * All MC4_MISCi registers are shared between multi-cores
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/notifier.h>
  18. #include <linux/kobject.h>
  19. #include <linux/percpu.h>
  20. #include <linux/sysdev.h>
  21. #include <linux/errno.h>
  22. #include <linux/sched.h>
  23. #include <linux/sysfs.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/cpu.h>
  27. #include <linux/smp.h>
  28. #include <asm/apic.h>
  29. #include <asm/idle.h>
  30. #include <asm/mce.h>
  31. #include <asm/msr.h>
  32. #define PFX "mce_threshold: "
  33. #define VERSION "version 1.1.1"
  34. #define NR_BANKS 6
  35. #define NR_BLOCKS 9
  36. #define THRESHOLD_MAX 0xFFF
  37. #define INT_TYPE_APIC 0x00020000
  38. #define MASK_VALID_HI 0x80000000
  39. #define MASK_CNTP_HI 0x40000000
  40. #define MASK_LOCKED_HI 0x20000000
  41. #define MASK_LVTOFF_HI 0x00F00000
  42. #define MASK_COUNT_EN_HI 0x00080000
  43. #define MASK_INT_TYPE_HI 0x00060000
  44. #define MASK_OVERFLOW_HI 0x00010000
  45. #define MASK_ERR_COUNT_HI 0x00000FFF
  46. #define MASK_BLKPTR_LO 0xFF000000
  47. #define MCG_XBLK_ADDR 0xC0000400
  48. struct threshold_block {
  49. unsigned int block;
  50. unsigned int bank;
  51. unsigned int cpu;
  52. u32 address;
  53. u16 interrupt_enable;
  54. u16 threshold_limit;
  55. struct kobject kobj;
  56. struct list_head miscj;
  57. };
  58. /* defaults used early on boot */
  59. static struct threshold_block threshold_defaults = {
  60. .interrupt_enable = 0,
  61. .threshold_limit = THRESHOLD_MAX,
  62. };
  63. struct threshold_bank {
  64. struct kobject *kobj;
  65. struct threshold_block *blocks;
  66. cpumask_var_t cpus;
  67. };
  68. static DEFINE_PER_CPU(struct threshold_bank * [NR_BANKS], threshold_banks);
  69. #ifdef CONFIG_SMP
  70. static unsigned char shared_bank[NR_BANKS] = {
  71. 0, 0, 0, 0, 1
  72. };
  73. #endif
  74. static DEFINE_PER_CPU(unsigned char, bank_map); /* see which banks are on */
  75. static void amd_threshold_interrupt(void);
  76. /*
  77. * CPU Initialization
  78. */
  79. struct thresh_restart {
  80. struct threshold_block *b;
  81. int reset;
  82. u16 old_limit;
  83. };
  84. /* must be called with correct cpu affinity */
  85. /* Called via smp_call_function_single() */
  86. static void threshold_restart_bank(void *_tr)
  87. {
  88. struct thresh_restart *tr = _tr;
  89. u32 mci_misc_hi, mci_misc_lo;
  90. rdmsr(tr->b->address, mci_misc_lo, mci_misc_hi);
  91. if (tr->b->threshold_limit < (mci_misc_hi & THRESHOLD_MAX))
  92. tr->reset = 1; /* limit cannot be lower than err count */
  93. if (tr->reset) { /* reset err count and overflow bit */
  94. mci_misc_hi =
  95. (mci_misc_hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
  96. (THRESHOLD_MAX - tr->b->threshold_limit);
  97. } else if (tr->old_limit) { /* change limit w/o reset */
  98. int new_count = (mci_misc_hi & THRESHOLD_MAX) +
  99. (tr->old_limit - tr->b->threshold_limit);
  100. mci_misc_hi = (mci_misc_hi & ~MASK_ERR_COUNT_HI) |
  101. (new_count & THRESHOLD_MAX);
  102. }
  103. tr->b->interrupt_enable ?
  104. (mci_misc_hi = (mci_misc_hi & ~MASK_INT_TYPE_HI) | INT_TYPE_APIC) :
  105. (mci_misc_hi &= ~MASK_INT_TYPE_HI);
  106. mci_misc_hi |= MASK_COUNT_EN_HI;
  107. wrmsr(tr->b->address, mci_misc_lo, mci_misc_hi);
  108. }
  109. /* cpu init entry point, called from mce.c with preempt off */
  110. void mce_amd_feature_init(struct cpuinfo_x86 *c)
  111. {
  112. unsigned int cpu = smp_processor_id();
  113. u32 low = 0, high = 0, address = 0;
  114. unsigned int bank, block;
  115. struct thresh_restart tr;
  116. u8 lvt_off;
  117. for (bank = 0; bank < NR_BANKS; ++bank) {
  118. for (block = 0; block < NR_BLOCKS; ++block) {
  119. if (block == 0)
  120. address = MSR_IA32_MC0_MISC + bank * 4;
  121. else if (block == 1) {
  122. address = (low & MASK_BLKPTR_LO) >> 21;
  123. if (!address)
  124. break;
  125. address += MCG_XBLK_ADDR;
  126. } else
  127. ++address;
  128. if (rdmsr_safe(address, &low, &high))
  129. break;
  130. if (!(high & MASK_VALID_HI))
  131. continue;
  132. if (!(high & MASK_CNTP_HI) ||
  133. (high & MASK_LOCKED_HI))
  134. continue;
  135. if (!block)
  136. per_cpu(bank_map, cpu) |= (1 << bank);
  137. #ifdef CONFIG_SMP
  138. if (shared_bank[bank] && c->cpu_core_id)
  139. break;
  140. #endif
  141. lvt_off = setup_APIC_eilvt_mce(THRESHOLD_APIC_VECTOR,
  142. APIC_EILVT_MSG_FIX, 0);
  143. high &= ~MASK_LVTOFF_HI;
  144. high |= lvt_off << 20;
  145. wrmsr(address, low, high);
  146. threshold_defaults.address = address;
  147. tr.b = &threshold_defaults;
  148. tr.reset = 0;
  149. tr.old_limit = 0;
  150. threshold_restart_bank(&tr);
  151. mce_threshold_vector = amd_threshold_interrupt;
  152. }
  153. }
  154. }
  155. /*
  156. * APIC Interrupt Handler
  157. */
  158. /*
  159. * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
  160. * the interrupt goes off when error_count reaches threshold_limit.
  161. * the handler will simply log mcelog w/ software defined bank number.
  162. */
  163. static void amd_threshold_interrupt(void)
  164. {
  165. u32 low = 0, high = 0, address = 0;
  166. unsigned int bank, block;
  167. struct mce m;
  168. mce_setup(&m);
  169. /* assume first bank caused it */
  170. for (bank = 0; bank < NR_BANKS; ++bank) {
  171. if (!(per_cpu(bank_map, m.cpu) & (1 << bank)))
  172. continue;
  173. for (block = 0; block < NR_BLOCKS; ++block) {
  174. if (block == 0) {
  175. address = MSR_IA32_MC0_MISC + bank * 4;
  176. } else if (block == 1) {
  177. address = (low & MASK_BLKPTR_LO) >> 21;
  178. if (!address)
  179. break;
  180. address += MCG_XBLK_ADDR;
  181. } else {
  182. ++address;
  183. }
  184. if (rdmsr_safe(address, &low, &high))
  185. break;
  186. if (!(high & MASK_VALID_HI)) {
  187. if (block)
  188. continue;
  189. else
  190. break;
  191. }
  192. if (!(high & MASK_CNTP_HI) ||
  193. (high & MASK_LOCKED_HI))
  194. continue;
  195. /*
  196. * Log the machine check that caused the threshold
  197. * event.
  198. */
  199. machine_check_poll(MCP_TIMESTAMP,
  200. &__get_cpu_var(mce_poll_banks));
  201. if (high & MASK_OVERFLOW_HI) {
  202. rdmsrl(address, m.misc);
  203. rdmsrl(MSR_IA32_MC0_STATUS + bank * 4,
  204. m.status);
  205. m.bank = K8_MCE_THRESHOLD_BASE
  206. + bank * NR_BLOCKS
  207. + block;
  208. mce_log(&m);
  209. return;
  210. }
  211. }
  212. }
  213. }
  214. /*
  215. * Sysfs Interface
  216. */
  217. struct threshold_attr {
  218. struct attribute attr;
  219. ssize_t (*show) (struct threshold_block *, char *);
  220. ssize_t (*store) (struct threshold_block *, const char *, size_t count);
  221. };
  222. #define SHOW_FIELDS(name) \
  223. static ssize_t show_ ## name(struct threshold_block *b, char *buf) \
  224. { \
  225. return sprintf(buf, "%lx\n", (unsigned long) b->name); \
  226. }
  227. SHOW_FIELDS(interrupt_enable)
  228. SHOW_FIELDS(threshold_limit)
  229. static ssize_t
  230. store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
  231. {
  232. struct thresh_restart tr;
  233. unsigned long new;
  234. if (strict_strtoul(buf, 0, &new) < 0)
  235. return -EINVAL;
  236. b->interrupt_enable = !!new;
  237. tr.b = b;
  238. tr.reset = 0;
  239. tr.old_limit = 0;
  240. smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
  241. return size;
  242. }
  243. static ssize_t
  244. store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
  245. {
  246. struct thresh_restart tr;
  247. unsigned long new;
  248. if (strict_strtoul(buf, 0, &new) < 0)
  249. return -EINVAL;
  250. if (new > THRESHOLD_MAX)
  251. new = THRESHOLD_MAX;
  252. if (new < 1)
  253. new = 1;
  254. tr.old_limit = b->threshold_limit;
  255. b->threshold_limit = new;
  256. tr.b = b;
  257. tr.reset = 0;
  258. smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
  259. return size;
  260. }
  261. struct threshold_block_cross_cpu {
  262. struct threshold_block *tb;
  263. long retval;
  264. };
  265. static void local_error_count_handler(void *_tbcc)
  266. {
  267. struct threshold_block_cross_cpu *tbcc = _tbcc;
  268. struct threshold_block *b = tbcc->tb;
  269. u32 low, high;
  270. rdmsr(b->address, low, high);
  271. tbcc->retval = (high & 0xFFF) - (THRESHOLD_MAX - b->threshold_limit);
  272. }
  273. static ssize_t show_error_count(struct threshold_block *b, char *buf)
  274. {
  275. struct threshold_block_cross_cpu tbcc = { .tb = b, };
  276. smp_call_function_single(b->cpu, local_error_count_handler, &tbcc, 1);
  277. return sprintf(buf, "%lx\n", tbcc.retval);
  278. }
  279. static ssize_t store_error_count(struct threshold_block *b,
  280. const char *buf, size_t count)
  281. {
  282. struct thresh_restart tr = { .b = b, .reset = 1, .old_limit = 0 };
  283. smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
  284. return 1;
  285. }
  286. #define RW_ATTR(val) \
  287. static struct threshold_attr val = { \
  288. .attr = {.name = __stringify(val), .mode = 0644 }, \
  289. .show = show_## val, \
  290. .store = store_## val, \
  291. };
  292. RW_ATTR(interrupt_enable);
  293. RW_ATTR(threshold_limit);
  294. RW_ATTR(error_count);
  295. static struct attribute *default_attrs[] = {
  296. &interrupt_enable.attr,
  297. &threshold_limit.attr,
  298. &error_count.attr,
  299. NULL
  300. };
  301. #define to_block(k) container_of(k, struct threshold_block, kobj)
  302. #define to_attr(a) container_of(a, struct threshold_attr, attr)
  303. static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
  304. {
  305. struct threshold_block *b = to_block(kobj);
  306. struct threshold_attr *a = to_attr(attr);
  307. ssize_t ret;
  308. ret = a->show ? a->show(b, buf) : -EIO;
  309. return ret;
  310. }
  311. static ssize_t store(struct kobject *kobj, struct attribute *attr,
  312. const char *buf, size_t count)
  313. {
  314. struct threshold_block *b = to_block(kobj);
  315. struct threshold_attr *a = to_attr(attr);
  316. ssize_t ret;
  317. ret = a->store ? a->store(b, buf, count) : -EIO;
  318. return ret;
  319. }
  320. static const struct sysfs_ops threshold_ops = {
  321. .show = show,
  322. .store = store,
  323. };
  324. static struct kobj_type threshold_ktype = {
  325. .sysfs_ops = &threshold_ops,
  326. .default_attrs = default_attrs,
  327. };
  328. static __cpuinit int allocate_threshold_blocks(unsigned int cpu,
  329. unsigned int bank,
  330. unsigned int block,
  331. u32 address)
  332. {
  333. struct threshold_block *b = NULL;
  334. u32 low, high;
  335. int err;
  336. if ((bank >= NR_BANKS) || (block >= NR_BLOCKS))
  337. return 0;
  338. if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
  339. return 0;
  340. if (!(high & MASK_VALID_HI)) {
  341. if (block)
  342. goto recurse;
  343. else
  344. return 0;
  345. }
  346. if (!(high & MASK_CNTP_HI) ||
  347. (high & MASK_LOCKED_HI))
  348. goto recurse;
  349. b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
  350. if (!b)
  351. return -ENOMEM;
  352. b->block = block;
  353. b->bank = bank;
  354. b->cpu = cpu;
  355. b->address = address;
  356. b->interrupt_enable = 0;
  357. b->threshold_limit = THRESHOLD_MAX;
  358. INIT_LIST_HEAD(&b->miscj);
  359. if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
  360. list_add(&b->miscj,
  361. &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
  362. } else {
  363. per_cpu(threshold_banks, cpu)[bank]->blocks = b;
  364. }
  365. err = kobject_init_and_add(&b->kobj, &threshold_ktype,
  366. per_cpu(threshold_banks, cpu)[bank]->kobj,
  367. "misc%i", block);
  368. if (err)
  369. goto out_free;
  370. recurse:
  371. if (!block) {
  372. address = (low & MASK_BLKPTR_LO) >> 21;
  373. if (!address)
  374. return 0;
  375. address += MCG_XBLK_ADDR;
  376. } else {
  377. ++address;
  378. }
  379. err = allocate_threshold_blocks(cpu, bank, ++block, address);
  380. if (err)
  381. goto out_free;
  382. if (b)
  383. kobject_uevent(&b->kobj, KOBJ_ADD);
  384. return err;
  385. out_free:
  386. if (b) {
  387. kobject_put(&b->kobj);
  388. kfree(b);
  389. }
  390. return err;
  391. }
  392. static __cpuinit long
  393. local_allocate_threshold_blocks(int cpu, unsigned int bank)
  394. {
  395. return allocate_threshold_blocks(cpu, bank, 0,
  396. MSR_IA32_MC0_MISC + bank * 4);
  397. }
  398. /* symlinks sibling shared banks to first core. first core owns dir/files. */
  399. static __cpuinit int threshold_create_bank(unsigned int cpu, unsigned int bank)
  400. {
  401. int i, err = 0;
  402. struct threshold_bank *b = NULL;
  403. char name[32];
  404. #ifdef CONFIG_SMP
  405. struct cpuinfo_x86 *c = &cpu_data(cpu);
  406. #endif
  407. sprintf(name, "threshold_bank%i", bank);
  408. #ifdef CONFIG_SMP
  409. if (cpu_data(cpu).cpu_core_id && shared_bank[bank]) { /* symlink */
  410. i = cpumask_first(c->llc_shared_map);
  411. /* first core not up yet */
  412. if (cpu_data(i).cpu_core_id)
  413. goto out;
  414. /* already linked */
  415. if (per_cpu(threshold_banks, cpu)[bank])
  416. goto out;
  417. b = per_cpu(threshold_banks, i)[bank];
  418. if (!b)
  419. goto out;
  420. err = sysfs_create_link(&per_cpu(mce_dev, cpu).kobj,
  421. b->kobj, name);
  422. if (err)
  423. goto out;
  424. cpumask_copy(b->cpus, c->llc_shared_map);
  425. per_cpu(threshold_banks, cpu)[bank] = b;
  426. goto out;
  427. }
  428. #endif
  429. b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
  430. if (!b) {
  431. err = -ENOMEM;
  432. goto out;
  433. }
  434. if (!zalloc_cpumask_var(&b->cpus, GFP_KERNEL)) {
  435. kfree(b);
  436. err = -ENOMEM;
  437. goto out;
  438. }
  439. b->kobj = kobject_create_and_add(name, &per_cpu(mce_dev, cpu).kobj);
  440. if (!b->kobj)
  441. goto out_free;
  442. #ifndef CONFIG_SMP
  443. cpumask_setall(b->cpus);
  444. #else
  445. cpumask_set_cpu(cpu, b->cpus);
  446. #endif
  447. per_cpu(threshold_banks, cpu)[bank] = b;
  448. err = local_allocate_threshold_blocks(cpu, bank);
  449. if (err)
  450. goto out_free;
  451. for_each_cpu(i, b->cpus) {
  452. if (i == cpu)
  453. continue;
  454. err = sysfs_create_link(&per_cpu(mce_dev, i).kobj,
  455. b->kobj, name);
  456. if (err)
  457. goto out;
  458. per_cpu(threshold_banks, i)[bank] = b;
  459. }
  460. goto out;
  461. out_free:
  462. per_cpu(threshold_banks, cpu)[bank] = NULL;
  463. free_cpumask_var(b->cpus);
  464. kfree(b);
  465. out:
  466. return err;
  467. }
  468. /* create dir/files for all valid threshold banks */
  469. static __cpuinit int threshold_create_device(unsigned int cpu)
  470. {
  471. unsigned int bank;
  472. int err = 0;
  473. for (bank = 0; bank < NR_BANKS; ++bank) {
  474. if (!(per_cpu(bank_map, cpu) & (1 << bank)))
  475. continue;
  476. err = threshold_create_bank(cpu, bank);
  477. if (err)
  478. goto out;
  479. }
  480. out:
  481. return err;
  482. }
  483. /*
  484. * let's be hotplug friendly.
  485. * in case of multiple core processors, the first core always takes ownership
  486. * of shared sysfs dir/files, and rest of the cores will be symlinked to it.
  487. */
  488. static void deallocate_threshold_block(unsigned int cpu,
  489. unsigned int bank)
  490. {
  491. struct threshold_block *pos = NULL;
  492. struct threshold_block *tmp = NULL;
  493. struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];
  494. if (!head)
  495. return;
  496. list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
  497. kobject_put(&pos->kobj);
  498. list_del(&pos->miscj);
  499. kfree(pos);
  500. }
  501. kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
  502. per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
  503. }
  504. static void threshold_remove_bank(unsigned int cpu, int bank)
  505. {
  506. struct threshold_bank *b;
  507. char name[32];
  508. int i = 0;
  509. b = per_cpu(threshold_banks, cpu)[bank];
  510. if (!b)
  511. return;
  512. if (!b->blocks)
  513. goto free_out;
  514. sprintf(name, "threshold_bank%i", bank);
  515. #ifdef CONFIG_SMP
  516. /* sibling symlink */
  517. if (shared_bank[bank] && b->blocks->cpu != cpu) {
  518. sysfs_remove_link(&per_cpu(mce_dev, cpu).kobj, name);
  519. per_cpu(threshold_banks, cpu)[bank] = NULL;
  520. return;
  521. }
  522. #endif
  523. /* remove all sibling symlinks before unregistering */
  524. for_each_cpu(i, b->cpus) {
  525. if (i == cpu)
  526. continue;
  527. sysfs_remove_link(&per_cpu(mce_dev, i).kobj, name);
  528. per_cpu(threshold_banks, i)[bank] = NULL;
  529. }
  530. deallocate_threshold_block(cpu, bank);
  531. free_out:
  532. kobject_del(b->kobj);
  533. kobject_put(b->kobj);
  534. free_cpumask_var(b->cpus);
  535. kfree(b);
  536. per_cpu(threshold_banks, cpu)[bank] = NULL;
  537. }
  538. static void threshold_remove_device(unsigned int cpu)
  539. {
  540. unsigned int bank;
  541. for (bank = 0; bank < NR_BANKS; ++bank) {
  542. if (!(per_cpu(bank_map, cpu) & (1 << bank)))
  543. continue;
  544. threshold_remove_bank(cpu, bank);
  545. }
  546. }
  547. /* get notified when a cpu comes on/off */
  548. static void __cpuinit
  549. amd_64_threshold_cpu_callback(unsigned long action, unsigned int cpu)
  550. {
  551. switch (action) {
  552. case CPU_ONLINE:
  553. case CPU_ONLINE_FROZEN:
  554. threshold_create_device(cpu);
  555. break;
  556. case CPU_DEAD:
  557. case CPU_DEAD_FROZEN:
  558. threshold_remove_device(cpu);
  559. break;
  560. default:
  561. break;
  562. }
  563. }
  564. static __init int threshold_init_device(void)
  565. {
  566. unsigned lcpu = 0;
  567. /* to hit CPUs online before the notifier is up */
  568. for_each_online_cpu(lcpu) {
  569. int err = threshold_create_device(lcpu);
  570. if (err)
  571. return err;
  572. }
  573. threshold_cpu_callback = amd_64_threshold_cpu_callback;
  574. return 0;
  575. }
  576. device_initcall(threshold_init_device);