imx53.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx53-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. serial3 = &uart4;
  20. serial4 = &uart5;
  21. gpio0 = &gpio1;
  22. gpio1 = &gpio2;
  23. gpio2 = &gpio3;
  24. gpio3 = &gpio4;
  25. gpio4 = &gpio5;
  26. gpio5 = &gpio6;
  27. gpio6 = &gpio7;
  28. };
  29. tzic: tz-interrupt-controller@0fffc000 {
  30. compatible = "fsl,imx53-tzic", "fsl,tzic";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0x0fffc000 0x4000>;
  34. };
  35. clocks {
  36. #address-cells = <1>;
  37. #size-cells = <0>;
  38. ckil {
  39. compatible = "fsl,imx-ckil", "fixed-clock";
  40. clock-frequency = <32768>;
  41. };
  42. ckih1 {
  43. compatible = "fsl,imx-ckih1", "fixed-clock";
  44. clock-frequency = <22579200>;
  45. };
  46. ckih2 {
  47. compatible = "fsl,imx-ckih2", "fixed-clock";
  48. clock-frequency = <0>;
  49. };
  50. osc {
  51. compatible = "fsl,imx-osc", "fixed-clock";
  52. clock-frequency = <24000000>;
  53. };
  54. };
  55. soc {
  56. #address-cells = <1>;
  57. #size-cells = <1>;
  58. compatible = "simple-bus";
  59. interrupt-parent = <&tzic>;
  60. ranges;
  61. ipu: ipu@18000000 {
  62. #crtc-cells = <1>;
  63. compatible = "fsl,imx53-ipu";
  64. reg = <0x18000000 0x080000000>;
  65. interrupts = <11 10>;
  66. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  67. clock-names = "bus", "di0", "di1";
  68. resets = <&src 2>;
  69. };
  70. aips@50000000 { /* AIPS1 */
  71. compatible = "fsl,aips-bus", "simple-bus";
  72. #address-cells = <1>;
  73. #size-cells = <1>;
  74. reg = <0x50000000 0x10000000>;
  75. ranges;
  76. spba@50000000 {
  77. compatible = "fsl,spba-bus", "simple-bus";
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. reg = <0x50000000 0x40000>;
  81. ranges;
  82. esdhc1: esdhc@50004000 {
  83. compatible = "fsl,imx53-esdhc";
  84. reg = <0x50004000 0x4000>;
  85. interrupts = <1>;
  86. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  87. clock-names = "ipg", "ahb", "per";
  88. bus-width = <4>;
  89. status = "disabled";
  90. };
  91. esdhc2: esdhc@50008000 {
  92. compatible = "fsl,imx53-esdhc";
  93. reg = <0x50008000 0x4000>;
  94. interrupts = <2>;
  95. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  96. clock-names = "ipg", "ahb", "per";
  97. bus-width = <4>;
  98. status = "disabled";
  99. };
  100. uart3: serial@5000c000 {
  101. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  102. reg = <0x5000c000 0x4000>;
  103. interrupts = <33>;
  104. clocks = <&clks 32>, <&clks 33>;
  105. clock-names = "ipg", "per";
  106. status = "disabled";
  107. };
  108. ecspi1: ecspi@50010000 {
  109. #address-cells = <1>;
  110. #size-cells = <0>;
  111. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  112. reg = <0x50010000 0x4000>;
  113. interrupts = <36>;
  114. clocks = <&clks 51>, <&clks 52>;
  115. clock-names = "ipg", "per";
  116. status = "disabled";
  117. };
  118. ssi2: ssi@50014000 {
  119. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  120. reg = <0x50014000 0x4000>;
  121. interrupts = <30>;
  122. clocks = <&clks 49>;
  123. fsl,fifo-depth = <15>;
  124. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  125. status = "disabled";
  126. };
  127. esdhc3: esdhc@50020000 {
  128. compatible = "fsl,imx53-esdhc";
  129. reg = <0x50020000 0x4000>;
  130. interrupts = <3>;
  131. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  132. clock-names = "ipg", "ahb", "per";
  133. bus-width = <4>;
  134. status = "disabled";
  135. };
  136. esdhc4: esdhc@50024000 {
  137. compatible = "fsl,imx53-esdhc";
  138. reg = <0x50024000 0x4000>;
  139. interrupts = <4>;
  140. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  141. clock-names = "ipg", "ahb", "per";
  142. bus-width = <4>;
  143. status = "disabled";
  144. };
  145. };
  146. usbotg: usb@53f80000 {
  147. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  148. reg = <0x53f80000 0x0200>;
  149. interrupts = <18>;
  150. clocks = <&clks 108>;
  151. fsl,usbmisc = <&usbmisc 0>;
  152. status = "disabled";
  153. };
  154. usbh1: usb@53f80200 {
  155. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  156. reg = <0x53f80200 0x0200>;
  157. interrupts = <14>;
  158. clocks = <&clks 108>;
  159. fsl,usbmisc = <&usbmisc 1>;
  160. status = "disabled";
  161. };
  162. usbh2: usb@53f80400 {
  163. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  164. reg = <0x53f80400 0x0200>;
  165. interrupts = <16>;
  166. clocks = <&clks 108>;
  167. fsl,usbmisc = <&usbmisc 2>;
  168. status = "disabled";
  169. };
  170. usbh3: usb@53f80600 {
  171. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  172. reg = <0x53f80600 0x0200>;
  173. interrupts = <17>;
  174. clocks = <&clks 108>;
  175. fsl,usbmisc = <&usbmisc 3>;
  176. status = "disabled";
  177. };
  178. usbmisc: usbmisc@53f80800 {
  179. #index-cells = <1>;
  180. compatible = "fsl,imx53-usbmisc";
  181. reg = <0x53f80800 0x200>;
  182. clocks = <&clks 108>;
  183. };
  184. gpio1: gpio@53f84000 {
  185. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  186. reg = <0x53f84000 0x4000>;
  187. interrupts = <50 51>;
  188. gpio-controller;
  189. #gpio-cells = <2>;
  190. interrupt-controller;
  191. #interrupt-cells = <2>;
  192. };
  193. gpio2: gpio@53f88000 {
  194. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  195. reg = <0x53f88000 0x4000>;
  196. interrupts = <52 53>;
  197. gpio-controller;
  198. #gpio-cells = <2>;
  199. interrupt-controller;
  200. #interrupt-cells = <2>;
  201. };
  202. gpio3: gpio@53f8c000 {
  203. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  204. reg = <0x53f8c000 0x4000>;
  205. interrupts = <54 55>;
  206. gpio-controller;
  207. #gpio-cells = <2>;
  208. interrupt-controller;
  209. #interrupt-cells = <2>;
  210. };
  211. gpio4: gpio@53f90000 {
  212. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  213. reg = <0x53f90000 0x4000>;
  214. interrupts = <56 57>;
  215. gpio-controller;
  216. #gpio-cells = <2>;
  217. interrupt-controller;
  218. #interrupt-cells = <2>;
  219. };
  220. wdog1: wdog@53f98000 {
  221. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  222. reg = <0x53f98000 0x4000>;
  223. interrupts = <58>;
  224. clocks = <&clks 0>;
  225. };
  226. wdog2: wdog@53f9c000 {
  227. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  228. reg = <0x53f9c000 0x4000>;
  229. interrupts = <59>;
  230. clocks = <&clks 0>;
  231. status = "disabled";
  232. };
  233. gpt: timer@53fa0000 {
  234. compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
  235. reg = <0x53fa0000 0x4000>;
  236. interrupts = <39>;
  237. clocks = <&clks 36>, <&clks 41>;
  238. clock-names = "ipg", "per";
  239. };
  240. iomuxc: iomuxc@53fa8000 {
  241. compatible = "fsl,imx53-iomuxc";
  242. reg = <0x53fa8000 0x4000>;
  243. audmux {
  244. pinctrl_audmux_1: audmuxgrp-1 {
  245. fsl,pins = <
  246. MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
  247. MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
  248. MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
  249. MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
  250. >;
  251. };
  252. };
  253. fec {
  254. pinctrl_fec_1: fecgrp-1 {
  255. fsl,pins = <
  256. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  257. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  258. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  259. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  260. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  261. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  262. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  263. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  264. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  265. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  266. >;
  267. };
  268. };
  269. csi {
  270. pinctrl_csi_1: csigrp-1 {
  271. fsl,pins = <
  272. MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
  273. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  274. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  275. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  276. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  277. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  278. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  279. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  280. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  281. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  282. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  283. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  284. MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
  285. MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
  286. MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
  287. MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
  288. MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
  289. MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
  290. MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
  291. MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
  292. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  293. >;
  294. };
  295. };
  296. cspi {
  297. pinctrl_cspi_1: cspigrp-1 {
  298. fsl,pins = <
  299. MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
  300. MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
  301. MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
  302. >;
  303. };
  304. };
  305. ecspi1 {
  306. pinctrl_ecspi1_1: ecspi1grp-1 {
  307. fsl,pins = <
  308. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  309. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  310. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  311. >;
  312. };
  313. };
  314. esdhc1 {
  315. pinctrl_esdhc1_1: esdhc1grp-1 {
  316. fsl,pins = <
  317. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  318. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  319. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  320. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  321. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  322. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  323. >;
  324. };
  325. pinctrl_esdhc1_2: esdhc1grp-2 {
  326. fsl,pins = <
  327. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  328. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  329. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  330. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  331. MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
  332. MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
  333. MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
  334. MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
  335. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  336. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  337. >;
  338. };
  339. };
  340. esdhc2 {
  341. pinctrl_esdhc2_1: esdhc2grp-1 {
  342. fsl,pins = <
  343. MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
  344. MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
  345. MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
  346. MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
  347. MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
  348. MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
  349. >;
  350. };
  351. };
  352. esdhc3 {
  353. pinctrl_esdhc3_1: esdhc3grp-1 {
  354. fsl,pins = <
  355. MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
  356. MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
  357. MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
  358. MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
  359. MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
  360. MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
  361. MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
  362. MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
  363. MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
  364. MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
  365. >;
  366. };
  367. };
  368. can1 {
  369. pinctrl_can1_1: can1grp-1 {
  370. fsl,pins = <
  371. MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
  372. MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
  373. >;
  374. };
  375. pinctrl_can1_2: can1grp-2 {
  376. fsl,pins = <
  377. MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
  378. MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
  379. >;
  380. };
  381. };
  382. can2 {
  383. pinctrl_can2_1: can2grp-1 {
  384. fsl,pins = <
  385. MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
  386. MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
  387. >;
  388. };
  389. };
  390. i2c1 {
  391. pinctrl_i2c1_1: i2c1grp-1 {
  392. fsl,pins = <
  393. MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
  394. MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
  395. >;
  396. };
  397. };
  398. i2c2 {
  399. pinctrl_i2c2_1: i2c2grp-1 {
  400. fsl,pins = <
  401. MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
  402. MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
  403. >;
  404. };
  405. };
  406. i2c3 {
  407. pinctrl_i2c3_1: i2c3grp-1 {
  408. fsl,pins = <
  409. MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
  410. MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
  411. >;
  412. };
  413. };
  414. owire {
  415. pinctrl_owire_1: owiregrp-1 {
  416. fsl,pins = <
  417. MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
  418. >;
  419. };
  420. };
  421. uart1 {
  422. pinctrl_uart1_1: uart1grp-1 {
  423. fsl,pins = <
  424. MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1c5
  425. MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1c5
  426. >;
  427. };
  428. pinctrl_uart1_2: uart1grp-2 {
  429. fsl,pins = <
  430. MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1c5
  431. MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1c5
  432. >;
  433. };
  434. };
  435. uart2 {
  436. pinctrl_uart2_1: uart2grp-1 {
  437. fsl,pins = <
  438. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
  439. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
  440. >;
  441. };
  442. };
  443. uart3 {
  444. pinctrl_uart3_1: uart3grp-1 {
  445. fsl,pins = <
  446. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  447. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  448. MX53_PAD_PATA_DA_1__UART3_CTS 0x1c5
  449. MX53_PAD_PATA_DA_2__UART3_RTS 0x1c5
  450. >;
  451. };
  452. pinctrl_uart3_2: uart3grp-2 {
  453. fsl,pins = <
  454. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  455. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  456. >;
  457. };
  458. };
  459. uart4 {
  460. pinctrl_uart4_1: uart4grp-1 {
  461. fsl,pins = <
  462. MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1c5
  463. MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1c5
  464. >;
  465. };
  466. };
  467. uart5 {
  468. pinctrl_uart5_1: uart5grp-1 {
  469. fsl,pins = <
  470. MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1c5
  471. MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1c5
  472. >;
  473. };
  474. };
  475. };
  476. gpr: iomuxc-gpr@53fa8000 {
  477. compatible = "fsl,imx53-iomuxc-gpr", "syscon";
  478. reg = <0x53fa8000 0xc>;
  479. };
  480. ldb: ldb@53fa8008 {
  481. #address-cells = <1>;
  482. #size-cells = <0>;
  483. compatible = "fsl,imx53-ldb";
  484. reg = <0x53fa8008 0x4>;
  485. gpr = <&gpr>;
  486. clocks = <&clks 122>, <&clks 120>,
  487. <&clks 115>, <&clks 116>,
  488. <&clks 123>, <&clks 85>;
  489. clock-names = "di0_pll", "di1_pll",
  490. "di0_sel", "di1_sel",
  491. "di0", "di1";
  492. status = "disabled";
  493. lvds-channel@0 {
  494. reg = <0>;
  495. crtcs = <&ipu 0>;
  496. status = "disabled";
  497. };
  498. lvds-channel@1 {
  499. reg = <1>;
  500. crtcs = <&ipu 1>;
  501. status = "disabled";
  502. };
  503. };
  504. pwm1: pwm@53fb4000 {
  505. #pwm-cells = <2>;
  506. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  507. reg = <0x53fb4000 0x4000>;
  508. clocks = <&clks 37>, <&clks 38>;
  509. clock-names = "ipg", "per";
  510. interrupts = <61>;
  511. };
  512. pwm2: pwm@53fb8000 {
  513. #pwm-cells = <2>;
  514. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  515. reg = <0x53fb8000 0x4000>;
  516. clocks = <&clks 39>, <&clks 40>;
  517. clock-names = "ipg", "per";
  518. interrupts = <94>;
  519. };
  520. uart1: serial@53fbc000 {
  521. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  522. reg = <0x53fbc000 0x4000>;
  523. interrupts = <31>;
  524. clocks = <&clks 28>, <&clks 29>;
  525. clock-names = "ipg", "per";
  526. status = "disabled";
  527. };
  528. uart2: serial@53fc0000 {
  529. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  530. reg = <0x53fc0000 0x4000>;
  531. interrupts = <32>;
  532. clocks = <&clks 30>, <&clks 31>;
  533. clock-names = "ipg", "per";
  534. status = "disabled";
  535. };
  536. can1: can@53fc8000 {
  537. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  538. reg = <0x53fc8000 0x4000>;
  539. interrupts = <82>;
  540. clocks = <&clks 158>, <&clks 157>;
  541. clock-names = "ipg", "per";
  542. status = "disabled";
  543. };
  544. can2: can@53fcc000 {
  545. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  546. reg = <0x53fcc000 0x4000>;
  547. interrupts = <83>;
  548. clocks = <&clks 87>, <&clks 86>;
  549. clock-names = "ipg", "per";
  550. status = "disabled";
  551. };
  552. src: src@53fd0000 {
  553. compatible = "fsl,imx53-src", "fsl,imx51-src";
  554. reg = <0x53fd0000 0x4000>;
  555. #reset-cells = <1>;
  556. };
  557. clks: ccm@53fd4000{
  558. compatible = "fsl,imx53-ccm";
  559. reg = <0x53fd4000 0x4000>;
  560. interrupts = <0 71 0x04 0 72 0x04>;
  561. #clock-cells = <1>;
  562. };
  563. gpio5: gpio@53fdc000 {
  564. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  565. reg = <0x53fdc000 0x4000>;
  566. interrupts = <103 104>;
  567. gpio-controller;
  568. #gpio-cells = <2>;
  569. interrupt-controller;
  570. #interrupt-cells = <2>;
  571. };
  572. gpio6: gpio@53fe0000 {
  573. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  574. reg = <0x53fe0000 0x4000>;
  575. interrupts = <105 106>;
  576. gpio-controller;
  577. #gpio-cells = <2>;
  578. interrupt-controller;
  579. #interrupt-cells = <2>;
  580. };
  581. gpio7: gpio@53fe4000 {
  582. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  583. reg = <0x53fe4000 0x4000>;
  584. interrupts = <107 108>;
  585. gpio-controller;
  586. #gpio-cells = <2>;
  587. interrupt-controller;
  588. #interrupt-cells = <2>;
  589. };
  590. i2c3: i2c@53fec000 {
  591. #address-cells = <1>;
  592. #size-cells = <0>;
  593. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  594. reg = <0x53fec000 0x4000>;
  595. interrupts = <64>;
  596. clocks = <&clks 88>;
  597. status = "disabled";
  598. };
  599. uart4: serial@53ff0000 {
  600. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  601. reg = <0x53ff0000 0x4000>;
  602. interrupts = <13>;
  603. clocks = <&clks 65>, <&clks 66>;
  604. clock-names = "ipg", "per";
  605. status = "disabled";
  606. };
  607. };
  608. aips@60000000 { /* AIPS2 */
  609. compatible = "fsl,aips-bus", "simple-bus";
  610. #address-cells = <1>;
  611. #size-cells = <1>;
  612. reg = <0x60000000 0x10000000>;
  613. ranges;
  614. uart5: serial@63f90000 {
  615. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  616. reg = <0x63f90000 0x4000>;
  617. interrupts = <86>;
  618. clocks = <&clks 67>, <&clks 68>;
  619. clock-names = "ipg", "per";
  620. status = "disabled";
  621. };
  622. owire: owire@63fa4000 {
  623. compatible = "fsl,imx53-owire", "fsl,imx21-owire";
  624. reg = <0x63fa4000 0x4000>;
  625. clocks = <&clks 159>;
  626. status = "disabled";
  627. };
  628. ecspi2: ecspi@63fac000 {
  629. #address-cells = <1>;
  630. #size-cells = <0>;
  631. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  632. reg = <0x63fac000 0x4000>;
  633. interrupts = <37>;
  634. clocks = <&clks 53>, <&clks 54>;
  635. clock-names = "ipg", "per";
  636. status = "disabled";
  637. };
  638. sdma: sdma@63fb0000 {
  639. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  640. reg = <0x63fb0000 0x4000>;
  641. interrupts = <6>;
  642. clocks = <&clks 56>, <&clks 56>;
  643. clock-names = "ipg", "ahb";
  644. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  645. };
  646. cspi: cspi@63fc0000 {
  647. #address-cells = <1>;
  648. #size-cells = <0>;
  649. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  650. reg = <0x63fc0000 0x4000>;
  651. interrupts = <38>;
  652. clocks = <&clks 55>, <&clks 55>;
  653. clock-names = "ipg", "per";
  654. status = "disabled";
  655. };
  656. i2c2: i2c@63fc4000 {
  657. #address-cells = <1>;
  658. #size-cells = <0>;
  659. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  660. reg = <0x63fc4000 0x4000>;
  661. interrupts = <63>;
  662. clocks = <&clks 35>;
  663. status = "disabled";
  664. };
  665. i2c1: i2c@63fc8000 {
  666. #address-cells = <1>;
  667. #size-cells = <0>;
  668. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  669. reg = <0x63fc8000 0x4000>;
  670. interrupts = <62>;
  671. clocks = <&clks 34>;
  672. status = "disabled";
  673. };
  674. ssi1: ssi@63fcc000 {
  675. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  676. reg = <0x63fcc000 0x4000>;
  677. interrupts = <29>;
  678. clocks = <&clks 48>;
  679. fsl,fifo-depth = <15>;
  680. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  681. status = "disabled";
  682. };
  683. audmux: audmux@63fd0000 {
  684. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  685. reg = <0x63fd0000 0x4000>;
  686. status = "disabled";
  687. };
  688. nfc: nand@63fdb000 {
  689. compatible = "fsl,imx53-nand";
  690. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  691. interrupts = <8>;
  692. clocks = <&clks 60>;
  693. status = "disabled";
  694. };
  695. ssi3: ssi@63fe8000 {
  696. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  697. reg = <0x63fe8000 0x4000>;
  698. interrupts = <96>;
  699. clocks = <&clks 50>;
  700. fsl,fifo-depth = <15>;
  701. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  702. status = "disabled";
  703. };
  704. fec: ethernet@63fec000 {
  705. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  706. reg = <0x63fec000 0x4000>;
  707. interrupts = <87>;
  708. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  709. clock-names = "ipg", "ahb", "ptp";
  710. status = "disabled";
  711. };
  712. };
  713. };
  714. };