r300.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "r100_track.h"
  35. #include "r300d.h"
  36. #include "rv350d.h"
  37. #include "r300_reg_safe.h"
  38. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  39. *
  40. * GPU Errata:
  41. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  42. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  43. * However, scheduling such write to the ring seems harmless, i suspect
  44. * the CP read collide with the flush somehow, or maybe the MC, hard to
  45. * tell. (Jerome Glisse)
  46. */
  47. /*
  48. * rv370,rv380 PCIE GART
  49. */
  50. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  51. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  52. {
  53. uint32_t tmp;
  54. int i;
  55. /* Workaround HW bug do flush 2 times */
  56. for (i = 0; i < 2; i++) {
  57. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  58. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  59. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  60. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  61. }
  62. mb();
  63. }
  64. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  65. {
  66. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  67. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  68. return -EINVAL;
  69. }
  70. addr = (lower_32_bits(addr) >> 8) |
  71. ((upper_32_bits(addr) & 0xff) << 24) |
  72. 0xc;
  73. /* on x86 we want this to be CPU endian, on powerpc
  74. * on powerpc without HW swappers, it'll get swapped on way
  75. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  76. writel(addr, ((void __iomem *)ptr) + (i * 4));
  77. return 0;
  78. }
  79. int rv370_pcie_gart_init(struct radeon_device *rdev)
  80. {
  81. int r;
  82. if (rdev->gart.table.vram.robj) {
  83. WARN(1, "RV370 PCIE GART already initialized.\n");
  84. return 0;
  85. }
  86. /* Initialize common gart structure */
  87. r = radeon_gart_init(rdev);
  88. if (r)
  89. return r;
  90. r = rv370_debugfs_pcie_gart_info_init(rdev);
  91. if (r)
  92. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  93. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  94. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  95. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  96. return radeon_gart_table_vram_alloc(rdev);
  97. }
  98. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  99. {
  100. uint32_t table_addr;
  101. uint32_t tmp;
  102. int r;
  103. if (rdev->gart.table.vram.robj == NULL) {
  104. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  105. return -EINVAL;
  106. }
  107. r = radeon_gart_table_vram_pin(rdev);
  108. if (r)
  109. return r;
  110. radeon_gart_restore(rdev);
  111. /* discard memory request outside of configured range */
  112. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  113. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  114. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  115. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  119. table_addr = rdev->gart.table_addr;
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  121. /* FIXME: setup default page */
  122. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  123. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  124. /* Clear error */
  125. WREG32_PCIE(0x18, 0);
  126. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  127. tmp |= RADEON_PCIE_TX_GART_EN;
  128. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  129. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  130. rv370_pcie_gart_tlb_flush(rdev);
  131. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  132. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  133. rdev->gart.ready = true;
  134. return 0;
  135. }
  136. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  137. {
  138. u32 tmp;
  139. int r;
  140. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  141. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  142. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  143. if (rdev->gart.table.vram.robj) {
  144. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  145. if (likely(r == 0)) {
  146. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  147. radeon_bo_unpin(rdev->gart.table.vram.robj);
  148. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  149. }
  150. }
  151. }
  152. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  153. {
  154. rv370_pcie_gart_disable(rdev);
  155. radeon_gart_table_vram_free(rdev);
  156. radeon_gart_fini(rdev);
  157. }
  158. void r300_fence_ring_emit(struct radeon_device *rdev,
  159. struct radeon_fence *fence)
  160. {
  161. /* Who ever call radeon_fence_emit should call ring_lock and ask
  162. * for enough space (today caller are ib schedule and buffer move) */
  163. /* Write SC register so SC & US assert idle */
  164. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  165. radeon_ring_write(rdev, 0);
  166. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  167. radeon_ring_write(rdev, 0);
  168. /* Flush 3D cache */
  169. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  170. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  171. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  172. radeon_ring_write(rdev, R300_ZC_FLUSH);
  173. /* Wait until IDLE & CLEAN */
  174. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  175. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  176. RADEON_WAIT_2D_IDLECLEAN |
  177. RADEON_WAIT_DMA_GUI_IDLE));
  178. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  179. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  180. RADEON_HDP_READ_BUFFER_INVALIDATE);
  181. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  182. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  183. /* Emit fence sequence & fire IRQ */
  184. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  185. radeon_ring_write(rdev, fence->seq);
  186. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  187. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  188. }
  189. void r300_ring_start(struct radeon_device *rdev)
  190. {
  191. unsigned gb_tile_config;
  192. int r;
  193. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  194. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  195. switch(rdev->num_gb_pipes) {
  196. case 2:
  197. gb_tile_config |= R300_PIPE_COUNT_R300;
  198. break;
  199. case 3:
  200. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  201. break;
  202. case 4:
  203. gb_tile_config |= R300_PIPE_COUNT_R420;
  204. break;
  205. case 1:
  206. default:
  207. gb_tile_config |= R300_PIPE_COUNT_RV350;
  208. break;
  209. }
  210. r = radeon_ring_lock(rdev, 64);
  211. if (r) {
  212. return;
  213. }
  214. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  215. radeon_ring_write(rdev,
  216. RADEON_ISYNC_ANY2D_IDLE3D |
  217. RADEON_ISYNC_ANY3D_IDLE2D |
  218. RADEON_ISYNC_WAIT_IDLEGUI |
  219. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  220. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  221. radeon_ring_write(rdev, gb_tile_config);
  222. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  223. radeon_ring_write(rdev,
  224. RADEON_WAIT_2D_IDLECLEAN |
  225. RADEON_WAIT_3D_IDLECLEAN);
  226. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  227. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  228. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  229. radeon_ring_write(rdev, 0);
  230. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  231. radeon_ring_write(rdev, 0);
  232. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  233. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  234. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  235. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  236. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  237. radeon_ring_write(rdev,
  238. RADEON_WAIT_2D_IDLECLEAN |
  239. RADEON_WAIT_3D_IDLECLEAN);
  240. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  241. radeon_ring_write(rdev, 0);
  242. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  243. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  244. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  245. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  246. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  247. radeon_ring_write(rdev,
  248. ((6 << R300_MS_X0_SHIFT) |
  249. (6 << R300_MS_Y0_SHIFT) |
  250. (6 << R300_MS_X1_SHIFT) |
  251. (6 << R300_MS_Y1_SHIFT) |
  252. (6 << R300_MS_X2_SHIFT) |
  253. (6 << R300_MS_Y2_SHIFT) |
  254. (6 << R300_MSBD0_Y_SHIFT) |
  255. (6 << R300_MSBD0_X_SHIFT)));
  256. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  257. radeon_ring_write(rdev,
  258. ((6 << R300_MS_X3_SHIFT) |
  259. (6 << R300_MS_Y3_SHIFT) |
  260. (6 << R300_MS_X4_SHIFT) |
  261. (6 << R300_MS_Y4_SHIFT) |
  262. (6 << R300_MS_X5_SHIFT) |
  263. (6 << R300_MS_Y5_SHIFT) |
  264. (6 << R300_MSBD1_SHIFT)));
  265. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  266. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  267. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  268. radeon_ring_write(rdev,
  269. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  270. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  271. radeon_ring_write(rdev,
  272. R300_GEOMETRY_ROUND_NEAREST |
  273. R300_COLOR_ROUND_NEAREST);
  274. radeon_ring_unlock_commit(rdev);
  275. }
  276. void r300_errata(struct radeon_device *rdev)
  277. {
  278. rdev->pll_errata = 0;
  279. if (rdev->family == CHIP_R300 &&
  280. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  281. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  282. }
  283. }
  284. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  285. {
  286. unsigned i;
  287. uint32_t tmp;
  288. for (i = 0; i < rdev->usec_timeout; i++) {
  289. /* read MC_STATUS */
  290. tmp = RREG32(RADEON_MC_STATUS);
  291. if (tmp & R300_MC_IDLE) {
  292. return 0;
  293. }
  294. DRM_UDELAY(1);
  295. }
  296. return -1;
  297. }
  298. void r300_gpu_init(struct radeon_device *rdev)
  299. {
  300. uint32_t gb_tile_config, tmp;
  301. r100_hdp_reset(rdev);
  302. /* FIXME: rv380 one pipes ? */
  303. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  304. /* r300,r350 */
  305. rdev->num_gb_pipes = 2;
  306. } else {
  307. /* rv350,rv370,rv380 */
  308. rdev->num_gb_pipes = 1;
  309. }
  310. rdev->num_z_pipes = 1;
  311. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  312. switch (rdev->num_gb_pipes) {
  313. case 2:
  314. gb_tile_config |= R300_PIPE_COUNT_R300;
  315. break;
  316. case 3:
  317. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  318. break;
  319. case 4:
  320. gb_tile_config |= R300_PIPE_COUNT_R420;
  321. break;
  322. default:
  323. case 1:
  324. gb_tile_config |= R300_PIPE_COUNT_RV350;
  325. break;
  326. }
  327. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  328. if (r100_gui_wait_for_idle(rdev)) {
  329. printk(KERN_WARNING "Failed to wait GUI idle while "
  330. "programming pipes. Bad things might happen.\n");
  331. }
  332. tmp = RREG32(R300_DST_PIPE_CONFIG);
  333. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  334. WREG32(R300_RB2D_DSTCACHE_MODE,
  335. R300_DC_AUTOFLUSH_ENABLE |
  336. R300_DC_DC_DISABLE_IGNORE_PE);
  337. if (r100_gui_wait_for_idle(rdev)) {
  338. printk(KERN_WARNING "Failed to wait GUI idle while "
  339. "programming pipes. Bad things might happen.\n");
  340. }
  341. if (r300_mc_wait_for_idle(rdev)) {
  342. printk(KERN_WARNING "Failed to wait MC idle while "
  343. "programming pipes. Bad things might happen.\n");
  344. }
  345. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  346. rdev->num_gb_pipes, rdev->num_z_pipes);
  347. }
  348. int r300_ga_reset(struct radeon_device *rdev)
  349. {
  350. uint32_t tmp;
  351. bool reinit_cp;
  352. int i;
  353. reinit_cp = rdev->cp.ready;
  354. rdev->cp.ready = false;
  355. for (i = 0; i < rdev->usec_timeout; i++) {
  356. WREG32(RADEON_CP_CSQ_MODE, 0);
  357. WREG32(RADEON_CP_CSQ_CNTL, 0);
  358. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  359. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  360. udelay(200);
  361. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  362. /* Wait to prevent race in RBBM_STATUS */
  363. mdelay(1);
  364. tmp = RREG32(RADEON_RBBM_STATUS);
  365. if (tmp & ((1 << 20) | (1 << 26))) {
  366. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  367. /* GA still busy soft reset it */
  368. WREG32(0x429C, 0x200);
  369. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  370. WREG32(R300_RE_SCISSORS_TL, 0);
  371. WREG32(R300_RE_SCISSORS_BR, 0);
  372. WREG32(0x24AC, 0);
  373. }
  374. /* Wait to prevent race in RBBM_STATUS */
  375. mdelay(1);
  376. tmp = RREG32(RADEON_RBBM_STATUS);
  377. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  378. break;
  379. }
  380. }
  381. for (i = 0; i < rdev->usec_timeout; i++) {
  382. tmp = RREG32(RADEON_RBBM_STATUS);
  383. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  384. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  385. tmp);
  386. if (reinit_cp) {
  387. return r100_cp_init(rdev, rdev->cp.ring_size);
  388. }
  389. return 0;
  390. }
  391. DRM_UDELAY(1);
  392. }
  393. tmp = RREG32(RADEON_RBBM_STATUS);
  394. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  395. return -1;
  396. }
  397. int r300_gpu_reset(struct radeon_device *rdev)
  398. {
  399. uint32_t status;
  400. /* reset order likely matter */
  401. status = RREG32(RADEON_RBBM_STATUS);
  402. /* reset HDP */
  403. r100_hdp_reset(rdev);
  404. /* reset rb2d */
  405. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  406. r100_rb2d_reset(rdev);
  407. }
  408. /* reset GA */
  409. if (status & ((1 << 20) | (1 << 26))) {
  410. r300_ga_reset(rdev);
  411. }
  412. /* reset CP */
  413. status = RREG32(RADEON_RBBM_STATUS);
  414. if (status & (1 << 16)) {
  415. r100_cp_reset(rdev);
  416. }
  417. /* Check if GPU is idle */
  418. status = RREG32(RADEON_RBBM_STATUS);
  419. if (status & RADEON_RBBM_ACTIVE) {
  420. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  421. return -1;
  422. }
  423. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  424. return 0;
  425. }
  426. /*
  427. * r300,r350,rv350,rv380 VRAM info
  428. */
  429. void r300_mc_init(struct radeon_device *rdev)
  430. {
  431. u64 base;
  432. u32 tmp;
  433. /* DDR for all card after R300 & IGP */
  434. rdev->mc.vram_is_ddr = true;
  435. tmp = RREG32(RADEON_MEM_CNTL);
  436. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  437. switch (tmp) {
  438. case 0: rdev->mc.vram_width = 64; break;
  439. case 1: rdev->mc.vram_width = 128; break;
  440. case 2: rdev->mc.vram_width = 256; break;
  441. default: rdev->mc.vram_width = 128; break;
  442. }
  443. r100_vram_init_sizes(rdev);
  444. base = rdev->mc.aper_base;
  445. if (rdev->flags & RADEON_IS_IGP)
  446. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  447. radeon_vram_location(rdev, &rdev->mc, base);
  448. if (!(rdev->flags & RADEON_IS_AGP))
  449. radeon_gtt_location(rdev, &rdev->mc);
  450. }
  451. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  452. {
  453. uint32_t link_width_cntl, mask;
  454. if (rdev->flags & RADEON_IS_IGP)
  455. return;
  456. if (!(rdev->flags & RADEON_IS_PCIE))
  457. return;
  458. /* FIXME wait for idle */
  459. switch (lanes) {
  460. case 0:
  461. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  462. break;
  463. case 1:
  464. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  465. break;
  466. case 2:
  467. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  468. break;
  469. case 4:
  470. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  471. break;
  472. case 8:
  473. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  474. break;
  475. case 12:
  476. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  477. break;
  478. case 16:
  479. default:
  480. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  481. break;
  482. }
  483. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  484. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  485. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  486. return;
  487. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  488. RADEON_PCIE_LC_RECONFIG_NOW |
  489. RADEON_PCIE_LC_RECONFIG_LATER |
  490. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  491. link_width_cntl |= mask;
  492. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  493. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  494. RADEON_PCIE_LC_RECONFIG_NOW));
  495. /* wait for lane set to complete */
  496. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  497. while (link_width_cntl == 0xffffffff)
  498. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  499. }
  500. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  501. {
  502. u32 link_width_cntl;
  503. if (rdev->flags & RADEON_IS_IGP)
  504. return 0;
  505. if (!(rdev->flags & RADEON_IS_PCIE))
  506. return 0;
  507. /* FIXME wait for idle */
  508. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  509. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  510. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  511. return 0;
  512. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  513. return 1;
  514. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  515. return 2;
  516. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  517. return 4;
  518. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  519. return 8;
  520. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  521. default:
  522. return 16;
  523. }
  524. }
  525. #if defined(CONFIG_DEBUG_FS)
  526. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  527. {
  528. struct drm_info_node *node = (struct drm_info_node *) m->private;
  529. struct drm_device *dev = node->minor->dev;
  530. struct radeon_device *rdev = dev->dev_private;
  531. uint32_t tmp;
  532. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  533. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  534. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  535. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  536. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  537. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  538. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  539. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  540. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  541. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  542. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  543. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  544. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  545. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  546. return 0;
  547. }
  548. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  549. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  550. };
  551. #endif
  552. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  553. {
  554. #if defined(CONFIG_DEBUG_FS)
  555. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  556. #else
  557. return 0;
  558. #endif
  559. }
  560. static int r300_packet0_check(struct radeon_cs_parser *p,
  561. struct radeon_cs_packet *pkt,
  562. unsigned idx, unsigned reg)
  563. {
  564. struct radeon_cs_reloc *reloc;
  565. struct r100_cs_track *track;
  566. volatile uint32_t *ib;
  567. uint32_t tmp, tile_flags = 0;
  568. unsigned i;
  569. int r;
  570. u32 idx_value;
  571. ib = p->ib->ptr;
  572. track = (struct r100_cs_track *)p->track;
  573. idx_value = radeon_get_ib_value(p, idx);
  574. switch(reg) {
  575. case AVIVO_D1MODE_VLINE_START_END:
  576. case RADEON_CRTC_GUI_TRIG_VLINE:
  577. r = r100_cs_packet_parse_vline(p);
  578. if (r) {
  579. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  580. idx, reg);
  581. r100_cs_dump_packet(p, pkt);
  582. return r;
  583. }
  584. break;
  585. case RADEON_DST_PITCH_OFFSET:
  586. case RADEON_SRC_PITCH_OFFSET:
  587. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  588. if (r)
  589. return r;
  590. break;
  591. case R300_RB3D_COLOROFFSET0:
  592. case R300_RB3D_COLOROFFSET1:
  593. case R300_RB3D_COLOROFFSET2:
  594. case R300_RB3D_COLOROFFSET3:
  595. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  596. r = r100_cs_packet_next_reloc(p, &reloc);
  597. if (r) {
  598. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  599. idx, reg);
  600. r100_cs_dump_packet(p, pkt);
  601. return r;
  602. }
  603. track->cb[i].robj = reloc->robj;
  604. track->cb[i].offset = idx_value;
  605. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  606. break;
  607. case R300_ZB_DEPTHOFFSET:
  608. r = r100_cs_packet_next_reloc(p, &reloc);
  609. if (r) {
  610. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  611. idx, reg);
  612. r100_cs_dump_packet(p, pkt);
  613. return r;
  614. }
  615. track->zb.robj = reloc->robj;
  616. track->zb.offset = idx_value;
  617. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  618. break;
  619. case R300_TX_OFFSET_0:
  620. case R300_TX_OFFSET_0+4:
  621. case R300_TX_OFFSET_0+8:
  622. case R300_TX_OFFSET_0+12:
  623. case R300_TX_OFFSET_0+16:
  624. case R300_TX_OFFSET_0+20:
  625. case R300_TX_OFFSET_0+24:
  626. case R300_TX_OFFSET_0+28:
  627. case R300_TX_OFFSET_0+32:
  628. case R300_TX_OFFSET_0+36:
  629. case R300_TX_OFFSET_0+40:
  630. case R300_TX_OFFSET_0+44:
  631. case R300_TX_OFFSET_0+48:
  632. case R300_TX_OFFSET_0+52:
  633. case R300_TX_OFFSET_0+56:
  634. case R300_TX_OFFSET_0+60:
  635. i = (reg - R300_TX_OFFSET_0) >> 2;
  636. r = r100_cs_packet_next_reloc(p, &reloc);
  637. if (r) {
  638. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  639. idx, reg);
  640. r100_cs_dump_packet(p, pkt);
  641. return r;
  642. }
  643. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  644. tile_flags |= R300_TXO_MACRO_TILE;
  645. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  646. tile_flags |= R300_TXO_MICRO_TILE;
  647. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  648. tmp |= tile_flags;
  649. ib[idx] = tmp;
  650. track->textures[i].robj = reloc->robj;
  651. break;
  652. /* Tracked registers */
  653. case 0x2084:
  654. /* VAP_VF_CNTL */
  655. track->vap_vf_cntl = idx_value;
  656. break;
  657. case 0x20B4:
  658. /* VAP_VTX_SIZE */
  659. track->vtx_size = idx_value & 0x7F;
  660. break;
  661. case 0x2134:
  662. /* VAP_VF_MAX_VTX_INDX */
  663. track->max_indx = idx_value & 0x00FFFFFFUL;
  664. break;
  665. case 0x43E4:
  666. /* SC_SCISSOR1 */
  667. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  668. if (p->rdev->family < CHIP_RV515) {
  669. track->maxy -= 1440;
  670. }
  671. break;
  672. case 0x4E00:
  673. /* RB3D_CCTL */
  674. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  675. break;
  676. case 0x4E38:
  677. case 0x4E3C:
  678. case 0x4E40:
  679. case 0x4E44:
  680. /* RB3D_COLORPITCH0 */
  681. /* RB3D_COLORPITCH1 */
  682. /* RB3D_COLORPITCH2 */
  683. /* RB3D_COLORPITCH3 */
  684. r = r100_cs_packet_next_reloc(p, &reloc);
  685. if (r) {
  686. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  687. idx, reg);
  688. r100_cs_dump_packet(p, pkt);
  689. return r;
  690. }
  691. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  692. tile_flags |= R300_COLOR_TILE_ENABLE;
  693. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  694. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  695. tmp = idx_value & ~(0x7 << 16);
  696. tmp |= tile_flags;
  697. ib[idx] = tmp;
  698. i = (reg - 0x4E38) >> 2;
  699. track->cb[i].pitch = idx_value & 0x3FFE;
  700. switch (((idx_value >> 21) & 0xF)) {
  701. case 9:
  702. case 11:
  703. case 12:
  704. track->cb[i].cpp = 1;
  705. break;
  706. case 3:
  707. case 4:
  708. case 13:
  709. case 15:
  710. track->cb[i].cpp = 2;
  711. break;
  712. case 6:
  713. track->cb[i].cpp = 4;
  714. break;
  715. case 10:
  716. track->cb[i].cpp = 8;
  717. break;
  718. case 7:
  719. track->cb[i].cpp = 16;
  720. break;
  721. default:
  722. DRM_ERROR("Invalid color buffer format (%d) !\n",
  723. ((idx_value >> 21) & 0xF));
  724. return -EINVAL;
  725. }
  726. break;
  727. case 0x4F00:
  728. /* ZB_CNTL */
  729. if (idx_value & 2) {
  730. track->z_enabled = true;
  731. } else {
  732. track->z_enabled = false;
  733. }
  734. break;
  735. case 0x4F10:
  736. /* ZB_FORMAT */
  737. switch ((idx_value & 0xF)) {
  738. case 0:
  739. case 1:
  740. track->zb.cpp = 2;
  741. break;
  742. case 2:
  743. track->zb.cpp = 4;
  744. break;
  745. default:
  746. DRM_ERROR("Invalid z buffer format (%d) !\n",
  747. (idx_value & 0xF));
  748. return -EINVAL;
  749. }
  750. break;
  751. case 0x4F24:
  752. /* ZB_DEPTHPITCH */
  753. r = r100_cs_packet_next_reloc(p, &reloc);
  754. if (r) {
  755. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  756. idx, reg);
  757. r100_cs_dump_packet(p, pkt);
  758. return r;
  759. }
  760. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  761. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  762. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  763. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  764. tmp = idx_value & ~(0x7 << 16);
  765. tmp |= tile_flags;
  766. ib[idx] = tmp;
  767. track->zb.pitch = idx_value & 0x3FFC;
  768. break;
  769. case 0x4104:
  770. for (i = 0; i < 16; i++) {
  771. bool enabled;
  772. enabled = !!(idx_value & (1 << i));
  773. track->textures[i].enabled = enabled;
  774. }
  775. break;
  776. case 0x44C0:
  777. case 0x44C4:
  778. case 0x44C8:
  779. case 0x44CC:
  780. case 0x44D0:
  781. case 0x44D4:
  782. case 0x44D8:
  783. case 0x44DC:
  784. case 0x44E0:
  785. case 0x44E4:
  786. case 0x44E8:
  787. case 0x44EC:
  788. case 0x44F0:
  789. case 0x44F4:
  790. case 0x44F8:
  791. case 0x44FC:
  792. /* TX_FORMAT1_[0-15] */
  793. i = (reg - 0x44C0) >> 2;
  794. tmp = (idx_value >> 25) & 0x3;
  795. track->textures[i].tex_coord_type = tmp;
  796. switch ((idx_value & 0x1F)) {
  797. case R300_TX_FORMAT_X8:
  798. case R300_TX_FORMAT_Y4X4:
  799. case R300_TX_FORMAT_Z3Y3X2:
  800. track->textures[i].cpp = 1;
  801. break;
  802. case R300_TX_FORMAT_X16:
  803. case R300_TX_FORMAT_Y8X8:
  804. case R300_TX_FORMAT_Z5Y6X5:
  805. case R300_TX_FORMAT_Z6Y5X5:
  806. case R300_TX_FORMAT_W4Z4Y4X4:
  807. case R300_TX_FORMAT_W1Z5Y5X5:
  808. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  809. case R300_TX_FORMAT_B8G8_B8G8:
  810. case R300_TX_FORMAT_G8R8_G8B8:
  811. track->textures[i].cpp = 2;
  812. break;
  813. case R300_TX_FORMAT_Y16X16:
  814. case R300_TX_FORMAT_Z11Y11X10:
  815. case R300_TX_FORMAT_Z10Y11X11:
  816. case R300_TX_FORMAT_W8Z8Y8X8:
  817. case R300_TX_FORMAT_W2Z10Y10X10:
  818. case 0x17:
  819. case R300_TX_FORMAT_FL_I32:
  820. case 0x1e:
  821. track->textures[i].cpp = 4;
  822. break;
  823. case R300_TX_FORMAT_W16Z16Y16X16:
  824. case R300_TX_FORMAT_FL_R16G16B16A16:
  825. case R300_TX_FORMAT_FL_I32A32:
  826. track->textures[i].cpp = 8;
  827. break;
  828. case R300_TX_FORMAT_FL_R32G32B32A32:
  829. track->textures[i].cpp = 16;
  830. break;
  831. case R300_TX_FORMAT_DXT1:
  832. track->textures[i].cpp = 1;
  833. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  834. break;
  835. case R300_TX_FORMAT_ATI2N:
  836. if (p->rdev->family < CHIP_R420) {
  837. DRM_ERROR("Invalid texture format %u\n",
  838. (idx_value & 0x1F));
  839. return -EINVAL;
  840. }
  841. /* The same rules apply as for DXT3/5. */
  842. /* Pass through. */
  843. case R300_TX_FORMAT_DXT3:
  844. case R300_TX_FORMAT_DXT5:
  845. track->textures[i].cpp = 1;
  846. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  847. break;
  848. default:
  849. DRM_ERROR("Invalid texture format %u\n",
  850. (idx_value & 0x1F));
  851. return -EINVAL;
  852. break;
  853. }
  854. break;
  855. case 0x4400:
  856. case 0x4404:
  857. case 0x4408:
  858. case 0x440C:
  859. case 0x4410:
  860. case 0x4414:
  861. case 0x4418:
  862. case 0x441C:
  863. case 0x4420:
  864. case 0x4424:
  865. case 0x4428:
  866. case 0x442C:
  867. case 0x4430:
  868. case 0x4434:
  869. case 0x4438:
  870. case 0x443C:
  871. /* TX_FILTER0_[0-15] */
  872. i = (reg - 0x4400) >> 2;
  873. tmp = idx_value & 0x7;
  874. if (tmp == 2 || tmp == 4 || tmp == 6) {
  875. track->textures[i].roundup_w = false;
  876. }
  877. tmp = (idx_value >> 3) & 0x7;
  878. if (tmp == 2 || tmp == 4 || tmp == 6) {
  879. track->textures[i].roundup_h = false;
  880. }
  881. break;
  882. case 0x4500:
  883. case 0x4504:
  884. case 0x4508:
  885. case 0x450C:
  886. case 0x4510:
  887. case 0x4514:
  888. case 0x4518:
  889. case 0x451C:
  890. case 0x4520:
  891. case 0x4524:
  892. case 0x4528:
  893. case 0x452C:
  894. case 0x4530:
  895. case 0x4534:
  896. case 0x4538:
  897. case 0x453C:
  898. /* TX_FORMAT2_[0-15] */
  899. i = (reg - 0x4500) >> 2;
  900. tmp = idx_value & 0x3FFF;
  901. track->textures[i].pitch = tmp + 1;
  902. if (p->rdev->family >= CHIP_RV515) {
  903. tmp = ((idx_value >> 15) & 1) << 11;
  904. track->textures[i].width_11 = tmp;
  905. tmp = ((idx_value >> 16) & 1) << 11;
  906. track->textures[i].height_11 = tmp;
  907. /* ATI1N */
  908. if (idx_value & (1 << 14)) {
  909. /* The same rules apply as for DXT1. */
  910. track->textures[i].compress_format =
  911. R100_TRACK_COMP_DXT1;
  912. }
  913. } else if (idx_value & (1 << 14)) {
  914. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  915. return -EINVAL;
  916. }
  917. break;
  918. case 0x4480:
  919. case 0x4484:
  920. case 0x4488:
  921. case 0x448C:
  922. case 0x4490:
  923. case 0x4494:
  924. case 0x4498:
  925. case 0x449C:
  926. case 0x44A0:
  927. case 0x44A4:
  928. case 0x44A8:
  929. case 0x44AC:
  930. case 0x44B0:
  931. case 0x44B4:
  932. case 0x44B8:
  933. case 0x44BC:
  934. /* TX_FORMAT0_[0-15] */
  935. i = (reg - 0x4480) >> 2;
  936. tmp = idx_value & 0x7FF;
  937. track->textures[i].width = tmp + 1;
  938. tmp = (idx_value >> 11) & 0x7FF;
  939. track->textures[i].height = tmp + 1;
  940. tmp = (idx_value >> 26) & 0xF;
  941. track->textures[i].num_levels = tmp;
  942. tmp = idx_value & (1 << 31);
  943. track->textures[i].use_pitch = !!tmp;
  944. tmp = (idx_value >> 22) & 0xF;
  945. track->textures[i].txdepth = tmp;
  946. break;
  947. case R300_ZB_ZPASS_ADDR:
  948. r = r100_cs_packet_next_reloc(p, &reloc);
  949. if (r) {
  950. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  951. idx, reg);
  952. r100_cs_dump_packet(p, pkt);
  953. return r;
  954. }
  955. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  956. break;
  957. case 0x4e0c:
  958. /* RB3D_COLOR_CHANNEL_MASK */
  959. track->color_channel_mask = idx_value;
  960. break;
  961. case 0x4d1c:
  962. /* ZB_BW_CNTL */
  963. track->fastfill = !!(idx_value & (1 << 2));
  964. break;
  965. case 0x4e04:
  966. /* RB3D_BLENDCNTL */
  967. track->blend_read_enable = !!(idx_value & (1 << 2));
  968. break;
  969. case 0x4be8:
  970. /* valid register only on RV530 */
  971. if (p->rdev->family == CHIP_RV530)
  972. break;
  973. /* fallthrough do not move */
  974. default:
  975. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  976. reg, idx);
  977. return -EINVAL;
  978. }
  979. return 0;
  980. }
  981. static int r300_packet3_check(struct radeon_cs_parser *p,
  982. struct radeon_cs_packet *pkt)
  983. {
  984. struct radeon_cs_reloc *reloc;
  985. struct r100_cs_track *track;
  986. volatile uint32_t *ib;
  987. unsigned idx;
  988. int r;
  989. ib = p->ib->ptr;
  990. idx = pkt->idx + 1;
  991. track = (struct r100_cs_track *)p->track;
  992. switch(pkt->opcode) {
  993. case PACKET3_3D_LOAD_VBPNTR:
  994. r = r100_packet3_load_vbpntr(p, pkt, idx);
  995. if (r)
  996. return r;
  997. break;
  998. case PACKET3_INDX_BUFFER:
  999. r = r100_cs_packet_next_reloc(p, &reloc);
  1000. if (r) {
  1001. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1002. r100_cs_dump_packet(p, pkt);
  1003. return r;
  1004. }
  1005. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1006. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1007. if (r) {
  1008. return r;
  1009. }
  1010. break;
  1011. /* Draw packet */
  1012. case PACKET3_3D_DRAW_IMMD:
  1013. /* Number of dwords is vtx_size * (num_vertices - 1)
  1014. * PRIM_WALK must be equal to 3 vertex data in embedded
  1015. * in cmd stream */
  1016. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1017. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1018. return -EINVAL;
  1019. }
  1020. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1021. track->immd_dwords = pkt->count - 1;
  1022. r = r100_cs_track_check(p->rdev, track);
  1023. if (r) {
  1024. return r;
  1025. }
  1026. break;
  1027. case PACKET3_3D_DRAW_IMMD_2:
  1028. /* Number of dwords is vtx_size * (num_vertices - 1)
  1029. * PRIM_WALK must be equal to 3 vertex data in embedded
  1030. * in cmd stream */
  1031. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1032. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1033. return -EINVAL;
  1034. }
  1035. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1036. track->immd_dwords = pkt->count;
  1037. r = r100_cs_track_check(p->rdev, track);
  1038. if (r) {
  1039. return r;
  1040. }
  1041. break;
  1042. case PACKET3_3D_DRAW_VBUF:
  1043. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1044. r = r100_cs_track_check(p->rdev, track);
  1045. if (r) {
  1046. return r;
  1047. }
  1048. break;
  1049. case PACKET3_3D_DRAW_VBUF_2:
  1050. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1051. r = r100_cs_track_check(p->rdev, track);
  1052. if (r) {
  1053. return r;
  1054. }
  1055. break;
  1056. case PACKET3_3D_DRAW_INDX:
  1057. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1058. r = r100_cs_track_check(p->rdev, track);
  1059. if (r) {
  1060. return r;
  1061. }
  1062. break;
  1063. case PACKET3_3D_DRAW_INDX_2:
  1064. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1065. r = r100_cs_track_check(p->rdev, track);
  1066. if (r) {
  1067. return r;
  1068. }
  1069. break;
  1070. case PACKET3_NOP:
  1071. break;
  1072. default:
  1073. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1074. return -EINVAL;
  1075. }
  1076. return 0;
  1077. }
  1078. int r300_cs_parse(struct radeon_cs_parser *p)
  1079. {
  1080. struct radeon_cs_packet pkt;
  1081. struct r100_cs_track *track;
  1082. int r;
  1083. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1084. r100_cs_track_clear(p->rdev, track);
  1085. p->track = track;
  1086. do {
  1087. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1088. if (r) {
  1089. return r;
  1090. }
  1091. p->idx += pkt.count + 2;
  1092. switch (pkt.type) {
  1093. case PACKET_TYPE0:
  1094. r = r100_cs_parse_packet0(p, &pkt,
  1095. p->rdev->config.r300.reg_safe_bm,
  1096. p->rdev->config.r300.reg_safe_bm_size,
  1097. &r300_packet0_check);
  1098. break;
  1099. case PACKET_TYPE2:
  1100. break;
  1101. case PACKET_TYPE3:
  1102. r = r300_packet3_check(p, &pkt);
  1103. break;
  1104. default:
  1105. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1106. return -EINVAL;
  1107. }
  1108. if (r) {
  1109. return r;
  1110. }
  1111. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1112. return 0;
  1113. }
  1114. void r300_set_reg_safe(struct radeon_device *rdev)
  1115. {
  1116. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1117. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1118. }
  1119. void r300_mc_program(struct radeon_device *rdev)
  1120. {
  1121. struct r100_mc_save save;
  1122. int r;
  1123. r = r100_debugfs_mc_info_init(rdev);
  1124. if (r) {
  1125. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1126. }
  1127. /* Stops all mc clients */
  1128. r100_mc_stop(rdev, &save);
  1129. if (rdev->flags & RADEON_IS_AGP) {
  1130. WREG32(R_00014C_MC_AGP_LOCATION,
  1131. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1132. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1133. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1134. WREG32(R_00015C_AGP_BASE_2,
  1135. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1136. } else {
  1137. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1138. WREG32(R_000170_AGP_BASE, 0);
  1139. WREG32(R_00015C_AGP_BASE_2, 0);
  1140. }
  1141. /* Wait for mc idle */
  1142. if (r300_mc_wait_for_idle(rdev))
  1143. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1144. /* Program MC, should be a 32bits limited address space */
  1145. WREG32(R_000148_MC_FB_LOCATION,
  1146. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1147. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1148. r100_mc_resume(rdev, &save);
  1149. }
  1150. void r300_clock_startup(struct radeon_device *rdev)
  1151. {
  1152. u32 tmp;
  1153. if (radeon_dynclks != -1 && radeon_dynclks)
  1154. radeon_legacy_set_clock_gating(rdev, 1);
  1155. /* We need to force on some of the block */
  1156. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1157. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1158. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1159. tmp |= S_00000D_FORCE_VAP(1);
  1160. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1161. }
  1162. static int r300_startup(struct radeon_device *rdev)
  1163. {
  1164. int r;
  1165. /* set common regs */
  1166. r100_set_common_regs(rdev);
  1167. /* program mc */
  1168. r300_mc_program(rdev);
  1169. /* Resume clock */
  1170. r300_clock_startup(rdev);
  1171. /* Initialize GPU configuration (# pipes, ...) */
  1172. r300_gpu_init(rdev);
  1173. /* Initialize GART (initialize after TTM so we can allocate
  1174. * memory through TTM but finalize after TTM) */
  1175. if (rdev->flags & RADEON_IS_PCIE) {
  1176. r = rv370_pcie_gart_enable(rdev);
  1177. if (r)
  1178. return r;
  1179. }
  1180. if (rdev->family == CHIP_R300 ||
  1181. rdev->family == CHIP_R350 ||
  1182. rdev->family == CHIP_RV350)
  1183. r100_enable_bm(rdev);
  1184. if (rdev->flags & RADEON_IS_PCI) {
  1185. r = r100_pci_gart_enable(rdev);
  1186. if (r)
  1187. return r;
  1188. }
  1189. /* Enable IRQ */
  1190. r100_irq_set(rdev);
  1191. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1192. /* 1M ring buffer */
  1193. r = r100_cp_init(rdev, 1024 * 1024);
  1194. if (r) {
  1195. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1196. return r;
  1197. }
  1198. r = r100_wb_init(rdev);
  1199. if (r)
  1200. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1201. r = r100_ib_init(rdev);
  1202. if (r) {
  1203. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1204. return r;
  1205. }
  1206. return 0;
  1207. }
  1208. int r300_resume(struct radeon_device *rdev)
  1209. {
  1210. /* Make sur GART are not working */
  1211. if (rdev->flags & RADEON_IS_PCIE)
  1212. rv370_pcie_gart_disable(rdev);
  1213. if (rdev->flags & RADEON_IS_PCI)
  1214. r100_pci_gart_disable(rdev);
  1215. /* Resume clock before doing reset */
  1216. r300_clock_startup(rdev);
  1217. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1218. if (radeon_gpu_reset(rdev)) {
  1219. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1220. RREG32(R_000E40_RBBM_STATUS),
  1221. RREG32(R_0007C0_CP_STAT));
  1222. }
  1223. /* post */
  1224. radeon_combios_asic_init(rdev->ddev);
  1225. /* Resume clock after posting */
  1226. r300_clock_startup(rdev);
  1227. /* Initialize surface registers */
  1228. radeon_surface_init(rdev);
  1229. return r300_startup(rdev);
  1230. }
  1231. int r300_suspend(struct radeon_device *rdev)
  1232. {
  1233. r100_cp_disable(rdev);
  1234. r100_wb_disable(rdev);
  1235. r100_irq_disable(rdev);
  1236. if (rdev->flags & RADEON_IS_PCIE)
  1237. rv370_pcie_gart_disable(rdev);
  1238. if (rdev->flags & RADEON_IS_PCI)
  1239. r100_pci_gart_disable(rdev);
  1240. return 0;
  1241. }
  1242. void r300_fini(struct radeon_device *rdev)
  1243. {
  1244. r100_cp_fini(rdev);
  1245. r100_wb_fini(rdev);
  1246. r100_ib_fini(rdev);
  1247. radeon_gem_fini(rdev);
  1248. if (rdev->flags & RADEON_IS_PCIE)
  1249. rv370_pcie_gart_fini(rdev);
  1250. if (rdev->flags & RADEON_IS_PCI)
  1251. r100_pci_gart_fini(rdev);
  1252. radeon_agp_fini(rdev);
  1253. radeon_irq_kms_fini(rdev);
  1254. radeon_fence_driver_fini(rdev);
  1255. radeon_bo_fini(rdev);
  1256. radeon_atombios_fini(rdev);
  1257. kfree(rdev->bios);
  1258. rdev->bios = NULL;
  1259. }
  1260. int r300_init(struct radeon_device *rdev)
  1261. {
  1262. int r;
  1263. /* Disable VGA */
  1264. r100_vga_render_disable(rdev);
  1265. /* Initialize scratch registers */
  1266. radeon_scratch_init(rdev);
  1267. /* Initialize surface registers */
  1268. radeon_surface_init(rdev);
  1269. /* TODO: disable VGA need to use VGA request */
  1270. /* BIOS*/
  1271. if (!radeon_get_bios(rdev)) {
  1272. if (ASIC_IS_AVIVO(rdev))
  1273. return -EINVAL;
  1274. }
  1275. if (rdev->is_atom_bios) {
  1276. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1277. return -EINVAL;
  1278. } else {
  1279. r = radeon_combios_init(rdev);
  1280. if (r)
  1281. return r;
  1282. }
  1283. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1284. if (radeon_gpu_reset(rdev)) {
  1285. dev_warn(rdev->dev,
  1286. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1287. RREG32(R_000E40_RBBM_STATUS),
  1288. RREG32(R_0007C0_CP_STAT));
  1289. }
  1290. /* check if cards are posted or not */
  1291. if (radeon_boot_test_post_card(rdev) == false)
  1292. return -EINVAL;
  1293. /* Set asic errata */
  1294. r300_errata(rdev);
  1295. /* Initialize clocks */
  1296. radeon_get_clock_info(rdev->ddev);
  1297. /* Initialize power management */
  1298. radeon_pm_init(rdev);
  1299. /* initialize AGP */
  1300. if (rdev->flags & RADEON_IS_AGP) {
  1301. r = radeon_agp_init(rdev);
  1302. if (r) {
  1303. radeon_agp_disable(rdev);
  1304. }
  1305. }
  1306. /* initialize memory controller */
  1307. r300_mc_init(rdev);
  1308. /* Fence driver */
  1309. r = radeon_fence_driver_init(rdev);
  1310. if (r)
  1311. return r;
  1312. r = radeon_irq_kms_init(rdev);
  1313. if (r)
  1314. return r;
  1315. /* Memory manager */
  1316. r = radeon_bo_init(rdev);
  1317. if (r)
  1318. return r;
  1319. if (rdev->flags & RADEON_IS_PCIE) {
  1320. r = rv370_pcie_gart_init(rdev);
  1321. if (r)
  1322. return r;
  1323. }
  1324. if (rdev->flags & RADEON_IS_PCI) {
  1325. r = r100_pci_gart_init(rdev);
  1326. if (r)
  1327. return r;
  1328. }
  1329. r300_set_reg_safe(rdev);
  1330. rdev->accel_working = true;
  1331. r = r300_startup(rdev);
  1332. if (r) {
  1333. /* Somethings want wront with the accel init stop accel */
  1334. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1335. r100_cp_fini(rdev);
  1336. r100_wb_fini(rdev);
  1337. r100_ib_fini(rdev);
  1338. radeon_irq_kms_fini(rdev);
  1339. if (rdev->flags & RADEON_IS_PCIE)
  1340. rv370_pcie_gart_fini(rdev);
  1341. if (rdev->flags & RADEON_IS_PCI)
  1342. r100_pci_gart_fini(rdev);
  1343. radeon_agp_fini(rdev);
  1344. rdev->accel_working = false;
  1345. }
  1346. return 0;
  1347. }