dbx500-prcmu.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * Copyright (C) ST Ericsson SA 2011
  3. *
  4. * License Terms: GNU General Public License v2
  5. *
  6. * STE Ux500 PRCMU API
  7. */
  8. #ifndef __MACH_PRCMU_H
  9. #define __MACH_PRCMU_H
  10. #include <linux/interrupt.h>
  11. #include <linux/notifier.h>
  12. #include <linux/err.h>
  13. #include <dt-bindings/mfd/dbx500-prcmu.h> /* For clock identifiers */
  14. /* Offset for the firmware version within the TCPM */
  15. #define DB8500_PRCMU_FW_VERSION_OFFSET 0xA4
  16. #define DBX540_PRCMU_FW_VERSION_OFFSET 0xA8
  17. /* PRCMU Wakeup defines */
  18. enum prcmu_wakeup_index {
  19. PRCMU_WAKEUP_INDEX_RTC,
  20. PRCMU_WAKEUP_INDEX_RTT0,
  21. PRCMU_WAKEUP_INDEX_RTT1,
  22. PRCMU_WAKEUP_INDEX_HSI0,
  23. PRCMU_WAKEUP_INDEX_HSI1,
  24. PRCMU_WAKEUP_INDEX_USB,
  25. PRCMU_WAKEUP_INDEX_ABB,
  26. PRCMU_WAKEUP_INDEX_ABB_FIFO,
  27. PRCMU_WAKEUP_INDEX_ARM,
  28. PRCMU_WAKEUP_INDEX_CD_IRQ,
  29. NUM_PRCMU_WAKEUP_INDICES
  30. };
  31. #define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
  32. /* EPOD (power domain) IDs */
  33. /*
  34. * DB8500 EPODs
  35. * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
  36. * - EPOD_ID_SVAPIPE: power domain for SVA pipe
  37. * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
  38. * - EPOD_ID_SIAPIPE: power domain for SIA pipe
  39. * - EPOD_ID_SGA: power domain for SGA
  40. * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
  41. * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
  42. * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
  43. * - NUM_EPOD_ID: number of power domains
  44. *
  45. * TODO: These should be prefixed.
  46. */
  47. #define EPOD_ID_SVAMMDSP 0
  48. #define EPOD_ID_SVAPIPE 1
  49. #define EPOD_ID_SIAMMDSP 2
  50. #define EPOD_ID_SIAPIPE 3
  51. #define EPOD_ID_SGA 4
  52. #define EPOD_ID_B2R2_MCDE 5
  53. #define EPOD_ID_ESRAM12 6
  54. #define EPOD_ID_ESRAM34 7
  55. #define NUM_EPOD_ID 8
  56. /*
  57. * state definition for EPOD (power domain)
  58. * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
  59. * - EPOD_STATE_OFF: The EPOD is switched off
  60. * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
  61. * retention
  62. * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
  63. * - EPOD_STATE_ON: Same as above, but with clock enabled
  64. */
  65. #define EPOD_STATE_NO_CHANGE 0x00
  66. #define EPOD_STATE_OFF 0x01
  67. #define EPOD_STATE_RAMRET 0x02
  68. #define EPOD_STATE_ON_CLK_OFF 0x03
  69. #define EPOD_STATE_ON 0x04
  70. /*
  71. * CLKOUT sources
  72. */
  73. #define PRCMU_CLKSRC_CLK38M 0x00
  74. #define PRCMU_CLKSRC_ACLK 0x01
  75. #define PRCMU_CLKSRC_SYSCLK 0x02
  76. #define PRCMU_CLKSRC_LCDCLK 0x03
  77. #define PRCMU_CLKSRC_SDMMCCLK 0x04
  78. #define PRCMU_CLKSRC_TVCLK 0x05
  79. #define PRCMU_CLKSRC_TIMCLK 0x06
  80. #define PRCMU_CLKSRC_CLK009 0x07
  81. /* These are only valid for CLKOUT1: */
  82. #define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
  83. #define PRCMU_CLKSRC_I2CCLK 0x41
  84. #define PRCMU_CLKSRC_MSP02CLK 0x42
  85. #define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
  86. #define PRCMU_CLKSRC_HSIRXCLK 0x44
  87. #define PRCMU_CLKSRC_HSITXCLK 0x45
  88. #define PRCMU_CLKSRC_ARMCLKFIX 0x46
  89. #define PRCMU_CLKSRC_HDMICLK 0x47
  90. /**
  91. * enum prcmu_wdog_id - PRCMU watchdog IDs
  92. * @PRCMU_WDOG_ALL: use all timers
  93. * @PRCMU_WDOG_CPU1: use first CPU timer only
  94. * @PRCMU_WDOG_CPU2: use second CPU timer conly
  95. */
  96. enum prcmu_wdog_id {
  97. PRCMU_WDOG_ALL = 0x00,
  98. PRCMU_WDOG_CPU1 = 0x01,
  99. PRCMU_WDOG_CPU2 = 0x02,
  100. };
  101. /**
  102. * enum ape_opp - APE OPP states definition
  103. * @APE_OPP_INIT:
  104. * @APE_NO_CHANGE: The APE operating point is unchanged
  105. * @APE_100_OPP: The new APE operating point is ape100opp
  106. * @APE_50_OPP: 50%
  107. * @APE_50_PARTLY_25_OPP: 50%, except some clocks at 25%.
  108. */
  109. enum ape_opp {
  110. APE_OPP_INIT = 0x00,
  111. APE_NO_CHANGE = 0x01,
  112. APE_100_OPP = 0x02,
  113. APE_50_OPP = 0x03,
  114. APE_50_PARTLY_25_OPP = 0xFF,
  115. };
  116. /**
  117. * enum arm_opp - ARM OPP states definition
  118. * @ARM_OPP_INIT:
  119. * @ARM_NO_CHANGE: The ARM operating point is unchanged
  120. * @ARM_100_OPP: The new ARM operating point is arm100opp
  121. * @ARM_50_OPP: The new ARM operating point is arm50opp
  122. * @ARM_MAX_OPP: Operating point is "max" (more than 100)
  123. * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
  124. * @ARM_EXTCLK: The new ARM operating point is armExtClk
  125. */
  126. enum arm_opp {
  127. ARM_OPP_INIT = 0x00,
  128. ARM_NO_CHANGE = 0x01,
  129. ARM_100_OPP = 0x02,
  130. ARM_50_OPP = 0x03,
  131. ARM_MAX_OPP = 0x04,
  132. ARM_MAX_FREQ100OPP = 0x05,
  133. ARM_EXTCLK = 0x07
  134. };
  135. /**
  136. * enum ddr_opp - DDR OPP states definition
  137. * @DDR_100_OPP: The new DDR operating point is ddr100opp
  138. * @DDR_50_OPP: The new DDR operating point is ddr50opp
  139. * @DDR_25_OPP: The new DDR operating point is ddr25opp
  140. */
  141. enum ddr_opp {
  142. DDR_100_OPP = 0x00,
  143. DDR_50_OPP = 0x01,
  144. DDR_25_OPP = 0x02,
  145. };
  146. /*
  147. * Definitions for controlling ESRAM0 in deep sleep.
  148. */
  149. #define ESRAM0_DEEP_SLEEP_STATE_OFF 1
  150. #define ESRAM0_DEEP_SLEEP_STATE_RET 2
  151. /**
  152. * enum ddr_pwrst - DDR power states definition
  153. * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
  154. * @DDR_PWR_STATE_ON:
  155. * @DDR_PWR_STATE_OFFLOWLAT:
  156. * @DDR_PWR_STATE_OFFHIGHLAT:
  157. */
  158. enum ddr_pwrst {
  159. DDR_PWR_STATE_UNCHANGED = 0x00,
  160. DDR_PWR_STATE_ON = 0x01,
  161. DDR_PWR_STATE_OFFLOWLAT = 0x02,
  162. DDR_PWR_STATE_OFFHIGHLAT = 0x03
  163. };
  164. #define DB8500_PRCMU_LEGACY_OFFSET 0xDD4
  165. struct prcmu_pdata
  166. {
  167. bool enable_set_ddr_opp;
  168. bool enable_ape_opp_100_voltage;
  169. struct ab8500_platform_data *ab_platdata;
  170. int ab_irq;
  171. int irq_base;
  172. u32 version_offset;
  173. u32 legacy_offset;
  174. u32 adt_offset;
  175. };
  176. #define PRCMU_FW_PROJECT_U8500 2
  177. #define PRCMU_FW_PROJECT_U8400 3
  178. #define PRCMU_FW_PROJECT_U9500 4 /* Customer specific */
  179. #define PRCMU_FW_PROJECT_U8500_MBB 5
  180. #define PRCMU_FW_PROJECT_U8500_C1 6
  181. #define PRCMU_FW_PROJECT_U8500_C2 7
  182. #define PRCMU_FW_PROJECT_U8500_C3 8
  183. #define PRCMU_FW_PROJECT_U8500_C4 9
  184. #define PRCMU_FW_PROJECT_U9500_MBL 10
  185. #define PRCMU_FW_PROJECT_U8500_MBL 11 /* Customer specific */
  186. #define PRCMU_FW_PROJECT_U8500_MBL2 12 /* Customer specific */
  187. #define PRCMU_FW_PROJECT_U8520 13
  188. #define PRCMU_FW_PROJECT_U8420 14
  189. #define PRCMU_FW_PROJECT_A9420 20
  190. /* [32..63] 9540 and derivatives */
  191. #define PRCMU_FW_PROJECT_U9540 32
  192. /* [64..95] 8540 and derivatives */
  193. #define PRCMU_FW_PROJECT_L8540 64
  194. /* [96..126] 8580 and derivatives */
  195. #define PRCMU_FW_PROJECT_L8580 96
  196. #define PRCMU_FW_PROJECT_NAME_LEN 20
  197. struct prcmu_fw_version {
  198. u32 project; /* Notice, project shifted with 8 on ux540 */
  199. u8 api_version;
  200. u8 func_version;
  201. u8 errata;
  202. char project_name[PRCMU_FW_PROJECT_NAME_LEN];
  203. };
  204. #include <linux/mfd/db8500-prcmu.h>
  205. #if defined(CONFIG_UX500_SOC_DB8500)
  206. static inline void prcmu_early_init(u32 phy_base, u32 size)
  207. {
  208. return db8500_prcmu_early_init(phy_base, size);
  209. }
  210. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  211. bool keep_ap_pll)
  212. {
  213. return db8500_prcmu_set_power_state(state, keep_ulp_clk,
  214. keep_ap_pll);
  215. }
  216. static inline u8 prcmu_get_power_state_result(void)
  217. {
  218. return db8500_prcmu_get_power_state_result();
  219. }
  220. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  221. {
  222. return db8500_prcmu_set_epod(epod_id, epod_state);
  223. }
  224. static inline void prcmu_enable_wakeups(u32 wakeups)
  225. {
  226. db8500_prcmu_enable_wakeups(wakeups);
  227. }
  228. static inline void prcmu_disable_wakeups(void)
  229. {
  230. prcmu_enable_wakeups(0);
  231. }
  232. static inline void prcmu_config_abb_event_readout(u32 abb_events)
  233. {
  234. db8500_prcmu_config_abb_event_readout(abb_events);
  235. }
  236. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  237. {
  238. db8500_prcmu_get_abb_event_buffer(buf);
  239. }
  240. int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
  241. int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
  242. int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size);
  243. int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
  244. static inline int prcmu_request_clock(u8 clock, bool enable)
  245. {
  246. return db8500_prcmu_request_clock(clock, enable);
  247. }
  248. unsigned long prcmu_clock_rate(u8 clock);
  249. long prcmu_round_clock_rate(u8 clock, unsigned long rate);
  250. int prcmu_set_clock_rate(u8 clock, unsigned long rate);
  251. static inline int prcmu_set_ddr_opp(u8 opp)
  252. {
  253. return db8500_prcmu_set_ddr_opp(opp);
  254. }
  255. static inline int prcmu_get_ddr_opp(void)
  256. {
  257. return db8500_prcmu_get_ddr_opp();
  258. }
  259. static inline int prcmu_set_arm_opp(u8 opp)
  260. {
  261. return db8500_prcmu_set_arm_opp(opp);
  262. }
  263. static inline int prcmu_get_arm_opp(void)
  264. {
  265. return db8500_prcmu_get_arm_opp();
  266. }
  267. static inline int prcmu_set_ape_opp(u8 opp)
  268. {
  269. return db8500_prcmu_set_ape_opp(opp);
  270. }
  271. static inline int prcmu_get_ape_opp(void)
  272. {
  273. return db8500_prcmu_get_ape_opp();
  274. }
  275. static inline int prcmu_request_ape_opp_100_voltage(bool enable)
  276. {
  277. return db8500_prcmu_request_ape_opp_100_voltage(enable);
  278. }
  279. static inline void prcmu_system_reset(u16 reset_code)
  280. {
  281. return db8500_prcmu_system_reset(reset_code);
  282. }
  283. static inline u16 prcmu_get_reset_code(void)
  284. {
  285. return db8500_prcmu_get_reset_code();
  286. }
  287. int prcmu_ac_wake_req(void);
  288. void prcmu_ac_sleep_req(void);
  289. static inline void prcmu_modem_reset(void)
  290. {
  291. return db8500_prcmu_modem_reset();
  292. }
  293. static inline bool prcmu_is_ac_wake_requested(void)
  294. {
  295. return db8500_prcmu_is_ac_wake_requested();
  296. }
  297. static inline int prcmu_set_display_clocks(void)
  298. {
  299. return db8500_prcmu_set_display_clocks();
  300. }
  301. static inline int prcmu_disable_dsipll(void)
  302. {
  303. return db8500_prcmu_disable_dsipll();
  304. }
  305. static inline int prcmu_enable_dsipll(void)
  306. {
  307. return db8500_prcmu_enable_dsipll();
  308. }
  309. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  310. {
  311. return db8500_prcmu_config_esram0_deep_sleep(state);
  312. }
  313. static inline int prcmu_config_hotdog(u8 threshold)
  314. {
  315. return db8500_prcmu_config_hotdog(threshold);
  316. }
  317. static inline int prcmu_config_hotmon(u8 low, u8 high)
  318. {
  319. return db8500_prcmu_config_hotmon(low, high);
  320. }
  321. static inline int prcmu_start_temp_sense(u16 cycles32k)
  322. {
  323. return db8500_prcmu_start_temp_sense(cycles32k);
  324. }
  325. static inline int prcmu_stop_temp_sense(void)
  326. {
  327. return db8500_prcmu_stop_temp_sense();
  328. }
  329. static inline u32 prcmu_read(unsigned int reg)
  330. {
  331. return db8500_prcmu_read(reg);
  332. }
  333. static inline void prcmu_write(unsigned int reg, u32 value)
  334. {
  335. db8500_prcmu_write(reg, value);
  336. }
  337. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
  338. {
  339. db8500_prcmu_write_masked(reg, mask, value);
  340. }
  341. static inline int prcmu_enable_a9wdog(u8 id)
  342. {
  343. return db8500_prcmu_enable_a9wdog(id);
  344. }
  345. static inline int prcmu_disable_a9wdog(u8 id)
  346. {
  347. return db8500_prcmu_disable_a9wdog(id);
  348. }
  349. static inline int prcmu_kick_a9wdog(u8 id)
  350. {
  351. return db8500_prcmu_kick_a9wdog(id);
  352. }
  353. static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
  354. {
  355. return db8500_prcmu_load_a9wdog(id, timeout);
  356. }
  357. static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
  358. {
  359. return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
  360. }
  361. #else
  362. static inline void prcmu_early_init(u32 phy_base, u32 size) {}
  363. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  364. bool keep_ap_pll)
  365. {
  366. return 0;
  367. }
  368. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  369. {
  370. return 0;
  371. }
  372. static inline void prcmu_enable_wakeups(u32 wakeups) {}
  373. static inline void prcmu_disable_wakeups(void) {}
  374. static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
  375. {
  376. return -ENOSYS;
  377. }
  378. static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
  379. {
  380. return -ENOSYS;
  381. }
  382. static inline int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask,
  383. u8 size)
  384. {
  385. return -ENOSYS;
  386. }
  387. static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
  388. {
  389. return 0;
  390. }
  391. static inline int prcmu_request_clock(u8 clock, bool enable)
  392. {
  393. return 0;
  394. }
  395. static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
  396. {
  397. return 0;
  398. }
  399. static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
  400. {
  401. return 0;
  402. }
  403. static inline unsigned long prcmu_clock_rate(u8 clock)
  404. {
  405. return 0;
  406. }
  407. static inline int prcmu_set_ape_opp(u8 opp)
  408. {
  409. return 0;
  410. }
  411. static inline int prcmu_get_ape_opp(void)
  412. {
  413. return APE_100_OPP;
  414. }
  415. static inline int prcmu_request_ape_opp_100_voltage(bool enable)
  416. {
  417. return 0;
  418. }
  419. static inline int prcmu_set_arm_opp(u8 opp)
  420. {
  421. return 0;
  422. }
  423. static inline int prcmu_get_arm_opp(void)
  424. {
  425. return ARM_100_OPP;
  426. }
  427. static inline int prcmu_set_ddr_opp(u8 opp)
  428. {
  429. return 0;
  430. }
  431. static inline int prcmu_get_ddr_opp(void)
  432. {
  433. return DDR_100_OPP;
  434. }
  435. static inline void prcmu_system_reset(u16 reset_code) {}
  436. static inline u16 prcmu_get_reset_code(void)
  437. {
  438. return 0;
  439. }
  440. static inline int prcmu_ac_wake_req(void)
  441. {
  442. return 0;
  443. }
  444. static inline void prcmu_ac_sleep_req(void) {}
  445. static inline void prcmu_modem_reset(void) {}
  446. static inline bool prcmu_is_ac_wake_requested(void)
  447. {
  448. return false;
  449. }
  450. static inline int prcmu_set_display_clocks(void)
  451. {
  452. return 0;
  453. }
  454. static inline int prcmu_disable_dsipll(void)
  455. {
  456. return 0;
  457. }
  458. static inline int prcmu_enable_dsipll(void)
  459. {
  460. return 0;
  461. }
  462. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  463. {
  464. return 0;
  465. }
  466. static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
  467. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  468. {
  469. *buf = NULL;
  470. }
  471. static inline int prcmu_config_hotdog(u8 threshold)
  472. {
  473. return 0;
  474. }
  475. static inline int prcmu_config_hotmon(u8 low, u8 high)
  476. {
  477. return 0;
  478. }
  479. static inline int prcmu_start_temp_sense(u16 cycles32k)
  480. {
  481. return 0;
  482. }
  483. static inline int prcmu_stop_temp_sense(void)
  484. {
  485. return 0;
  486. }
  487. static inline u32 prcmu_read(unsigned int reg)
  488. {
  489. return 0;
  490. }
  491. static inline void prcmu_write(unsigned int reg, u32 value) {}
  492. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value) {}
  493. #endif
  494. static inline void prcmu_set(unsigned int reg, u32 bits)
  495. {
  496. prcmu_write_masked(reg, bits, bits);
  497. }
  498. static inline void prcmu_clear(unsigned int reg, u32 bits)
  499. {
  500. prcmu_write_masked(reg, bits, 0);
  501. }
  502. /* PRCMU QoS APE OPP class */
  503. #define PRCMU_QOS_APE_OPP 1
  504. #define PRCMU_QOS_DDR_OPP 2
  505. #define PRCMU_QOS_ARM_OPP 3
  506. #define PRCMU_QOS_DEFAULT_VALUE -1
  507. #ifdef CONFIG_DBX500_PRCMU_QOS_POWER
  508. unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
  509. void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
  510. void prcmu_qos_force_opp(int, s32);
  511. int prcmu_qos_requirement(int pm_qos_class);
  512. int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
  513. int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
  514. void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
  515. int prcmu_qos_add_notifier(int prcmu_qos_class,
  516. struct notifier_block *notifier);
  517. int prcmu_qos_remove_notifier(int prcmu_qos_class,
  518. struct notifier_block *notifier);
  519. #else
  520. static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
  521. {
  522. return 0;
  523. }
  524. static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
  525. static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
  526. static inline int prcmu_qos_requirement(int prcmu_qos_class)
  527. {
  528. return 0;
  529. }
  530. static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
  531. char *name, s32 value)
  532. {
  533. return 0;
  534. }
  535. static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
  536. char *name, s32 new_value)
  537. {
  538. return 0;
  539. }
  540. static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
  541. {
  542. }
  543. static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
  544. struct notifier_block *notifier)
  545. {
  546. return 0;
  547. }
  548. static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
  549. struct notifier_block *notifier)
  550. {
  551. return 0;
  552. }
  553. #endif
  554. #endif /* __MACH_PRCMU_H */