driver_chipcommon_pmu.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /*
  2. * Broadcom specific AMBA
  3. * ChipCommon Power Management Unit driver
  4. *
  5. * Copyright 2009, Michael Buesch <m@bues.ch>
  6. * Copyright 2007, Broadcom Corporation
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "bcma_private.h"
  11. #include <linux/bcma/bcma.h>
  12. static u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
  13. {
  14. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  15. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  16. return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  17. }
  18. void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, u32 value)
  19. {
  20. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  21. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  22. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
  23. }
  24. EXPORT_SYMBOL_GPL(bcma_chipco_pll_write);
  25. void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  26. u32 set)
  27. {
  28. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  29. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  30. bcma_cc_maskset32(cc, BCMA_CC_PLLCTL_DATA, mask, set);
  31. }
  32. EXPORT_SYMBOL_GPL(bcma_chipco_pll_maskset);
  33. void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
  34. u32 offset, u32 mask, u32 set)
  35. {
  36. bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
  37. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
  38. bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL_DATA, mask, set);
  39. }
  40. EXPORT_SYMBOL_GPL(bcma_chipco_chipctl_maskset);
  41. void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  42. u32 set)
  43. {
  44. bcma_cc_write32(cc, BCMA_CC_REGCTL_ADDR, offset);
  45. bcma_cc_read32(cc, BCMA_CC_REGCTL_ADDR);
  46. bcma_cc_maskset32(cc, BCMA_CC_REGCTL_DATA, mask, set);
  47. }
  48. EXPORT_SYMBOL_GPL(bcma_chipco_regctl_maskset);
  49. static void bcma_pmu_pll_init(struct bcma_drv_cc *cc)
  50. {
  51. struct bcma_bus *bus = cc->core->bus;
  52. switch (bus->chipinfo.id) {
  53. case 0x4313:
  54. case 0x4331:
  55. case 43224:
  56. case 43225:
  57. break;
  58. default:
  59. pr_err("PLL init unknown for device 0x%04X\n",
  60. bus->chipinfo.id);
  61. }
  62. }
  63. static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
  64. {
  65. struct bcma_bus *bus = cc->core->bus;
  66. u32 min_msk = 0, max_msk = 0;
  67. switch (bus->chipinfo.id) {
  68. case 0x4313:
  69. min_msk = 0x200D;
  70. max_msk = 0xFFFF;
  71. break;
  72. case 43224:
  73. case 43225:
  74. break;
  75. default:
  76. pr_err("PMU resource config unknown for device 0x%04X\n",
  77. bus->chipinfo.id);
  78. }
  79. /* Set the resource masks. */
  80. if (min_msk)
  81. bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
  82. if (max_msk)
  83. bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
  84. }
  85. void bcma_pmu_swreg_init(struct bcma_drv_cc *cc)
  86. {
  87. struct bcma_bus *bus = cc->core->bus;
  88. switch (bus->chipinfo.id) {
  89. case 0x4313:
  90. case 0x4331:
  91. case 43224:
  92. case 43225:
  93. break;
  94. default:
  95. pr_err("PMU switch/regulators init unknown for device "
  96. "0x%04X\n", bus->chipinfo.id);
  97. }
  98. }
  99. /* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
  100. void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
  101. {
  102. struct bcma_bus *bus = cc->core->bus;
  103. u32 val;
  104. val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
  105. if (enable) {
  106. val |= BCMA_CHIPCTL_4331_EXTPA_EN;
  107. if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
  108. val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  109. } else {
  110. val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
  111. val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  112. }
  113. bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
  114. }
  115. void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
  116. {
  117. struct bcma_bus *bus = cc->core->bus;
  118. switch (bus->chipinfo.id) {
  119. case 0x4313:
  120. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x7);
  121. break;
  122. case 0x4331:
  123. /* BCM4331 workaround is SPROM-related, we put it in sprom.c */
  124. break;
  125. case 43224:
  126. if (bus->chipinfo.rev == 0) {
  127. pr_err("Workarounds for 43224 rev 0 not fully "
  128. "implemented\n");
  129. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x00F000F0);
  130. } else {
  131. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0xF0);
  132. }
  133. break;
  134. case 43225:
  135. break;
  136. default:
  137. pr_err("Workarounds unknown for device 0x%04X\n",
  138. bus->chipinfo.id);
  139. }
  140. }
  141. void bcma_pmu_init(struct bcma_drv_cc *cc)
  142. {
  143. u32 pmucap;
  144. pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
  145. cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
  146. pr_debug("Found rev %u PMU (capabilities 0x%08X)\n", cc->pmu.rev,
  147. pmucap);
  148. if (cc->pmu.rev == 1)
  149. bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
  150. ~BCMA_CC_PMU_CTL_NOILPONW);
  151. else
  152. bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
  153. BCMA_CC_PMU_CTL_NOILPONW);
  154. if (cc->core->id.id == 0x4329 && cc->core->id.rev == 2)
  155. pr_err("Fix for 4329b0 bad LPOM state not implemented!\n");
  156. bcma_pmu_pll_init(cc);
  157. bcma_pmu_resources_init(cc);
  158. bcma_pmu_swreg_init(cc);
  159. bcma_pmu_workarounds(cc);
  160. }
  161. u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
  162. {
  163. struct bcma_bus *bus = cc->core->bus;
  164. switch (bus->chipinfo.id) {
  165. case 0x4716:
  166. case 0x4748:
  167. case 47162:
  168. case 0x4313:
  169. case 0x5357:
  170. case 0x4749:
  171. case 53572:
  172. /* always 20Mhz */
  173. return 20000 * 1000;
  174. case 0x5356:
  175. case 0x5300:
  176. /* always 25Mhz */
  177. return 25000 * 1000;
  178. default:
  179. pr_warn("No ALP clock specified for %04X device, "
  180. "pmu rev. %d, using default %d Hz\n",
  181. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
  182. }
  183. return BCMA_CC_PMU_ALP_CLOCK;
  184. }
  185. /* Find the output of the "m" pll divider given pll controls that start with
  186. * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
  187. */
  188. static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  189. {
  190. u32 tmp, div, ndiv, p1, p2, fc;
  191. struct bcma_bus *bus = cc->core->bus;
  192. BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
  193. BUG_ON(!m || m > 4);
  194. if (bus->chipinfo.id == 0x5357 || bus->chipinfo.id == 0x4749) {
  195. /* Detect failure in clock setting */
  196. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  197. if (tmp & 0x40000)
  198. return 133 * 1000000;
  199. }
  200. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
  201. p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
  202. p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
  203. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
  204. div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
  205. BCMA_CC_PPL_MDIV_MASK;
  206. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
  207. ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
  208. /* Do calculation in Mhz */
  209. fc = bcma_pmu_alp_clock(cc) / 1000000;
  210. fc = (p1 * ndiv * fc) / p2;
  211. /* Return clock in Hertz */
  212. return (fc / div) * 1000000;
  213. }
  214. /* query bus clock frequency for PMU-enabled chipcommon */
  215. u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
  216. {
  217. struct bcma_bus *bus = cc->core->bus;
  218. switch (bus->chipinfo.id) {
  219. case 0x4716:
  220. case 0x4748:
  221. case 47162:
  222. return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
  223. BCMA_CC_PMU5_MAINPLL_SSB);
  224. case 0x5356:
  225. return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
  226. BCMA_CC_PMU5_MAINPLL_SSB);
  227. case 0x5357:
  228. case 0x4749:
  229. return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
  230. BCMA_CC_PMU5_MAINPLL_SSB);
  231. case 0x5300:
  232. return bcma_pmu_clock(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
  233. BCMA_CC_PMU5_MAINPLL_SSB);
  234. case 53572:
  235. return 75000000;
  236. default:
  237. pr_warn("No backplane clock specified for %04X device, "
  238. "pmu rev. %d, using default %d Hz\n",
  239. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
  240. }
  241. return BCMA_CC_PMU_HT_CLOCK;
  242. }
  243. /* query cpu clock frequency for PMU-enabled chipcommon */
  244. u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
  245. {
  246. struct bcma_bus *bus = cc->core->bus;
  247. if (bus->chipinfo.id == 53572)
  248. return 300000000;
  249. if (cc->pmu.rev >= 5) {
  250. u32 pll;
  251. switch (bus->chipinfo.id) {
  252. case 0x5356:
  253. pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
  254. break;
  255. case 0x5357:
  256. case 0x4749:
  257. pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
  258. break;
  259. default:
  260. pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
  261. break;
  262. }
  263. /* TODO: if (bus->chipinfo.id == 0x5300)
  264. return si_4706_pmu_clock(sih, osh, cc, PMU4706_MAINPLL_PLL0, PMU5_MAINPLL_CPU); */
  265. return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
  266. }
  267. return bcma_pmu_get_clockcontrol(cc);
  268. }