mc13xxx-core.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. /*
  2. * Copyright 2009-2010 Pengutronix
  3. * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
  4. *
  5. * loosely based on an earlier driver that has
  6. * Copyright 2009 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it under
  9. * the terms of the GNU General Public License version 2 as published by the
  10. * Free Software Foundation.
  11. */
  12. #define DEBUG
  13. #define VERBOSE_DEBUG
  14. #include <linux/slab.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/mutex.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/spi/spi.h>
  20. #include <linux/mfd/core.h>
  21. #include <linux/mfd/mc13xxx.h>
  22. struct mc13xxx {
  23. struct spi_device *spidev;
  24. struct mutex lock;
  25. int irq;
  26. irq_handler_t irqhandler[MC13XXX_NUM_IRQ];
  27. void *irqdata[MC13XXX_NUM_IRQ];
  28. };
  29. struct mc13783 {
  30. struct mc13xxx mc13xxx;
  31. int adcflags;
  32. };
  33. struct mc13xxx *mc13783_to_mc13xxx(struct mc13783 *mc13783)
  34. {
  35. return &mc13783->mc13xxx;
  36. }
  37. EXPORT_SYMBOL(mc13783_to_mc13xxx);
  38. #define MC13XXX_IRQSTAT0 0
  39. #define MC13XXX_IRQSTAT0_ADCDONEI (1 << 0)
  40. #define MC13XXX_IRQSTAT0_ADCBISDONEI (1 << 1)
  41. #define MC13XXX_IRQSTAT0_TSI (1 << 2)
  42. #define MC13783_IRQSTAT0_WHIGHI (1 << 3)
  43. #define MC13783_IRQSTAT0_WLOWI (1 << 4)
  44. #define MC13XXX_IRQSTAT0_CHGDETI (1 << 6)
  45. #define MC13783_IRQSTAT0_CHGOVI (1 << 7)
  46. #define MC13XXX_IRQSTAT0_CHGREVI (1 << 8)
  47. #define MC13XXX_IRQSTAT0_CHGSHORTI (1 << 9)
  48. #define MC13XXX_IRQSTAT0_CCCVI (1 << 10)
  49. #define MC13XXX_IRQSTAT0_CHGCURRI (1 << 11)
  50. #define MC13XXX_IRQSTAT0_BPONI (1 << 12)
  51. #define MC13XXX_IRQSTAT0_LOBATLI (1 << 13)
  52. #define MC13XXX_IRQSTAT0_LOBATHI (1 << 14)
  53. #define MC13783_IRQSTAT0_UDPI (1 << 15)
  54. #define MC13783_IRQSTAT0_USBI (1 << 16)
  55. #define MC13783_IRQSTAT0_IDI (1 << 19)
  56. #define MC13783_IRQSTAT0_SE1I (1 << 21)
  57. #define MC13783_IRQSTAT0_CKDETI (1 << 22)
  58. #define MC13783_IRQSTAT0_UDMI (1 << 23)
  59. #define MC13XXX_IRQMASK0 1
  60. #define MC13XXX_IRQMASK0_ADCDONEM MC13XXX_IRQSTAT0_ADCDONEI
  61. #define MC13XXX_IRQMASK0_ADCBISDONEM MC13XXX_IRQSTAT0_ADCBISDONEI
  62. #define MC13XXX_IRQMASK0_TSM MC13XXX_IRQSTAT0_TSI
  63. #define MC13783_IRQMASK0_WHIGHM MC13783_IRQSTAT0_WHIGHI
  64. #define MC13783_IRQMASK0_WLOWM MC13783_IRQSTAT0_WLOWI
  65. #define MC13XXX_IRQMASK0_CHGDETM MC13XXX_IRQSTAT0_CHGDETI
  66. #define MC13783_IRQMASK0_CHGOVM MC13783_IRQSTAT0_CHGOVI
  67. #define MC13XXX_IRQMASK0_CHGREVM MC13XXX_IRQSTAT0_CHGREVI
  68. #define MC13XXX_IRQMASK0_CHGSHORTM MC13XXX_IRQSTAT0_CHGSHORTI
  69. #define MC13XXX_IRQMASK0_CCCVM MC13XXX_IRQSTAT0_CCCVI
  70. #define MC13XXX_IRQMASK0_CHGCURRM MC13XXX_IRQSTAT0_CHGCURRI
  71. #define MC13XXX_IRQMASK0_BPONM MC13XXX_IRQSTAT0_BPONI
  72. #define MC13XXX_IRQMASK0_LOBATLM MC13XXX_IRQSTAT0_LOBATLI
  73. #define MC13XXX_IRQMASK0_LOBATHM MC13XXX_IRQSTAT0_LOBATHI
  74. #define MC13783_IRQMASK0_UDPM MC13783_IRQSTAT0_UDPI
  75. #define MC13783_IRQMASK0_USBM MC13783_IRQSTAT0_USBI
  76. #define MC13783_IRQMASK0_IDM MC13783_IRQSTAT0_IDI
  77. #define MC13783_IRQMASK0_SE1M MC13783_IRQSTAT0_SE1I
  78. #define MC13783_IRQMASK0_CKDETM MC13783_IRQSTAT0_CKDETI
  79. #define MC13783_IRQMASK0_UDMM MC13783_IRQSTAT0_UDMI
  80. #define MC13XXX_IRQSTAT1 3
  81. #define MC13XXX_IRQSTAT1_1HZI (1 << 0)
  82. #define MC13XXX_IRQSTAT1_TODAI (1 << 1)
  83. #define MC13783_IRQSTAT1_ONOFD1I (1 << 3)
  84. #define MC13783_IRQSTAT1_ONOFD2I (1 << 4)
  85. #define MC13783_IRQSTAT1_ONOFD3I (1 << 5)
  86. #define MC13XXX_IRQSTAT1_SYSRSTI (1 << 6)
  87. #define MC13XXX_IRQSTAT1_RTCRSTI (1 << 7)
  88. #define MC13XXX_IRQSTAT1_PCI (1 << 8)
  89. #define MC13XXX_IRQSTAT1_WARMI (1 << 9)
  90. #define MC13XXX_IRQSTAT1_MEMHLDI (1 << 10)
  91. #define MC13783_IRQSTAT1_PWRRDYI (1 << 11)
  92. #define MC13XXX_IRQSTAT1_THWARNLI (1 << 12)
  93. #define MC13XXX_IRQSTAT1_THWARNHI (1 << 13)
  94. #define MC13XXX_IRQSTAT1_CLKI (1 << 14)
  95. #define MC13783_IRQSTAT1_SEMAFI (1 << 15)
  96. #define MC13783_IRQSTAT1_MC2BI (1 << 17)
  97. #define MC13783_IRQSTAT1_HSDETI (1 << 18)
  98. #define MC13783_IRQSTAT1_HSLI (1 << 19)
  99. #define MC13783_IRQSTAT1_ALSPTHI (1 << 20)
  100. #define MC13783_IRQSTAT1_AHSSHORTI (1 << 21)
  101. #define MC13XXX_IRQMASK1 4
  102. #define MC13XXX_IRQMASK1_1HZM MC13XXX_IRQSTAT1_1HZI
  103. #define MC13XXX_IRQMASK1_TODAM MC13XXX_IRQSTAT1_TODAI
  104. #define MC13783_IRQMASK1_ONOFD1M MC13783_IRQSTAT1_ONOFD1I
  105. #define MC13783_IRQMASK1_ONOFD2M MC13783_IRQSTAT1_ONOFD2I
  106. #define MC13783_IRQMASK1_ONOFD3M MC13783_IRQSTAT1_ONOFD3I
  107. #define MC13XXX_IRQMASK1_SYSRSTM MC13XXX_IRQSTAT1_SYSRSTI
  108. #define MC13XXX_IRQMASK1_RTCRSTM MC13XXX_IRQSTAT1_RTCRSTI
  109. #define MC13XXX_IRQMASK1_PCM MC13XXX_IRQSTAT1_PCI
  110. #define MC13XXX_IRQMASK1_WARMM MC13XXX_IRQSTAT1_WARMI
  111. #define MC13XXX_IRQMASK1_MEMHLDM MC13XXX_IRQSTAT1_MEMHLDI
  112. #define MC13783_IRQMASK1_PWRRDYM MC13783_IRQSTAT1_PWRRDYI
  113. #define MC13XXX_IRQMASK1_THWARNLM MC13XXX_IRQSTAT1_THWARNLI
  114. #define MC13XXX_IRQMASK1_THWARNHM MC13XXX_IRQSTAT1_THWARNHI
  115. #define MC13XXX_IRQMASK1_CLKM MC13XXX_IRQSTAT1_CLKI
  116. #define MC13783_IRQMASK1_SEMAFM MC13783_IRQSTAT1_SEMAFI
  117. #define MC13783_IRQMASK1_MC2BM MC13783_IRQSTAT1_MC2BI
  118. #define MC13783_IRQMASK1_HSDETM MC13783_IRQSTAT1_HSDETI
  119. #define MC13783_IRQMASK1_HSLM MC13783_IRQSTAT1_HSLI
  120. #define MC13783_IRQMASK1_ALSPTHM MC13783_IRQSTAT1_ALSPTHI
  121. #define MC13783_IRQMASK1_AHSSHORTM MC13783_IRQSTAT1_AHSSHORTI
  122. #define MC13XXX_REVISION 7
  123. #define MC13XXX_REVISION_REVMETAL (0x07 << 0)
  124. #define MC13XXX_REVISION_REVFULL (0x03 << 3)
  125. #define MC13XXX_REVISION_ICID (0x07 << 6)
  126. #define MC13XXX_REVISION_FIN (0x03 << 9)
  127. #define MC13XXX_REVISION_FAB (0x03 << 11)
  128. #define MC13XXX_REVISION_ICIDCODE (0x3f << 13)
  129. #define MC13783_ADC1 44
  130. #define MC13783_ADC1_ADEN (1 << 0)
  131. #define MC13783_ADC1_RAND (1 << 1)
  132. #define MC13783_ADC1_ADSEL (1 << 3)
  133. #define MC13783_ADC1_ASC (1 << 20)
  134. #define MC13783_ADC1_ADTRIGIGN (1 << 21)
  135. #define MC13783_ADC2 45
  136. #define MC13XXX_NUMREGS 0x3f
  137. void mc13xxx_lock(struct mc13xxx *mc13xxx)
  138. {
  139. if (!mutex_trylock(&mc13xxx->lock)) {
  140. dev_dbg(&mc13xxx->spidev->dev, "wait for %s from %pf\n",
  141. __func__, __builtin_return_address(0));
  142. mutex_lock(&mc13xxx->lock);
  143. }
  144. dev_dbg(&mc13xxx->spidev->dev, "%s from %pf\n",
  145. __func__, __builtin_return_address(0));
  146. }
  147. EXPORT_SYMBOL(mc13xxx_lock);
  148. void mc13xxx_unlock(struct mc13xxx *mc13xxx)
  149. {
  150. dev_dbg(&mc13xxx->spidev->dev, "%s from %pf\n",
  151. __func__, __builtin_return_address(0));
  152. mutex_unlock(&mc13xxx->lock);
  153. }
  154. EXPORT_SYMBOL(mc13xxx_unlock);
  155. #define MC13XXX_REGOFFSET_SHIFT 25
  156. int mc13xxx_reg_read(struct mc13xxx *mc13xxx, unsigned int offset, u32 *val)
  157. {
  158. struct spi_transfer t;
  159. struct spi_message m;
  160. int ret;
  161. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  162. if (offset > MC13XXX_NUMREGS)
  163. return -EINVAL;
  164. *val = offset << MC13XXX_REGOFFSET_SHIFT;
  165. memset(&t, 0, sizeof(t));
  166. t.tx_buf = val;
  167. t.rx_buf = val;
  168. t.len = sizeof(u32);
  169. spi_message_init(&m);
  170. spi_message_add_tail(&t, &m);
  171. ret = spi_sync(mc13xxx->spidev, &m);
  172. /* error in message.status implies error return from spi_sync */
  173. BUG_ON(!ret && m.status);
  174. if (ret)
  175. return ret;
  176. *val &= 0xffffff;
  177. dev_vdbg(&mc13xxx->spidev->dev, "[0x%02x] -> 0x%06x\n", offset, *val);
  178. return 0;
  179. }
  180. EXPORT_SYMBOL(mc13xxx_reg_read);
  181. int mc13xxx_reg_write(struct mc13xxx *mc13xxx, unsigned int offset, u32 val)
  182. {
  183. u32 buf;
  184. struct spi_transfer t;
  185. struct spi_message m;
  186. int ret;
  187. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  188. dev_vdbg(&mc13xxx->spidev->dev, "[0x%02x] <- 0x%06x\n", offset, val);
  189. if (offset > MC13XXX_NUMREGS || val > 0xffffff)
  190. return -EINVAL;
  191. buf = 1 << 31 | offset << MC13XXX_REGOFFSET_SHIFT | val;
  192. memset(&t, 0, sizeof(t));
  193. t.tx_buf = &buf;
  194. t.rx_buf = &buf;
  195. t.len = sizeof(u32);
  196. spi_message_init(&m);
  197. spi_message_add_tail(&t, &m);
  198. ret = spi_sync(mc13xxx->spidev, &m);
  199. BUG_ON(!ret && m.status);
  200. if (ret)
  201. return ret;
  202. return 0;
  203. }
  204. EXPORT_SYMBOL(mc13xxx_reg_write);
  205. int mc13xxx_reg_rmw(struct mc13xxx *mc13xxx, unsigned int offset,
  206. u32 mask, u32 val)
  207. {
  208. int ret;
  209. u32 valread;
  210. BUG_ON(val & ~mask);
  211. ret = mc13xxx_reg_read(mc13xxx, offset, &valread);
  212. if (ret)
  213. return ret;
  214. valread = (valread & ~mask) | val;
  215. return mc13xxx_reg_write(mc13xxx, offset, valread);
  216. }
  217. EXPORT_SYMBOL(mc13xxx_reg_rmw);
  218. int mc13xxx_irq_mask(struct mc13xxx *mc13xxx, int irq)
  219. {
  220. int ret;
  221. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  222. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  223. u32 mask;
  224. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  225. return -EINVAL;
  226. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  227. if (ret)
  228. return ret;
  229. if (mask & irqbit)
  230. /* already masked */
  231. return 0;
  232. return mc13xxx_reg_write(mc13xxx, offmask, mask | irqbit);
  233. }
  234. EXPORT_SYMBOL(mc13xxx_irq_mask);
  235. int mc13xxx_irq_unmask(struct mc13xxx *mc13xxx, int irq)
  236. {
  237. int ret;
  238. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  239. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  240. u32 mask;
  241. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  242. return -EINVAL;
  243. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  244. if (ret)
  245. return ret;
  246. if (!(mask & irqbit))
  247. /* already unmasked */
  248. return 0;
  249. return mc13xxx_reg_write(mc13xxx, offmask, mask & ~irqbit);
  250. }
  251. EXPORT_SYMBOL(mc13xxx_irq_unmask);
  252. int mc13xxx_irq_status(struct mc13xxx *mc13xxx, int irq,
  253. int *enabled, int *pending)
  254. {
  255. int ret;
  256. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  257. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  258. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  259. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  260. return -EINVAL;
  261. if (enabled) {
  262. u32 mask;
  263. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  264. if (ret)
  265. return ret;
  266. *enabled = mask & irqbit;
  267. }
  268. if (pending) {
  269. u32 stat;
  270. ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  271. if (ret)
  272. return ret;
  273. *pending = stat & irqbit;
  274. }
  275. return 0;
  276. }
  277. EXPORT_SYMBOL(mc13xxx_irq_status);
  278. int mc13xxx_irq_ack(struct mc13xxx *mc13xxx, int irq)
  279. {
  280. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  281. unsigned int val = 1 << (irq < 24 ? irq : irq - 24);
  282. BUG_ON(irq < 0 || irq >= MC13XXX_NUM_IRQ);
  283. return mc13xxx_reg_write(mc13xxx, offstat, val);
  284. }
  285. EXPORT_SYMBOL(mc13xxx_irq_ack);
  286. int mc13xxx_irq_request_nounmask(struct mc13xxx *mc13xxx, int irq,
  287. irq_handler_t handler, const char *name, void *dev)
  288. {
  289. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  290. BUG_ON(!handler);
  291. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  292. return -EINVAL;
  293. if (mc13xxx->irqhandler[irq])
  294. return -EBUSY;
  295. mc13xxx->irqhandler[irq] = handler;
  296. mc13xxx->irqdata[irq] = dev;
  297. return 0;
  298. }
  299. EXPORT_SYMBOL(mc13xxx_irq_request_nounmask);
  300. int mc13xxx_irq_request(struct mc13xxx *mc13xxx, int irq,
  301. irq_handler_t handler, const char *name, void *dev)
  302. {
  303. int ret;
  304. ret = mc13xxx_irq_request_nounmask(mc13xxx, irq, handler, name, dev);
  305. if (ret)
  306. return ret;
  307. ret = mc13xxx_irq_unmask(mc13xxx, irq);
  308. if (ret) {
  309. mc13xxx->irqhandler[irq] = NULL;
  310. mc13xxx->irqdata[irq] = NULL;
  311. return ret;
  312. }
  313. return 0;
  314. }
  315. EXPORT_SYMBOL(mc13xxx_irq_request);
  316. int mc13xxx_irq_free(struct mc13xxx *mc13xxx, int irq, void *dev)
  317. {
  318. int ret;
  319. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  320. if (irq < 0 || irq >= MC13XXX_NUM_IRQ || !mc13xxx->irqhandler[irq] ||
  321. mc13xxx->irqdata[irq] != dev)
  322. return -EINVAL;
  323. ret = mc13xxx_irq_mask(mc13xxx, irq);
  324. if (ret)
  325. return ret;
  326. mc13xxx->irqhandler[irq] = NULL;
  327. mc13xxx->irqdata[irq] = NULL;
  328. return 0;
  329. }
  330. EXPORT_SYMBOL(mc13xxx_irq_free);
  331. static inline irqreturn_t mc13xxx_irqhandler(struct mc13xxx *mc13xxx, int irq)
  332. {
  333. return mc13xxx->irqhandler[irq](irq, mc13xxx->irqdata[irq]);
  334. }
  335. /*
  336. * returns: number of handled irqs or negative error
  337. * locking: holds mc13xxx->lock
  338. */
  339. static int mc13xxx_irq_handle(struct mc13xxx *mc13xxx,
  340. unsigned int offstat, unsigned int offmask, int baseirq)
  341. {
  342. u32 stat, mask;
  343. int ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  344. int num_handled = 0;
  345. if (ret)
  346. return ret;
  347. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  348. if (ret)
  349. return ret;
  350. while (stat & ~mask) {
  351. int irq = __ffs(stat & ~mask);
  352. stat &= ~(1 << irq);
  353. if (likely(mc13xxx->irqhandler[baseirq + irq])) {
  354. irqreturn_t handled;
  355. handled = mc13xxx_irqhandler(mc13xxx, baseirq + irq);
  356. if (handled == IRQ_HANDLED)
  357. num_handled++;
  358. } else {
  359. dev_err(&mc13xxx->spidev->dev,
  360. "BUG: irq %u but no handler\n",
  361. baseirq + irq);
  362. mask |= 1 << irq;
  363. ret = mc13xxx_reg_write(mc13xxx, offmask, mask);
  364. }
  365. }
  366. return num_handled;
  367. }
  368. static irqreturn_t mc13xxx_irq_thread(int irq, void *data)
  369. {
  370. struct mc13xxx *mc13xxx = data;
  371. irqreturn_t ret;
  372. int handled = 0;
  373. mc13xxx_lock(mc13xxx);
  374. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT0,
  375. MC13XXX_IRQMASK0, 0);
  376. if (ret > 0)
  377. handled = 1;
  378. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT1,
  379. MC13XXX_IRQMASK1, 24);
  380. if (ret > 0)
  381. handled = 1;
  382. mc13xxx_unlock(mc13xxx);
  383. return IRQ_RETVAL(handled);
  384. }
  385. enum mc13xxx_id {
  386. MC13XXX_ID_MC13783,
  387. MC13XXX_ID_MC13892,
  388. MC13XXX_ID_INVALID,
  389. };
  390. const char *mc13xxx_chipname[] = {
  391. [MC13XXX_ID_MC13783] = "mc13783",
  392. [MC13XXX_ID_MC13892] = "mc13892",
  393. };
  394. #define maskval(reg, mask) (((reg) & (mask)) >> __ffs(mask))
  395. static int mc13xxx_identify(struct mc13xxx *mc13xxx, enum mc13xxx_id *id)
  396. {
  397. u32 icid;
  398. u32 revision;
  399. const char *name;
  400. int ret;
  401. ret = mc13xxx_reg_read(mc13xxx, 46, &icid);
  402. if (ret)
  403. return ret;
  404. icid = (icid >> 6) & 0x7;
  405. switch (icid) {
  406. case 2:
  407. *id = MC13XXX_ID_MC13783;
  408. name = "mc13783";
  409. break;
  410. case 7:
  411. *id = MC13XXX_ID_MC13892;
  412. name = "mc13892";
  413. break;
  414. default:
  415. *id = MC13XXX_ID_INVALID;
  416. break;
  417. }
  418. if (*id == MC13XXX_ID_MC13783 || *id == MC13XXX_ID_MC13892) {
  419. ret = mc13xxx_reg_read(mc13xxx, MC13XXX_REVISION, &revision);
  420. if (ret)
  421. return ret;
  422. dev_info(&mc13xxx->spidev->dev, "%s: rev: %d.%d, "
  423. "fin: %d, fab: %d, icid: %d/%d\n",
  424. mc13xxx_chipname[*id],
  425. maskval(revision, MC13XXX_REVISION_REVFULL),
  426. maskval(revision, MC13XXX_REVISION_REVMETAL),
  427. maskval(revision, MC13XXX_REVISION_FIN),
  428. maskval(revision, MC13XXX_REVISION_FAB),
  429. maskval(revision, MC13XXX_REVISION_ICID),
  430. maskval(revision, MC13XXX_REVISION_ICIDCODE));
  431. }
  432. if (*id != MC13XXX_ID_INVALID) {
  433. const struct spi_device_id *devid =
  434. spi_get_device_id(mc13xxx->spidev);
  435. if (!devid || devid->driver_data != *id)
  436. dev_warn(&mc13xxx->spidev->dev, "device id doesn't "
  437. "match auto detection!\n");
  438. }
  439. return 0;
  440. }
  441. static const char *mc13xxx_get_chipname(struct mc13xxx *mc13xxx)
  442. {
  443. const struct spi_device_id *devid =
  444. spi_get_device_id(mc13xxx->spidev);
  445. if (!devid)
  446. return NULL;
  447. return mc13xxx_chipname[devid->driver_data];
  448. }
  449. #include <linux/mfd/mc13783.h>
  450. int mc13xxx_get_flags(struct mc13xxx *mc13xxx)
  451. {
  452. struct mc13xxx_platform_data *pdata =
  453. dev_get_platdata(&mc13xxx->spidev->dev);
  454. return pdata->flags;
  455. }
  456. EXPORT_SYMBOL(mc13xxx_get_flags);
  457. #define MC13783_ADC1_CHAN0_SHIFT 5
  458. #define MC13783_ADC1_CHAN1_SHIFT 8
  459. struct mc13xxx_adcdone_data {
  460. struct mc13xxx *mc13xxx;
  461. struct completion done;
  462. };
  463. static irqreturn_t mc13783_handler_adcdone(int irq, void *data)
  464. {
  465. struct mc13xxx_adcdone_data *adcdone_data = data;
  466. mc13xxx_irq_ack(adcdone_data->mc13xxx, irq);
  467. complete_all(&adcdone_data->done);
  468. return IRQ_HANDLED;
  469. }
  470. #define MC13783_ADC_WORKING (1 << 0)
  471. int mc13783_adc_do_conversion(struct mc13783 *mc13783, unsigned int mode,
  472. unsigned int channel, unsigned int *sample)
  473. {
  474. struct mc13xxx *mc13xxx = &mc13783->mc13xxx;
  475. u32 adc0, adc1, old_adc0;
  476. int i, ret;
  477. struct mc13xxx_adcdone_data adcdone_data = {
  478. .mc13xxx = mc13xxx,
  479. };
  480. init_completion(&adcdone_data.done);
  481. dev_dbg(&mc13xxx->spidev->dev, "%s\n", __func__);
  482. mc13xxx_lock(mc13xxx);
  483. if (mc13783->adcflags & MC13783_ADC_WORKING) {
  484. ret = -EBUSY;
  485. goto out;
  486. }
  487. mc13783->adcflags |= MC13783_ADC_WORKING;
  488. mc13xxx_reg_read(mc13xxx, MC13783_ADC0, &old_adc0);
  489. adc0 = MC13783_ADC0_ADINC1 | MC13783_ADC0_ADINC2;
  490. adc1 = MC13783_ADC1_ADEN | MC13783_ADC1_ADTRIGIGN | MC13783_ADC1_ASC;
  491. if (channel > 7)
  492. adc1 |= MC13783_ADC1_ADSEL;
  493. switch (mode) {
  494. case MC13783_ADC_MODE_TS:
  495. adc0 |= MC13783_ADC0_ADREFEN | MC13783_ADC0_TSMOD0 |
  496. MC13783_ADC0_TSMOD1;
  497. adc1 |= 4 << MC13783_ADC1_CHAN1_SHIFT;
  498. break;
  499. case MC13783_ADC_MODE_SINGLE_CHAN:
  500. adc0 |= old_adc0 & MC13783_ADC0_TSMOD_MASK;
  501. adc1 |= (channel & 0x7) << MC13783_ADC1_CHAN0_SHIFT;
  502. adc1 |= MC13783_ADC1_RAND;
  503. break;
  504. case MC13783_ADC_MODE_MULT_CHAN:
  505. adc0 |= old_adc0 & MC13783_ADC0_TSMOD_MASK;
  506. adc1 |= 4 << MC13783_ADC1_CHAN1_SHIFT;
  507. break;
  508. default:
  509. mc13783_unlock(mc13783);
  510. return -EINVAL;
  511. }
  512. dev_dbg(&mc13783->mc13xxx.spidev->dev, "%s: request irq\n", __func__);
  513. mc13xxx_irq_request(mc13xxx, MC13783_IRQ_ADCDONE,
  514. mc13783_handler_adcdone, __func__, &adcdone_data);
  515. mc13xxx_irq_ack(mc13xxx, MC13783_IRQ_ADCDONE);
  516. mc13xxx_reg_write(mc13xxx, MC13783_ADC0, adc0);
  517. mc13xxx_reg_write(mc13xxx, MC13783_ADC1, adc1);
  518. mc13xxx_unlock(mc13xxx);
  519. ret = wait_for_completion_interruptible_timeout(&adcdone_data.done, HZ);
  520. if (!ret)
  521. ret = -ETIMEDOUT;
  522. mc13xxx_lock(mc13xxx);
  523. mc13xxx_irq_free(mc13xxx, MC13783_IRQ_ADCDONE, &adcdone_data);
  524. if (ret > 0)
  525. for (i = 0; i < 4; ++i) {
  526. ret = mc13xxx_reg_read(mc13xxx,
  527. MC13783_ADC2, &sample[i]);
  528. if (ret)
  529. break;
  530. }
  531. if (mode == MC13783_ADC_MODE_TS)
  532. /* restore TSMOD */
  533. mc13xxx_reg_write(mc13xxx, MC13783_ADC0, old_adc0);
  534. mc13783->adcflags &= ~MC13783_ADC_WORKING;
  535. out:
  536. mc13xxx_unlock(mc13xxx);
  537. return ret;
  538. }
  539. EXPORT_SYMBOL_GPL(mc13783_adc_do_conversion);
  540. static int mc13xxx_add_subdevice_pdata(struct mc13xxx *mc13xxx,
  541. const char *format, void *pdata, size_t pdata_size)
  542. {
  543. char buf[30];
  544. const char *name = mc13xxx_get_chipname(mc13xxx);
  545. struct mfd_cell cell = {
  546. .platform_data = pdata,
  547. .data_size = pdata_size,
  548. };
  549. /* there is no asnprintf in the kernel :-( */
  550. if (snprintf(buf, sizeof(buf), format, name) > sizeof(buf))
  551. return -E2BIG;
  552. cell.name = kmemdup(buf, strlen(buf) + 1, GFP_KERNEL);
  553. if (!cell.name)
  554. return -ENOMEM;
  555. return mfd_add_devices(&mc13xxx->spidev->dev, -1, &cell, 1, NULL, 0);
  556. }
  557. static int mc13xxx_add_subdevice(struct mc13xxx *mc13xxx, const char *format)
  558. {
  559. return mc13xxx_add_subdevice_pdata(mc13xxx, format, NULL, 0);
  560. }
  561. static int mc13xxx_probe(struct spi_device *spi)
  562. {
  563. struct mc13xxx *mc13xxx;
  564. struct mc13xxx_platform_data *pdata = dev_get_platdata(&spi->dev);
  565. enum mc13xxx_id id;
  566. int ret;
  567. mc13xxx = kzalloc(sizeof(*mc13xxx), GFP_KERNEL);
  568. if (!mc13xxx)
  569. return -ENOMEM;
  570. dev_set_drvdata(&spi->dev, mc13xxx);
  571. spi->mode = SPI_MODE_0 | SPI_CS_HIGH;
  572. spi->bits_per_word = 32;
  573. spi_setup(spi);
  574. mc13xxx->spidev = spi;
  575. mutex_init(&mc13xxx->lock);
  576. mc13xxx_lock(mc13xxx);
  577. ret = mc13xxx_identify(mc13xxx, &id);
  578. if (ret || id == MC13XXX_ID_INVALID)
  579. goto err_revision;
  580. /* mask all irqs */
  581. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK0, 0x00ffffff);
  582. if (ret)
  583. goto err_mask;
  584. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK1, 0x00ffffff);
  585. if (ret)
  586. goto err_mask;
  587. ret = request_threaded_irq(spi->irq, NULL, mc13xxx_irq_thread,
  588. IRQF_ONESHOT | IRQF_TRIGGER_HIGH, "mc13xxx", mc13xxx);
  589. if (ret) {
  590. err_mask:
  591. err_revision:
  592. mutex_unlock(&mc13xxx->lock);
  593. dev_set_drvdata(&spi->dev, NULL);
  594. kfree(mc13xxx);
  595. return ret;
  596. }
  597. mc13xxx_unlock(mc13xxx);
  598. if (pdata->flags & MC13XXX_USE_ADC)
  599. mc13xxx_add_subdevice(mc13xxx, "%s-adc");
  600. if (pdata->flags & MC13XXX_USE_CODEC)
  601. mc13xxx_add_subdevice(mc13xxx, "%s-codec");
  602. if (pdata->flags & MC13XXX_USE_REGULATOR) {
  603. struct mc13xxx_regulator_platform_data regulator_pdata = {
  604. .num_regulators = pdata->num_regulators,
  605. .regulators = pdata->regulators,
  606. };
  607. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-regulator",
  608. &regulator_pdata, sizeof(regulator_pdata));
  609. }
  610. if (pdata->flags & MC13XXX_USE_RTC)
  611. mc13xxx_add_subdevice(mc13xxx, "%s-rtc");
  612. if (pdata->flags & MC13XXX_USE_TOUCHSCREEN)
  613. mc13xxx_add_subdevice(mc13xxx, "%s-ts");
  614. if (pdata->flags & MC13XXX_USE_LED) {
  615. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-led",
  616. pdata->leds, sizeof(*pdata->leds));
  617. }
  618. return 0;
  619. }
  620. static int __devexit mc13xxx_remove(struct spi_device *spi)
  621. {
  622. struct mc13xxx *mc13xxx = dev_get_drvdata(&spi->dev);
  623. free_irq(mc13xxx->spidev->irq, mc13xxx);
  624. mfd_remove_devices(&spi->dev);
  625. return 0;
  626. }
  627. static const struct spi_device_id mc13xxx_device_id[] = {
  628. {
  629. .name = "mc13783",
  630. .driver_data = MC13XXX_ID_MC13783,
  631. }, {
  632. .name = "mc13892",
  633. .driver_data = MC13XXX_ID_MC13892,
  634. }, {
  635. /* sentinel */
  636. }
  637. };
  638. static struct spi_driver mc13xxx_driver = {
  639. .id_table = mc13xxx_device_id,
  640. .driver = {
  641. .name = "mc13xxx",
  642. .bus = &spi_bus_type,
  643. .owner = THIS_MODULE,
  644. },
  645. .probe = mc13xxx_probe,
  646. .remove = __devexit_p(mc13xxx_remove),
  647. };
  648. static int __init mc13xxx_init(void)
  649. {
  650. return spi_register_driver(&mc13xxx_driver);
  651. }
  652. subsys_initcall(mc13xxx_init);
  653. static void __exit mc13xxx_exit(void)
  654. {
  655. spi_unregister_driver(&mc13xxx_driver);
  656. }
  657. module_exit(mc13xxx_exit);
  658. MODULE_DESCRIPTION("Core driver for Freescale MC13XXX PMIC");
  659. MODULE_AUTHOR("Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>");
  660. MODULE_LICENSE("GPL v2");