pata_cs5530.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * pata-cs5530.c - CS5530 PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * based upon cs5530.c by Mark Lord.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. * Loosely based on the piix & svwks drivers.
  22. *
  23. * Documentation:
  24. * Available from AMD web site.
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/init.h>
  30. #include <linux/blkdev.h>
  31. #include <linux/delay.h>
  32. #include <scsi/scsi_host.h>
  33. #include <linux/libata.h>
  34. #include <linux/dmi.h>
  35. #define DRV_NAME "pata_cs5530"
  36. #define DRV_VERSION "0.7.1"
  37. /**
  38. * cs5530_set_piomode - PIO setup
  39. * @ap: ATA interface
  40. * @adev: device on the interface
  41. *
  42. * Set our PIO requirements. This is fairly simple on the CS5530
  43. * chips.
  44. */
  45. static void cs5530_set_piomode(struct ata_port *ap, struct ata_device *adev)
  46. {
  47. static const unsigned int cs5530_pio_timings[2][5] = {
  48. {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
  49. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
  50. };
  51. unsigned long base = ( ap->ioaddr.bmdma_addr & ~0x0F) + 0x20 + 0x10 * ap->port_no;
  52. u32 tuning;
  53. int format;
  54. /* Find out which table to use */
  55. tuning = inl(base + 0x04);
  56. format = (tuning & 0x80000000UL) ? 1 : 0;
  57. /* Now load the right timing register */
  58. if (adev->devno)
  59. base += 0x08;
  60. outl(cs5530_pio_timings[format][adev->pio_mode - XFER_PIO_0], base);
  61. }
  62. /**
  63. * cs5530_set_dmamode - DMA timing setup
  64. * @ap: ATA interface
  65. * @adev: Device being configured
  66. *
  67. * We cannot mix MWDMA and UDMA without reloading timings each switch
  68. * master to slave. We track the last DMA setup in order to minimise
  69. * reloads.
  70. */
  71. static void cs5530_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  72. {
  73. unsigned long base = ( ap->ioaddr.bmdma_addr & ~0x0F) + 0x20 + 0x10 * ap->port_no;
  74. u32 tuning, timing = 0;
  75. u8 reg;
  76. /* Find out which table to use */
  77. tuning = inl(base + 0x04);
  78. switch(adev->dma_mode) {
  79. case XFER_UDMA_0:
  80. timing = 0x00921250;break;
  81. case XFER_UDMA_1:
  82. timing = 0x00911140;break;
  83. case XFER_UDMA_2:
  84. timing = 0x00911030;break;
  85. case XFER_MW_DMA_0:
  86. timing = 0x00077771;break;
  87. case XFER_MW_DMA_1:
  88. timing = 0x00012121;break;
  89. case XFER_MW_DMA_2:
  90. timing = 0x00002020;break;
  91. default:
  92. BUG();
  93. }
  94. /* Merge in the PIO format bit */
  95. timing |= (tuning & 0x80000000UL);
  96. if (adev->devno == 0) /* Master */
  97. outl(timing, base + 0x04);
  98. else {
  99. if (timing & 0x00100000)
  100. tuning |= 0x00100000; /* UDMA for both */
  101. else
  102. tuning &= ~0x00100000; /* MWDMA for both */
  103. outl(tuning, base + 0x04);
  104. outl(timing, base + 0x0C);
  105. }
  106. /* Set the DMA capable bit in the BMDMA area */
  107. reg = inb(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  108. reg |= (1 << (5 + adev->devno));
  109. outb(reg, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  110. /* Remember the last DMA setup we did */
  111. ap->private_data = adev;
  112. }
  113. /**
  114. * cs5530_qc_issue_prot - command issue
  115. * @qc: command pending
  116. *
  117. * Called when the libata layer is about to issue a command. We wrap
  118. * this interface so that we can load the correct ATA timings if
  119. * neccessary. Specifically we have a problem that there is only
  120. * one MWDMA/UDMA bit.
  121. */
  122. static unsigned int cs5530_qc_issue_prot(struct ata_queued_cmd *qc)
  123. {
  124. struct ata_port *ap = qc->ap;
  125. struct ata_device *adev = qc->dev;
  126. struct ata_device *prev = ap->private_data;
  127. /* See if the DMA settings could be wrong */
  128. if (adev->dma_mode != 0 && adev != prev && prev != NULL) {
  129. /* Maybe, but do the channels match MWDMA/UDMA ? */
  130. if ((adev->dma_mode >= XFER_UDMA_0 && prev->dma_mode < XFER_UDMA_0) ||
  131. (adev->dma_mode < XFER_UDMA_0 && prev->dma_mode >= XFER_UDMA_0))
  132. /* Switch the mode bits */
  133. cs5530_set_dmamode(ap, adev);
  134. }
  135. return ata_qc_issue_prot(qc);
  136. }
  137. static int cs5530_pre_reset(struct ata_port *ap)
  138. {
  139. ap->cbl = ATA_CBL_PATA40;
  140. return ata_std_prereset(ap);
  141. }
  142. static void cs5530_error_handler(struct ata_port *ap)
  143. {
  144. return ata_bmdma_drive_eh(ap, cs5530_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  145. }
  146. static struct scsi_host_template cs5530_sht = {
  147. .module = THIS_MODULE,
  148. .name = DRV_NAME,
  149. .ioctl = ata_scsi_ioctl,
  150. .queuecommand = ata_scsi_queuecmd,
  151. .can_queue = ATA_DEF_QUEUE,
  152. .this_id = ATA_SHT_THIS_ID,
  153. .sg_tablesize = LIBATA_MAX_PRD,
  154. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  155. .emulated = ATA_SHT_EMULATED,
  156. .use_clustering = ATA_SHT_USE_CLUSTERING,
  157. .proc_name = DRV_NAME,
  158. .dma_boundary = ATA_DMA_BOUNDARY,
  159. .slave_configure = ata_scsi_slave_config,
  160. .slave_destroy = ata_scsi_slave_destroy,
  161. .bios_param = ata_std_bios_param,
  162. .resume = ata_scsi_device_resume,
  163. .suspend = ata_scsi_device_suspend,
  164. };
  165. static struct ata_port_operations cs5530_port_ops = {
  166. .port_disable = ata_port_disable,
  167. .set_piomode = cs5530_set_piomode,
  168. .set_dmamode = cs5530_set_dmamode,
  169. .mode_filter = ata_pci_default_filter,
  170. .tf_load = ata_tf_load,
  171. .tf_read = ata_tf_read,
  172. .check_status = ata_check_status,
  173. .exec_command = ata_exec_command,
  174. .dev_select = ata_std_dev_select,
  175. .bmdma_setup = ata_bmdma_setup,
  176. .bmdma_start = ata_bmdma_start,
  177. .bmdma_stop = ata_bmdma_stop,
  178. .bmdma_status = ata_bmdma_status,
  179. .freeze = ata_bmdma_freeze,
  180. .thaw = ata_bmdma_thaw,
  181. .error_handler = cs5530_error_handler,
  182. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  183. .qc_prep = ata_qc_prep,
  184. .qc_issue = cs5530_qc_issue_prot,
  185. .data_xfer = ata_pio_data_xfer,
  186. .irq_handler = ata_interrupt,
  187. .irq_clear = ata_bmdma_irq_clear,
  188. .port_start = ata_port_start,
  189. .port_stop = ata_port_stop,
  190. .host_stop = ata_host_stop
  191. };
  192. static struct dmi_system_id palmax_dmi_table[] = {
  193. {
  194. .ident = "Palmax PD1100",
  195. .matches = {
  196. DMI_MATCH(DMI_SYS_VENDOR, "Cyrix"),
  197. DMI_MATCH(DMI_PRODUCT_NAME, "Caddis"),
  198. },
  199. },
  200. { }
  201. };
  202. static int cs5530_is_palmax(void)
  203. {
  204. if (dmi_check_system(palmax_dmi_table)) {
  205. printk(KERN_INFO "Palmax PD1100: Disabling DMA on docking port.\n");
  206. return 1;
  207. }
  208. return 0;
  209. }
  210. /**
  211. * cs5530_init_chip - Chipset init
  212. *
  213. * Perform the chip initialisation work that is shared between both
  214. * setup and resume paths
  215. */
  216. static int cs5530_init_chip(void)
  217. {
  218. struct pci_dev *master_0 = NULL, *cs5530_0 = NULL, *dev = NULL;
  219. while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
  220. switch (dev->device) {
  221. case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
  222. master_0 = pci_dev_get(dev);
  223. break;
  224. case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
  225. cs5530_0 = pci_dev_get(dev);
  226. break;
  227. }
  228. }
  229. if (!master_0) {
  230. printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
  231. goto fail_put;
  232. }
  233. if (!cs5530_0) {
  234. printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
  235. goto fail_put;
  236. }
  237. pci_set_master(cs5530_0);
  238. pci_set_mwi(cs5530_0);
  239. /*
  240. * Set PCI CacheLineSize to 16-bytes:
  241. * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
  242. *
  243. * Note: This value is constant because the 5530 is only a Geode companion
  244. */
  245. pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
  246. /*
  247. * Disable trapping of UDMA register accesses (Win98 hack):
  248. * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
  249. */
  250. pci_write_config_word(cs5530_0, 0xd0, 0x5006);
  251. /*
  252. * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
  253. * The other settings are what is necessary to get the register
  254. * into a sane state for IDE DMA operation.
  255. */
  256. pci_write_config_byte(master_0, 0x40, 0x1e);
  257. /*
  258. * Set max PCI burst size (16-bytes seems to work best):
  259. * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
  260. * all others: clear bit-1 at 0x41, and do:
  261. * 128bytes: OR 0x00 at 0x41
  262. * 256bytes: OR 0x04 at 0x41
  263. * 512bytes: OR 0x08 at 0x41
  264. * 1024bytes: OR 0x0c at 0x41
  265. */
  266. pci_write_config_byte(master_0, 0x41, 0x14);
  267. /*
  268. * These settings are necessary to get the chip
  269. * into a sane state for IDE DMA operation.
  270. */
  271. pci_write_config_byte(master_0, 0x42, 0x00);
  272. pci_write_config_byte(master_0, 0x43, 0xc1);
  273. pci_dev_put(master_0);
  274. pci_dev_put(cs5530_0);
  275. return 0;
  276. fail_put:
  277. if (master_0)
  278. pci_dev_put(master_0);
  279. if (cs5530_0)
  280. pci_dev_put(cs5530_0);
  281. return -ENODEV;
  282. }
  283. /**
  284. * cs5530_init_one - Initialise a CS5530
  285. * @dev: PCI device
  286. * @id: Entry in match table
  287. *
  288. * Install a driver for the newly found CS5530 companion chip. Most of
  289. * this is just housekeeping. We have to set the chip up correctly and
  290. * turn off various bits of emulation magic.
  291. */
  292. static int cs5530_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  293. {
  294. static struct ata_port_info info = {
  295. .sht = &cs5530_sht,
  296. .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
  297. .pio_mask = 0x1f,
  298. .mwdma_mask = 0x07,
  299. .udma_mask = 0x07,
  300. .port_ops = &cs5530_port_ops
  301. };
  302. /* The docking connector doesn't do UDMA, and it seems not MWDMA */
  303. static struct ata_port_info info_palmax_secondary = {
  304. .sht = &cs5530_sht,
  305. .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
  306. .pio_mask = 0x1f,
  307. .port_ops = &cs5530_port_ops
  308. };
  309. static struct ata_port_info *port_info[2] = { &info, &info };
  310. /* Chip initialisation */
  311. if (cs5530_init_chip())
  312. return -ENODEV;
  313. if (cs5530_is_palmax())
  314. port_info[1] = &info_palmax_secondary;
  315. /* Now kick off ATA set up */
  316. return ata_pci_init_one(pdev, port_info, 2);
  317. }
  318. static int cs5530_reinit_one(struct pci_dev *pdev)
  319. {
  320. /* If we fail on resume we are doomed */
  321. if (cs5530_init_chip())
  322. BUG();
  323. return ata_pci_device_resume(pdev);
  324. }
  325. static const struct pci_device_id cs5530[] = {
  326. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), },
  327. { },
  328. };
  329. static struct pci_driver cs5530_pci_driver = {
  330. .name = DRV_NAME,
  331. .id_table = cs5530,
  332. .probe = cs5530_init_one,
  333. .remove = ata_pci_remove_one,
  334. .suspend = ata_pci_device_suspend,
  335. .resume = cs5530_reinit_one,
  336. };
  337. static int __init cs5530_init(void)
  338. {
  339. return pci_register_driver(&cs5530_pci_driver);
  340. }
  341. static void __exit cs5530_exit(void)
  342. {
  343. pci_unregister_driver(&cs5530_pci_driver);
  344. }
  345. MODULE_AUTHOR("Alan Cox");
  346. MODULE_DESCRIPTION("low-level driver for the Cyrix/NS/AMD 5530");
  347. MODULE_LICENSE("GPL");
  348. MODULE_DEVICE_TABLE(pci, cs5530);
  349. MODULE_VERSION(DRV_VERSION);
  350. module_init(cs5530_init);
  351. module_exit(cs5530_exit);