lpc_sch.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * lpc_sch.c - LPC interface for Intel Poulsbo SCH
  3. *
  4. * LPC bridge function of the Intel SCH contains many other
  5. * functional units, such as Interrupt controllers, Timers,
  6. * Power Management, System Management, GPIO, RTC, and LPC
  7. * Configuration Registers.
  8. *
  9. * Copyright (c) 2010 CompuLab Ltd
  10. * Author: Denis Turischev <denis@compulab.co.il>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License 2 as published
  14. * by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/errno.h>
  29. #include <linux/acpi.h>
  30. #include <linux/pci.h>
  31. #include <linux/mfd/core.h>
  32. #define SMBASE 0x40
  33. #define SMBUS_IO_SIZE 64
  34. #define GPIOBASE 0x44
  35. #define GPIO_IO_SIZE 64
  36. #define GPIO_IO_SIZE_CENTERTON 128
  37. #define WDTBASE 0x84
  38. #define WDT_IO_SIZE 64
  39. static struct resource smbus_sch_resource = {
  40. .flags = IORESOURCE_IO,
  41. };
  42. static struct resource gpio_sch_resource = {
  43. .flags = IORESOURCE_IO,
  44. };
  45. static struct resource wdt_sch_resource = {
  46. .flags = IORESOURCE_IO,
  47. };
  48. static struct mfd_cell lpc_sch_cells[3];
  49. static struct mfd_cell isch_smbus_cell = {
  50. .name = "isch_smbus",
  51. .num_resources = 1,
  52. .resources = &smbus_sch_resource,
  53. .ignore_resource_conflicts = true,
  54. };
  55. static struct mfd_cell sch_gpio_cell = {
  56. .name = "sch_gpio",
  57. .num_resources = 1,
  58. .resources = &gpio_sch_resource,
  59. .ignore_resource_conflicts = true,
  60. };
  61. static struct mfd_cell wdt_sch_cell = {
  62. .name = "ie6xx_wdt",
  63. .num_resources = 1,
  64. .resources = &wdt_sch_resource,
  65. .ignore_resource_conflicts = true,
  66. };
  67. static DEFINE_PCI_DEVICE_TABLE(lpc_sch_ids) = {
  68. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_LPC) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ITC_LPC) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CENTERTON_ILB) },
  71. { 0, }
  72. };
  73. MODULE_DEVICE_TABLE(pci, lpc_sch_ids);
  74. static int lpc_sch_probe(struct pci_dev *dev,
  75. const struct pci_device_id *id)
  76. {
  77. unsigned int base_addr_cfg;
  78. unsigned short base_addr;
  79. int i, cells = 0;
  80. int ret;
  81. pci_read_config_dword(dev, SMBASE, &base_addr_cfg);
  82. base_addr = 0;
  83. if (!(base_addr_cfg & (1 << 31)))
  84. dev_warn(&dev->dev, "Decode of the SMBus I/O range disabled\n");
  85. else
  86. base_addr = (unsigned short)base_addr_cfg;
  87. if (base_addr == 0) {
  88. dev_warn(&dev->dev, "I/O space for SMBus uninitialized\n");
  89. } else {
  90. lpc_sch_cells[cells++] = isch_smbus_cell;
  91. smbus_sch_resource.start = base_addr;
  92. smbus_sch_resource.end = base_addr + SMBUS_IO_SIZE - 1;
  93. }
  94. pci_read_config_dword(dev, GPIOBASE, &base_addr_cfg);
  95. base_addr = 0;
  96. if (!(base_addr_cfg & (1 << 31)))
  97. dev_warn(&dev->dev, "Decode of the GPIO I/O range disabled\n");
  98. else
  99. base_addr = (unsigned short)base_addr_cfg;
  100. if (base_addr == 0) {
  101. dev_warn(&dev->dev, "I/O space for GPIO uninitialized\n");
  102. } else {
  103. lpc_sch_cells[cells++] = sch_gpio_cell;
  104. gpio_sch_resource.start = base_addr;
  105. if (id->device == PCI_DEVICE_ID_INTEL_CENTERTON_ILB)
  106. gpio_sch_resource.end = base_addr + GPIO_IO_SIZE_CENTERTON - 1;
  107. else
  108. gpio_sch_resource.end = base_addr + GPIO_IO_SIZE - 1;
  109. }
  110. if (id->device == PCI_DEVICE_ID_INTEL_ITC_LPC
  111. || id->device == PCI_DEVICE_ID_INTEL_CENTERTON_ILB) {
  112. pci_read_config_dword(dev, WDTBASE, &base_addr_cfg);
  113. base_addr = 0;
  114. if (!(base_addr_cfg & (1 << 31)))
  115. dev_warn(&dev->dev, "Decode of the WDT I/O range disabled\n");
  116. else
  117. base_addr = (unsigned short)base_addr_cfg;
  118. if (base_addr == 0)
  119. dev_warn(&dev->dev, "I/O space for WDT uninitialized\n");
  120. else {
  121. lpc_sch_cells[cells++] = wdt_sch_cell;
  122. wdt_sch_resource.start = base_addr;
  123. wdt_sch_resource.end = base_addr + WDT_IO_SIZE - 1;
  124. }
  125. }
  126. if (WARN_ON(cells > ARRAY_SIZE(lpc_sch_cells))) {
  127. dev_err(&dev->dev, "Cell count exceeds array size");
  128. return -ENODEV;
  129. }
  130. if (cells == 0) {
  131. dev_err(&dev->dev, "All decode registers disabled.\n");
  132. return -ENODEV;
  133. }
  134. for (i = 0; i < cells; i++)
  135. lpc_sch_cells[i].id = id->device;
  136. ret = mfd_add_devices(&dev->dev, 0, lpc_sch_cells, cells, NULL, 0, NULL);
  137. if (ret)
  138. mfd_remove_devices(&dev->dev);
  139. return ret;
  140. }
  141. static void lpc_sch_remove(struct pci_dev *dev)
  142. {
  143. mfd_remove_devices(&dev->dev);
  144. }
  145. static struct pci_driver lpc_sch_driver = {
  146. .name = "lpc_sch",
  147. .id_table = lpc_sch_ids,
  148. .probe = lpc_sch_probe,
  149. .remove = lpc_sch_remove,
  150. };
  151. module_pci_driver(lpc_sch_driver);
  152. MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
  153. MODULE_DESCRIPTION("LPC interface for Intel Poulsbo SCH");
  154. MODULE_LICENSE("GPL");