emulate.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  71. #define SrcMask (0xf<<4)
  72. /* Generic ModRM decode. */
  73. #define ModRM (1<<8)
  74. /* Destination is only written; never read. */
  75. #define Mov (1<<9)
  76. #define BitOp (1<<10)
  77. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  78. #define String (1<<12) /* String instruction (rep capable) */
  79. #define Stack (1<<13) /* Stack instruction (push/pop) */
  80. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  81. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  82. /* Misc flags */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. int (*execute)(struct x86_emulate_ctxt *ctxt);
  108. struct opcode *group;
  109. struct group_dual *gdual;
  110. } u;
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. /* EFLAGS bit definitions. */
  117. #define EFLG_ID (1<<21)
  118. #define EFLG_VIP (1<<20)
  119. #define EFLG_VIF (1<<19)
  120. #define EFLG_AC (1<<18)
  121. #define EFLG_VM (1<<17)
  122. #define EFLG_RF (1<<16)
  123. #define EFLG_IOPL (3<<12)
  124. #define EFLG_NT (1<<14)
  125. #define EFLG_OF (1<<11)
  126. #define EFLG_DF (1<<10)
  127. #define EFLG_IF (1<<9)
  128. #define EFLG_TF (1<<8)
  129. #define EFLG_SF (1<<7)
  130. #define EFLG_ZF (1<<6)
  131. #define EFLG_AF (1<<4)
  132. #define EFLG_PF (1<<2)
  133. #define EFLG_CF (1<<0)
  134. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  135. #define EFLG_RESERVED_ONE_MASK 2
  136. /*
  137. * Instruction emulation:
  138. * Most instructions are emulated directly via a fragment of inline assembly
  139. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  140. * any modified flags.
  141. */
  142. #if defined(CONFIG_X86_64)
  143. #define _LO32 "k" /* force 32-bit operand */
  144. #define _STK "%%rsp" /* stack pointer */
  145. #elif defined(__i386__)
  146. #define _LO32 "" /* force 32-bit operand */
  147. #define _STK "%%esp" /* stack pointer */
  148. #endif
  149. /*
  150. * These EFLAGS bits are restored from saved value during emulation, and
  151. * any changes are written back to the saved value after emulation.
  152. */
  153. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  154. /* Before executing instruction: restore necessary bits in EFLAGS. */
  155. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  156. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  157. "movl %"_sav",%"_LO32 _tmp"; " \
  158. "push %"_tmp"; " \
  159. "push %"_tmp"; " \
  160. "movl %"_msk",%"_LO32 _tmp"; " \
  161. "andl %"_LO32 _tmp",("_STK"); " \
  162. "pushf; " \
  163. "notl %"_LO32 _tmp"; " \
  164. "andl %"_LO32 _tmp",("_STK"); " \
  165. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  166. "pop %"_tmp"; " \
  167. "orl %"_LO32 _tmp",("_STK"); " \
  168. "popf; " \
  169. "pop %"_sav"; "
  170. /* After executing instruction: write-back necessary bits in EFLAGS. */
  171. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  172. /* _sav |= EFLAGS & _msk; */ \
  173. "pushf; " \
  174. "pop %"_tmp"; " \
  175. "andl %"_msk",%"_LO32 _tmp"; " \
  176. "orl %"_LO32 _tmp",%"_sav"; "
  177. #ifdef CONFIG_X86_64
  178. #define ON64(x) x
  179. #else
  180. #define ON64(x)
  181. #endif
  182. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  183. do { \
  184. __asm__ __volatile__ ( \
  185. _PRE_EFLAGS("0", "4", "2") \
  186. _op _suffix " %"_x"3,%1; " \
  187. _POST_EFLAGS("0", "4", "2") \
  188. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  189. "=&r" (_tmp) \
  190. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  191. } while (0)
  192. /* Raw emulation: instruction has two explicit operands. */
  193. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  194. do { \
  195. unsigned long _tmp; \
  196. \
  197. switch ((_dst).bytes) { \
  198. case 2: \
  199. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  200. break; \
  201. case 4: \
  202. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  203. break; \
  204. case 8: \
  205. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  206. break; \
  207. } \
  208. } while (0)
  209. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  210. do { \
  211. unsigned long _tmp; \
  212. switch ((_dst).bytes) { \
  213. case 1: \
  214. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  215. break; \
  216. default: \
  217. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  218. _wx, _wy, _lx, _ly, _qx, _qy); \
  219. break; \
  220. } \
  221. } while (0)
  222. /* Source operand is byte-sized and may be restricted to just %cl. */
  223. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "c", "b", "c", "b", "c", "b", "c")
  226. /* Source operand is byte, word, long or quad sized. */
  227. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  228. __emulate_2op(_op, _src, _dst, _eflags, \
  229. "b", "q", "w", "r", _LO32, "r", "", "r")
  230. /* Source operand is word, long or quad sized. */
  231. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  232. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  233. "w", "r", _LO32, "r", "", "r")
  234. /* Instruction has three operands and one operand is stored in ECX register */
  235. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  236. do { \
  237. unsigned long _tmp; \
  238. _type _clv = (_cl).val; \
  239. _type _srcv = (_src).val; \
  240. _type _dstv = (_dst).val; \
  241. \
  242. __asm__ __volatile__ ( \
  243. _PRE_EFLAGS("0", "5", "2") \
  244. _op _suffix " %4,%1 \n" \
  245. _POST_EFLAGS("0", "5", "2") \
  246. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  247. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  248. ); \
  249. \
  250. (_cl).val = (unsigned long) _clv; \
  251. (_src).val = (unsigned long) _srcv; \
  252. (_dst).val = (unsigned long) _dstv; \
  253. } while (0)
  254. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  255. do { \
  256. switch ((_dst).bytes) { \
  257. case 2: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "w", unsigned short); \
  260. break; \
  261. case 4: \
  262. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "l", unsigned int); \
  264. break; \
  265. case 8: \
  266. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  267. "q", unsigned long)); \
  268. break; \
  269. } \
  270. } while (0)
  271. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  272. do { \
  273. unsigned long _tmp; \
  274. \
  275. __asm__ __volatile__ ( \
  276. _PRE_EFLAGS("0", "3", "2") \
  277. _op _suffix " %1; " \
  278. _POST_EFLAGS("0", "3", "2") \
  279. : "=m" (_eflags), "+m" ((_dst).val), \
  280. "=&r" (_tmp) \
  281. : "i" (EFLAGS_MASK)); \
  282. } while (0)
  283. /* Instruction has only one explicit operand (no source operand). */
  284. #define emulate_1op(_op, _dst, _eflags) \
  285. do { \
  286. switch ((_dst).bytes) { \
  287. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  288. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  289. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  290. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  291. } \
  292. } while (0)
  293. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  294. do { \
  295. unsigned long _tmp; \
  296. \
  297. __asm__ __volatile__ ( \
  298. _PRE_EFLAGS("0", "4", "1") \
  299. _op _suffix " %5; " \
  300. _POST_EFLAGS("0", "4", "1") \
  301. : "=m" (_eflags), "=&r" (_tmp), \
  302. "+a" (_rax), "+d" (_rdx) \
  303. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  304. "a" (_rax), "d" (_rdx)); \
  305. } while (0)
  306. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  307. do { \
  308. unsigned long _tmp; \
  309. \
  310. __asm__ __volatile__ ( \
  311. _PRE_EFLAGS("0", "5", "1") \
  312. "1: \n\t" \
  313. _op _suffix " %6; " \
  314. "2: \n\t" \
  315. _POST_EFLAGS("0", "5", "1") \
  316. ".pushsection .fixup,\"ax\" \n\t" \
  317. "3: movb $1, %4 \n\t" \
  318. "jmp 2b \n\t" \
  319. ".popsection \n\t" \
  320. _ASM_EXTABLE(1b, 3b) \
  321. : "=m" (_eflags), "=&r" (_tmp), \
  322. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  323. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  324. "a" (_rax), "d" (_rdx)); \
  325. } while (0)
  326. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  327. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  328. do { \
  329. switch((_src).bytes) { \
  330. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  331. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  332. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  333. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  334. } \
  335. } while (0)
  336. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  337. do { \
  338. switch((_src).bytes) { \
  339. case 1: \
  340. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  341. _eflags, "b", _ex); \
  342. break; \
  343. case 2: \
  344. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  345. _eflags, "w", _ex); \
  346. break; \
  347. case 4: \
  348. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  349. _eflags, "l", _ex); \
  350. break; \
  351. case 8: ON64( \
  352. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  353. _eflags, "q", _ex)); \
  354. break; \
  355. } \
  356. } while (0)
  357. /* Fetch next part of the instruction being emulated. */
  358. #define insn_fetch(_type, _size, _eip) \
  359. ({ unsigned long _x; \
  360. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  361. if (rc != X86EMUL_CONTINUE) \
  362. goto done; \
  363. (_eip) += (_size); \
  364. (_type)_x; \
  365. })
  366. #define insn_fetch_arr(_arr, _size, _eip) \
  367. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  368. if (rc != X86EMUL_CONTINUE) \
  369. goto done; \
  370. (_eip) += (_size); \
  371. })
  372. static inline unsigned long ad_mask(struct decode_cache *c)
  373. {
  374. return (1UL << (c->ad_bytes << 3)) - 1;
  375. }
  376. /* Access/update address held in a register, based on addressing mode. */
  377. static inline unsigned long
  378. address_mask(struct decode_cache *c, unsigned long reg)
  379. {
  380. if (c->ad_bytes == sizeof(unsigned long))
  381. return reg;
  382. else
  383. return reg & ad_mask(c);
  384. }
  385. static inline unsigned long
  386. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  387. {
  388. return base + address_mask(c, reg);
  389. }
  390. static inline void
  391. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  392. {
  393. if (c->ad_bytes == sizeof(unsigned long))
  394. *reg += inc;
  395. else
  396. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  397. }
  398. static inline void jmp_rel(struct decode_cache *c, int rel)
  399. {
  400. register_address_increment(c, &c->eip, rel);
  401. }
  402. static void set_seg_override(struct decode_cache *c, int seg)
  403. {
  404. c->has_seg_override = true;
  405. c->seg_override = seg;
  406. }
  407. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  408. struct x86_emulate_ops *ops, int seg)
  409. {
  410. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  411. return 0;
  412. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  413. }
  414. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  415. struct x86_emulate_ops *ops,
  416. struct decode_cache *c)
  417. {
  418. if (!c->has_seg_override)
  419. return 0;
  420. return seg_base(ctxt, ops, c->seg_override);
  421. }
  422. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  423. struct x86_emulate_ops *ops)
  424. {
  425. return seg_base(ctxt, ops, VCPU_SREG_ES);
  426. }
  427. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  428. struct x86_emulate_ops *ops)
  429. {
  430. return seg_base(ctxt, ops, VCPU_SREG_SS);
  431. }
  432. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  433. u32 error, bool valid)
  434. {
  435. ctxt->exception = vec;
  436. ctxt->error_code = error;
  437. ctxt->error_code_valid = valid;
  438. }
  439. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  440. {
  441. emulate_exception(ctxt, GP_VECTOR, err, true);
  442. }
  443. static void emulate_pf(struct x86_emulate_ctxt *ctxt)
  444. {
  445. emulate_exception(ctxt, PF_VECTOR, 0, true);
  446. }
  447. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  448. {
  449. emulate_exception(ctxt, UD_VECTOR, 0, false);
  450. }
  451. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  452. {
  453. emulate_exception(ctxt, TS_VECTOR, err, true);
  454. }
  455. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  456. {
  457. emulate_exception(ctxt, DE_VECTOR, 0, false);
  458. return X86EMUL_PROPAGATE_FAULT;
  459. }
  460. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  461. struct x86_emulate_ops *ops,
  462. unsigned long eip, u8 *dest)
  463. {
  464. struct fetch_cache *fc = &ctxt->decode.fetch;
  465. int rc;
  466. int size, cur_size;
  467. if (eip == fc->end) {
  468. cur_size = fc->end - fc->start;
  469. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  470. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  471. size, ctxt->vcpu, NULL);
  472. if (rc != X86EMUL_CONTINUE)
  473. return rc;
  474. fc->end += size;
  475. }
  476. *dest = fc->data[eip - fc->start];
  477. return X86EMUL_CONTINUE;
  478. }
  479. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  480. struct x86_emulate_ops *ops,
  481. unsigned long eip, void *dest, unsigned size)
  482. {
  483. int rc;
  484. /* x86 instructions are limited to 15 bytes. */
  485. if (eip + size - ctxt->eip > 15)
  486. return X86EMUL_UNHANDLEABLE;
  487. while (size--) {
  488. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  489. if (rc != X86EMUL_CONTINUE)
  490. return rc;
  491. }
  492. return X86EMUL_CONTINUE;
  493. }
  494. /*
  495. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  496. * pointer into the block that addresses the relevant register.
  497. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  498. */
  499. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  500. int highbyte_regs)
  501. {
  502. void *p;
  503. p = &regs[modrm_reg];
  504. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  505. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  506. return p;
  507. }
  508. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  509. struct x86_emulate_ops *ops,
  510. ulong addr,
  511. u16 *size, unsigned long *address, int op_bytes)
  512. {
  513. int rc;
  514. if (op_bytes == 2)
  515. op_bytes = 3;
  516. *address = 0;
  517. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  518. if (rc != X86EMUL_CONTINUE)
  519. return rc;
  520. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  521. return rc;
  522. }
  523. static int test_cc(unsigned int condition, unsigned int flags)
  524. {
  525. int rc = 0;
  526. switch ((condition & 15) >> 1) {
  527. case 0: /* o */
  528. rc |= (flags & EFLG_OF);
  529. break;
  530. case 1: /* b/c/nae */
  531. rc |= (flags & EFLG_CF);
  532. break;
  533. case 2: /* z/e */
  534. rc |= (flags & EFLG_ZF);
  535. break;
  536. case 3: /* be/na */
  537. rc |= (flags & (EFLG_CF|EFLG_ZF));
  538. break;
  539. case 4: /* s */
  540. rc |= (flags & EFLG_SF);
  541. break;
  542. case 5: /* p/pe */
  543. rc |= (flags & EFLG_PF);
  544. break;
  545. case 7: /* le/ng */
  546. rc |= (flags & EFLG_ZF);
  547. /* fall through */
  548. case 6: /* l/nge */
  549. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  550. break;
  551. }
  552. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  553. return (!!rc ^ (condition & 1));
  554. }
  555. static void fetch_register_operand(struct operand *op)
  556. {
  557. switch (op->bytes) {
  558. case 1:
  559. op->val = *(u8 *)op->addr.reg;
  560. break;
  561. case 2:
  562. op->val = *(u16 *)op->addr.reg;
  563. break;
  564. case 4:
  565. op->val = *(u32 *)op->addr.reg;
  566. break;
  567. case 8:
  568. op->val = *(u64 *)op->addr.reg;
  569. break;
  570. }
  571. }
  572. static void decode_register_operand(struct operand *op,
  573. struct decode_cache *c,
  574. int inhibit_bytereg)
  575. {
  576. unsigned reg = c->modrm_reg;
  577. int highbyte_regs = c->rex_prefix == 0;
  578. if (!(c->d & ModRM))
  579. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  580. op->type = OP_REG;
  581. if ((c->d & ByteOp) && !inhibit_bytereg) {
  582. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  583. op->bytes = 1;
  584. } else {
  585. op->addr.reg = decode_register(reg, c->regs, 0);
  586. op->bytes = c->op_bytes;
  587. }
  588. fetch_register_operand(op);
  589. op->orig_val = op->val;
  590. }
  591. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  592. struct x86_emulate_ops *ops,
  593. struct operand *op)
  594. {
  595. struct decode_cache *c = &ctxt->decode;
  596. u8 sib;
  597. int index_reg = 0, base_reg = 0, scale;
  598. int rc = X86EMUL_CONTINUE;
  599. ulong modrm_ea = 0;
  600. if (c->rex_prefix) {
  601. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  602. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  603. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  604. }
  605. c->modrm = insn_fetch(u8, 1, c->eip);
  606. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  607. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  608. c->modrm_rm |= (c->modrm & 0x07);
  609. c->modrm_seg = VCPU_SREG_DS;
  610. if (c->modrm_mod == 3) {
  611. op->type = OP_REG;
  612. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  613. op->addr.reg = decode_register(c->modrm_rm,
  614. c->regs, c->d & ByteOp);
  615. fetch_register_operand(op);
  616. return rc;
  617. }
  618. op->type = OP_MEM;
  619. if (c->ad_bytes == 2) {
  620. unsigned bx = c->regs[VCPU_REGS_RBX];
  621. unsigned bp = c->regs[VCPU_REGS_RBP];
  622. unsigned si = c->regs[VCPU_REGS_RSI];
  623. unsigned di = c->regs[VCPU_REGS_RDI];
  624. /* 16-bit ModR/M decode. */
  625. switch (c->modrm_mod) {
  626. case 0:
  627. if (c->modrm_rm == 6)
  628. modrm_ea += insn_fetch(u16, 2, c->eip);
  629. break;
  630. case 1:
  631. modrm_ea += insn_fetch(s8, 1, c->eip);
  632. break;
  633. case 2:
  634. modrm_ea += insn_fetch(u16, 2, c->eip);
  635. break;
  636. }
  637. switch (c->modrm_rm) {
  638. case 0:
  639. modrm_ea += bx + si;
  640. break;
  641. case 1:
  642. modrm_ea += bx + di;
  643. break;
  644. case 2:
  645. modrm_ea += bp + si;
  646. break;
  647. case 3:
  648. modrm_ea += bp + di;
  649. break;
  650. case 4:
  651. modrm_ea += si;
  652. break;
  653. case 5:
  654. modrm_ea += di;
  655. break;
  656. case 6:
  657. if (c->modrm_mod != 0)
  658. modrm_ea += bp;
  659. break;
  660. case 7:
  661. modrm_ea += bx;
  662. break;
  663. }
  664. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  665. (c->modrm_rm == 6 && c->modrm_mod != 0))
  666. c->modrm_seg = VCPU_SREG_SS;
  667. modrm_ea = (u16)modrm_ea;
  668. } else {
  669. /* 32/64-bit ModR/M decode. */
  670. if ((c->modrm_rm & 7) == 4) {
  671. sib = insn_fetch(u8, 1, c->eip);
  672. index_reg |= (sib >> 3) & 7;
  673. base_reg |= sib & 7;
  674. scale = sib >> 6;
  675. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  676. modrm_ea += insn_fetch(s32, 4, c->eip);
  677. else
  678. modrm_ea += c->regs[base_reg];
  679. if (index_reg != 4)
  680. modrm_ea += c->regs[index_reg] << scale;
  681. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  682. if (ctxt->mode == X86EMUL_MODE_PROT64)
  683. c->rip_relative = 1;
  684. } else
  685. modrm_ea += c->regs[c->modrm_rm];
  686. switch (c->modrm_mod) {
  687. case 0:
  688. if (c->modrm_rm == 5)
  689. modrm_ea += insn_fetch(s32, 4, c->eip);
  690. break;
  691. case 1:
  692. modrm_ea += insn_fetch(s8, 1, c->eip);
  693. break;
  694. case 2:
  695. modrm_ea += insn_fetch(s32, 4, c->eip);
  696. break;
  697. }
  698. }
  699. op->addr.mem = modrm_ea;
  700. done:
  701. return rc;
  702. }
  703. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  704. struct x86_emulate_ops *ops,
  705. struct operand *op)
  706. {
  707. struct decode_cache *c = &ctxt->decode;
  708. int rc = X86EMUL_CONTINUE;
  709. op->type = OP_MEM;
  710. switch (c->ad_bytes) {
  711. case 2:
  712. op->addr.mem = insn_fetch(u16, 2, c->eip);
  713. break;
  714. case 4:
  715. op->addr.mem = insn_fetch(u32, 4, c->eip);
  716. break;
  717. case 8:
  718. op->addr.mem = insn_fetch(u64, 8, c->eip);
  719. break;
  720. }
  721. done:
  722. return rc;
  723. }
  724. static void fetch_bit_operand(struct decode_cache *c)
  725. {
  726. long sv, mask;
  727. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  728. mask = ~(c->dst.bytes * 8 - 1);
  729. if (c->src.bytes == 2)
  730. sv = (s16)c->src.val & (s16)mask;
  731. else if (c->src.bytes == 4)
  732. sv = (s32)c->src.val & (s32)mask;
  733. c->dst.addr.mem += (sv >> 3);
  734. }
  735. /* only subword offset */
  736. c->src.val &= (c->dst.bytes << 3) - 1;
  737. }
  738. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  739. struct x86_emulate_ops *ops,
  740. unsigned long addr, void *dest, unsigned size)
  741. {
  742. int rc;
  743. struct read_cache *mc = &ctxt->decode.mem_read;
  744. u32 err;
  745. while (size) {
  746. int n = min(size, 8u);
  747. size -= n;
  748. if (mc->pos < mc->end)
  749. goto read_cached;
  750. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  751. ctxt->vcpu);
  752. if (rc == X86EMUL_PROPAGATE_FAULT)
  753. emulate_pf(ctxt);
  754. if (rc != X86EMUL_CONTINUE)
  755. return rc;
  756. mc->end += n;
  757. read_cached:
  758. memcpy(dest, mc->data + mc->pos, n);
  759. mc->pos += n;
  760. dest += n;
  761. addr += n;
  762. }
  763. return X86EMUL_CONTINUE;
  764. }
  765. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  766. struct x86_emulate_ops *ops,
  767. unsigned int size, unsigned short port,
  768. void *dest)
  769. {
  770. struct read_cache *rc = &ctxt->decode.io_read;
  771. if (rc->pos == rc->end) { /* refill pio read ahead */
  772. struct decode_cache *c = &ctxt->decode;
  773. unsigned int in_page, n;
  774. unsigned int count = c->rep_prefix ?
  775. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  776. in_page = (ctxt->eflags & EFLG_DF) ?
  777. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  778. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  779. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  780. count);
  781. if (n == 0)
  782. n = 1;
  783. rc->pos = rc->end = 0;
  784. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  785. return 0;
  786. rc->end = n * size;
  787. }
  788. memcpy(dest, rc->data + rc->pos, size);
  789. rc->pos += size;
  790. return 1;
  791. }
  792. static u32 desc_limit_scaled(struct desc_struct *desc)
  793. {
  794. u32 limit = get_desc_limit(desc);
  795. return desc->g ? (limit << 12) | 0xfff : limit;
  796. }
  797. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  798. struct x86_emulate_ops *ops,
  799. u16 selector, struct desc_ptr *dt)
  800. {
  801. if (selector & 1 << 2) {
  802. struct desc_struct desc;
  803. memset (dt, 0, sizeof *dt);
  804. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  805. return;
  806. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  807. dt->address = get_desc_base(&desc);
  808. } else
  809. ops->get_gdt(dt, ctxt->vcpu);
  810. }
  811. /* allowed just for 8 bytes segments */
  812. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  813. struct x86_emulate_ops *ops,
  814. u16 selector, struct desc_struct *desc)
  815. {
  816. struct desc_ptr dt;
  817. u16 index = selector >> 3;
  818. int ret;
  819. u32 err;
  820. ulong addr;
  821. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  822. if (dt.size < index * 8 + 7) {
  823. emulate_gp(ctxt, selector & 0xfffc);
  824. return X86EMUL_PROPAGATE_FAULT;
  825. }
  826. addr = dt.address + index * 8;
  827. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  828. if (ret == X86EMUL_PROPAGATE_FAULT)
  829. emulate_pf(ctxt);
  830. return ret;
  831. }
  832. /* allowed just for 8 bytes segments */
  833. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  834. struct x86_emulate_ops *ops,
  835. u16 selector, struct desc_struct *desc)
  836. {
  837. struct desc_ptr dt;
  838. u16 index = selector >> 3;
  839. u32 err;
  840. ulong addr;
  841. int ret;
  842. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  843. if (dt.size < index * 8 + 7) {
  844. emulate_gp(ctxt, selector & 0xfffc);
  845. return X86EMUL_PROPAGATE_FAULT;
  846. }
  847. addr = dt.address + index * 8;
  848. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  849. if (ret == X86EMUL_PROPAGATE_FAULT)
  850. emulate_pf(ctxt);
  851. return ret;
  852. }
  853. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  854. struct x86_emulate_ops *ops,
  855. u16 selector, int seg)
  856. {
  857. struct desc_struct seg_desc;
  858. u8 dpl, rpl, cpl;
  859. unsigned err_vec = GP_VECTOR;
  860. u32 err_code = 0;
  861. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  862. int ret;
  863. memset(&seg_desc, 0, sizeof seg_desc);
  864. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  865. || ctxt->mode == X86EMUL_MODE_REAL) {
  866. /* set real mode segment descriptor */
  867. set_desc_base(&seg_desc, selector << 4);
  868. set_desc_limit(&seg_desc, 0xffff);
  869. seg_desc.type = 3;
  870. seg_desc.p = 1;
  871. seg_desc.s = 1;
  872. goto load;
  873. }
  874. /* NULL selector is not valid for TR, CS and SS */
  875. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  876. && null_selector)
  877. goto exception;
  878. /* TR should be in GDT only */
  879. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  880. goto exception;
  881. if (null_selector) /* for NULL selector skip all following checks */
  882. goto load;
  883. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  884. if (ret != X86EMUL_CONTINUE)
  885. return ret;
  886. err_code = selector & 0xfffc;
  887. err_vec = GP_VECTOR;
  888. /* can't load system descriptor into segment selecor */
  889. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  890. goto exception;
  891. if (!seg_desc.p) {
  892. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  893. goto exception;
  894. }
  895. rpl = selector & 3;
  896. dpl = seg_desc.dpl;
  897. cpl = ops->cpl(ctxt->vcpu);
  898. switch (seg) {
  899. case VCPU_SREG_SS:
  900. /*
  901. * segment is not a writable data segment or segment
  902. * selector's RPL != CPL or segment selector's RPL != CPL
  903. */
  904. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  905. goto exception;
  906. break;
  907. case VCPU_SREG_CS:
  908. if (!(seg_desc.type & 8))
  909. goto exception;
  910. if (seg_desc.type & 4) {
  911. /* conforming */
  912. if (dpl > cpl)
  913. goto exception;
  914. } else {
  915. /* nonconforming */
  916. if (rpl > cpl || dpl != cpl)
  917. goto exception;
  918. }
  919. /* CS(RPL) <- CPL */
  920. selector = (selector & 0xfffc) | cpl;
  921. break;
  922. case VCPU_SREG_TR:
  923. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  924. goto exception;
  925. break;
  926. case VCPU_SREG_LDTR:
  927. if (seg_desc.s || seg_desc.type != 2)
  928. goto exception;
  929. break;
  930. default: /* DS, ES, FS, or GS */
  931. /*
  932. * segment is not a data or readable code segment or
  933. * ((segment is a data or nonconforming code segment)
  934. * and (both RPL and CPL > DPL))
  935. */
  936. if ((seg_desc.type & 0xa) == 0x8 ||
  937. (((seg_desc.type & 0xc) != 0xc) &&
  938. (rpl > dpl && cpl > dpl)))
  939. goto exception;
  940. break;
  941. }
  942. if (seg_desc.s) {
  943. /* mark segment as accessed */
  944. seg_desc.type |= 1;
  945. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  946. if (ret != X86EMUL_CONTINUE)
  947. return ret;
  948. }
  949. load:
  950. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  951. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  952. return X86EMUL_CONTINUE;
  953. exception:
  954. emulate_exception(ctxt, err_vec, err_code, true);
  955. return X86EMUL_PROPAGATE_FAULT;
  956. }
  957. static void write_register_operand(struct operand *op)
  958. {
  959. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  960. switch (op->bytes) {
  961. case 1:
  962. *(u8 *)op->addr.reg = (u8)op->val;
  963. break;
  964. case 2:
  965. *(u16 *)op->addr.reg = (u16)op->val;
  966. break;
  967. case 4:
  968. *op->addr.reg = (u32)op->val;
  969. break; /* 64b: zero-extend */
  970. case 8:
  971. *op->addr.reg = op->val;
  972. break;
  973. }
  974. }
  975. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  976. struct x86_emulate_ops *ops)
  977. {
  978. int rc;
  979. struct decode_cache *c = &ctxt->decode;
  980. u32 err;
  981. switch (c->dst.type) {
  982. case OP_REG:
  983. write_register_operand(&c->dst);
  984. break;
  985. case OP_MEM:
  986. if (c->lock_prefix)
  987. rc = ops->cmpxchg_emulated(
  988. c->dst.addr.mem,
  989. &c->dst.orig_val,
  990. &c->dst.val,
  991. c->dst.bytes,
  992. &err,
  993. ctxt->vcpu);
  994. else
  995. rc = ops->write_emulated(
  996. c->dst.addr.mem,
  997. &c->dst.val,
  998. c->dst.bytes,
  999. &err,
  1000. ctxt->vcpu);
  1001. if (rc == X86EMUL_PROPAGATE_FAULT)
  1002. emulate_pf(ctxt);
  1003. if (rc != X86EMUL_CONTINUE)
  1004. return rc;
  1005. break;
  1006. case OP_NONE:
  1007. /* no writeback */
  1008. break;
  1009. default:
  1010. break;
  1011. }
  1012. return X86EMUL_CONTINUE;
  1013. }
  1014. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1015. struct x86_emulate_ops *ops)
  1016. {
  1017. struct decode_cache *c = &ctxt->decode;
  1018. c->dst.type = OP_MEM;
  1019. c->dst.bytes = c->op_bytes;
  1020. c->dst.val = c->src.val;
  1021. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1022. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  1023. c->regs[VCPU_REGS_RSP]);
  1024. }
  1025. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1026. struct x86_emulate_ops *ops,
  1027. void *dest, int len)
  1028. {
  1029. struct decode_cache *c = &ctxt->decode;
  1030. int rc;
  1031. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1032. c->regs[VCPU_REGS_RSP]),
  1033. dest, len);
  1034. if (rc != X86EMUL_CONTINUE)
  1035. return rc;
  1036. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1037. return rc;
  1038. }
  1039. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1040. struct x86_emulate_ops *ops,
  1041. void *dest, int len)
  1042. {
  1043. int rc;
  1044. unsigned long val, change_mask;
  1045. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1046. int cpl = ops->cpl(ctxt->vcpu);
  1047. rc = emulate_pop(ctxt, ops, &val, len);
  1048. if (rc != X86EMUL_CONTINUE)
  1049. return rc;
  1050. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1051. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1052. switch(ctxt->mode) {
  1053. case X86EMUL_MODE_PROT64:
  1054. case X86EMUL_MODE_PROT32:
  1055. case X86EMUL_MODE_PROT16:
  1056. if (cpl == 0)
  1057. change_mask |= EFLG_IOPL;
  1058. if (cpl <= iopl)
  1059. change_mask |= EFLG_IF;
  1060. break;
  1061. case X86EMUL_MODE_VM86:
  1062. if (iopl < 3) {
  1063. emulate_gp(ctxt, 0);
  1064. return X86EMUL_PROPAGATE_FAULT;
  1065. }
  1066. change_mask |= EFLG_IF;
  1067. break;
  1068. default: /* real mode */
  1069. change_mask |= (EFLG_IOPL | EFLG_IF);
  1070. break;
  1071. }
  1072. *(unsigned long *)dest =
  1073. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1074. return rc;
  1075. }
  1076. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1077. struct x86_emulate_ops *ops, int seg)
  1078. {
  1079. struct decode_cache *c = &ctxt->decode;
  1080. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1081. emulate_push(ctxt, ops);
  1082. }
  1083. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1084. struct x86_emulate_ops *ops, int seg)
  1085. {
  1086. struct decode_cache *c = &ctxt->decode;
  1087. unsigned long selector;
  1088. int rc;
  1089. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1090. if (rc != X86EMUL_CONTINUE)
  1091. return rc;
  1092. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1093. return rc;
  1094. }
  1095. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1096. struct x86_emulate_ops *ops)
  1097. {
  1098. struct decode_cache *c = &ctxt->decode;
  1099. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1100. int rc = X86EMUL_CONTINUE;
  1101. int reg = VCPU_REGS_RAX;
  1102. while (reg <= VCPU_REGS_RDI) {
  1103. (reg == VCPU_REGS_RSP) ?
  1104. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1105. emulate_push(ctxt, ops);
  1106. rc = writeback(ctxt, ops);
  1107. if (rc != X86EMUL_CONTINUE)
  1108. return rc;
  1109. ++reg;
  1110. }
  1111. /* Disable writeback. */
  1112. c->dst.type = OP_NONE;
  1113. return rc;
  1114. }
  1115. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1116. struct x86_emulate_ops *ops)
  1117. {
  1118. struct decode_cache *c = &ctxt->decode;
  1119. int rc = X86EMUL_CONTINUE;
  1120. int reg = VCPU_REGS_RDI;
  1121. while (reg >= VCPU_REGS_RAX) {
  1122. if (reg == VCPU_REGS_RSP) {
  1123. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1124. c->op_bytes);
  1125. --reg;
  1126. }
  1127. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1128. if (rc != X86EMUL_CONTINUE)
  1129. break;
  1130. --reg;
  1131. }
  1132. return rc;
  1133. }
  1134. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1135. struct x86_emulate_ops *ops, int irq)
  1136. {
  1137. struct decode_cache *c = &ctxt->decode;
  1138. int rc;
  1139. struct desc_ptr dt;
  1140. gva_t cs_addr;
  1141. gva_t eip_addr;
  1142. u16 cs, eip;
  1143. u32 err;
  1144. /* TODO: Add limit checks */
  1145. c->src.val = ctxt->eflags;
  1146. emulate_push(ctxt, ops);
  1147. rc = writeback(ctxt, ops);
  1148. if (rc != X86EMUL_CONTINUE)
  1149. return rc;
  1150. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1151. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1152. emulate_push(ctxt, ops);
  1153. rc = writeback(ctxt, ops);
  1154. if (rc != X86EMUL_CONTINUE)
  1155. return rc;
  1156. c->src.val = c->eip;
  1157. emulate_push(ctxt, ops);
  1158. rc = writeback(ctxt, ops);
  1159. if (rc != X86EMUL_CONTINUE)
  1160. return rc;
  1161. c->dst.type = OP_NONE;
  1162. ops->get_idt(&dt, ctxt->vcpu);
  1163. eip_addr = dt.address + (irq << 2);
  1164. cs_addr = dt.address + (irq << 2) + 2;
  1165. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1166. if (rc != X86EMUL_CONTINUE)
  1167. return rc;
  1168. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1169. if (rc != X86EMUL_CONTINUE)
  1170. return rc;
  1171. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1172. if (rc != X86EMUL_CONTINUE)
  1173. return rc;
  1174. c->eip = eip;
  1175. return rc;
  1176. }
  1177. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1178. struct x86_emulate_ops *ops, int irq)
  1179. {
  1180. switch(ctxt->mode) {
  1181. case X86EMUL_MODE_REAL:
  1182. return emulate_int_real(ctxt, ops, irq);
  1183. case X86EMUL_MODE_VM86:
  1184. case X86EMUL_MODE_PROT16:
  1185. case X86EMUL_MODE_PROT32:
  1186. case X86EMUL_MODE_PROT64:
  1187. default:
  1188. /* Protected mode interrupts unimplemented yet */
  1189. return X86EMUL_UNHANDLEABLE;
  1190. }
  1191. }
  1192. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1193. struct x86_emulate_ops *ops)
  1194. {
  1195. struct decode_cache *c = &ctxt->decode;
  1196. int rc = X86EMUL_CONTINUE;
  1197. unsigned long temp_eip = 0;
  1198. unsigned long temp_eflags = 0;
  1199. unsigned long cs = 0;
  1200. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1201. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1202. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1203. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1204. /* TODO: Add stack limit check */
  1205. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1206. if (rc != X86EMUL_CONTINUE)
  1207. return rc;
  1208. if (temp_eip & ~0xffff) {
  1209. emulate_gp(ctxt, 0);
  1210. return X86EMUL_PROPAGATE_FAULT;
  1211. }
  1212. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1213. if (rc != X86EMUL_CONTINUE)
  1214. return rc;
  1215. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1216. if (rc != X86EMUL_CONTINUE)
  1217. return rc;
  1218. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1219. if (rc != X86EMUL_CONTINUE)
  1220. return rc;
  1221. c->eip = temp_eip;
  1222. if (c->op_bytes == 4)
  1223. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1224. else if (c->op_bytes == 2) {
  1225. ctxt->eflags &= ~0xffff;
  1226. ctxt->eflags |= temp_eflags;
  1227. }
  1228. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1229. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1230. return rc;
  1231. }
  1232. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1233. struct x86_emulate_ops* ops)
  1234. {
  1235. switch(ctxt->mode) {
  1236. case X86EMUL_MODE_REAL:
  1237. return emulate_iret_real(ctxt, ops);
  1238. case X86EMUL_MODE_VM86:
  1239. case X86EMUL_MODE_PROT16:
  1240. case X86EMUL_MODE_PROT32:
  1241. case X86EMUL_MODE_PROT64:
  1242. default:
  1243. /* iret from protected mode unimplemented yet */
  1244. return X86EMUL_UNHANDLEABLE;
  1245. }
  1246. }
  1247. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1248. struct x86_emulate_ops *ops)
  1249. {
  1250. struct decode_cache *c = &ctxt->decode;
  1251. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1252. }
  1253. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1254. {
  1255. struct decode_cache *c = &ctxt->decode;
  1256. switch (c->modrm_reg) {
  1257. case 0: /* rol */
  1258. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1259. break;
  1260. case 1: /* ror */
  1261. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1262. break;
  1263. case 2: /* rcl */
  1264. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1265. break;
  1266. case 3: /* rcr */
  1267. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1268. break;
  1269. case 4: /* sal/shl */
  1270. case 6: /* sal/shl */
  1271. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1272. break;
  1273. case 5: /* shr */
  1274. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1275. break;
  1276. case 7: /* sar */
  1277. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1278. break;
  1279. }
  1280. }
  1281. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1282. struct x86_emulate_ops *ops)
  1283. {
  1284. struct decode_cache *c = &ctxt->decode;
  1285. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1286. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1287. u8 de = 0;
  1288. switch (c->modrm_reg) {
  1289. case 0 ... 1: /* test */
  1290. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1291. break;
  1292. case 2: /* not */
  1293. c->dst.val = ~c->dst.val;
  1294. break;
  1295. case 3: /* neg */
  1296. emulate_1op("neg", c->dst, ctxt->eflags);
  1297. break;
  1298. case 4: /* mul */
  1299. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1300. break;
  1301. case 5: /* imul */
  1302. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1303. break;
  1304. case 6: /* div */
  1305. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1306. ctxt->eflags, de);
  1307. break;
  1308. case 7: /* idiv */
  1309. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1310. ctxt->eflags, de);
  1311. break;
  1312. default:
  1313. return X86EMUL_UNHANDLEABLE;
  1314. }
  1315. if (de)
  1316. return emulate_de(ctxt);
  1317. return X86EMUL_CONTINUE;
  1318. }
  1319. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1320. struct x86_emulate_ops *ops)
  1321. {
  1322. struct decode_cache *c = &ctxt->decode;
  1323. switch (c->modrm_reg) {
  1324. case 0: /* inc */
  1325. emulate_1op("inc", c->dst, ctxt->eflags);
  1326. break;
  1327. case 1: /* dec */
  1328. emulate_1op("dec", c->dst, ctxt->eflags);
  1329. break;
  1330. case 2: /* call near abs */ {
  1331. long int old_eip;
  1332. old_eip = c->eip;
  1333. c->eip = c->src.val;
  1334. c->src.val = old_eip;
  1335. emulate_push(ctxt, ops);
  1336. break;
  1337. }
  1338. case 4: /* jmp abs */
  1339. c->eip = c->src.val;
  1340. break;
  1341. case 6: /* push */
  1342. emulate_push(ctxt, ops);
  1343. break;
  1344. }
  1345. return X86EMUL_CONTINUE;
  1346. }
  1347. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1348. struct x86_emulate_ops *ops)
  1349. {
  1350. struct decode_cache *c = &ctxt->decode;
  1351. u64 old = c->dst.orig_val64;
  1352. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1353. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1354. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1355. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1356. ctxt->eflags &= ~EFLG_ZF;
  1357. } else {
  1358. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1359. (u32) c->regs[VCPU_REGS_RBX];
  1360. ctxt->eflags |= EFLG_ZF;
  1361. }
  1362. return X86EMUL_CONTINUE;
  1363. }
  1364. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1365. struct x86_emulate_ops *ops)
  1366. {
  1367. struct decode_cache *c = &ctxt->decode;
  1368. int rc;
  1369. unsigned long cs;
  1370. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1371. if (rc != X86EMUL_CONTINUE)
  1372. return rc;
  1373. if (c->op_bytes == 4)
  1374. c->eip = (u32)c->eip;
  1375. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1376. if (rc != X86EMUL_CONTINUE)
  1377. return rc;
  1378. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1379. return rc;
  1380. }
  1381. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1382. struct x86_emulate_ops *ops, int seg)
  1383. {
  1384. struct decode_cache *c = &ctxt->decode;
  1385. unsigned short sel;
  1386. int rc;
  1387. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1388. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1389. if (rc != X86EMUL_CONTINUE)
  1390. return rc;
  1391. c->dst.val = c->src.val;
  1392. return rc;
  1393. }
  1394. static inline void
  1395. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1396. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1397. struct desc_struct *ss)
  1398. {
  1399. memset(cs, 0, sizeof(struct desc_struct));
  1400. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1401. memset(ss, 0, sizeof(struct desc_struct));
  1402. cs->l = 0; /* will be adjusted later */
  1403. set_desc_base(cs, 0); /* flat segment */
  1404. cs->g = 1; /* 4kb granularity */
  1405. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1406. cs->type = 0x0b; /* Read, Execute, Accessed */
  1407. cs->s = 1;
  1408. cs->dpl = 0; /* will be adjusted later */
  1409. cs->p = 1;
  1410. cs->d = 1;
  1411. set_desc_base(ss, 0); /* flat segment */
  1412. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1413. ss->g = 1; /* 4kb granularity */
  1414. ss->s = 1;
  1415. ss->type = 0x03; /* Read/Write, Accessed */
  1416. ss->d = 1; /* 32bit stack segment */
  1417. ss->dpl = 0;
  1418. ss->p = 1;
  1419. }
  1420. static int
  1421. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1422. {
  1423. struct decode_cache *c = &ctxt->decode;
  1424. struct desc_struct cs, ss;
  1425. u64 msr_data;
  1426. u16 cs_sel, ss_sel;
  1427. /* syscall is not available in real mode */
  1428. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1429. ctxt->mode == X86EMUL_MODE_VM86) {
  1430. emulate_ud(ctxt);
  1431. return X86EMUL_PROPAGATE_FAULT;
  1432. }
  1433. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1434. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1435. msr_data >>= 32;
  1436. cs_sel = (u16)(msr_data & 0xfffc);
  1437. ss_sel = (u16)(msr_data + 8);
  1438. if (is_long_mode(ctxt->vcpu)) {
  1439. cs.d = 0;
  1440. cs.l = 1;
  1441. }
  1442. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1443. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1444. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1445. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1446. c->regs[VCPU_REGS_RCX] = c->eip;
  1447. if (is_long_mode(ctxt->vcpu)) {
  1448. #ifdef CONFIG_X86_64
  1449. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1450. ops->get_msr(ctxt->vcpu,
  1451. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1452. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1453. c->eip = msr_data;
  1454. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1455. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1456. #endif
  1457. } else {
  1458. /* legacy mode */
  1459. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1460. c->eip = (u32)msr_data;
  1461. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1462. }
  1463. return X86EMUL_CONTINUE;
  1464. }
  1465. static int
  1466. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1467. {
  1468. struct decode_cache *c = &ctxt->decode;
  1469. struct desc_struct cs, ss;
  1470. u64 msr_data;
  1471. u16 cs_sel, ss_sel;
  1472. /* inject #GP if in real mode */
  1473. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1474. emulate_gp(ctxt, 0);
  1475. return X86EMUL_PROPAGATE_FAULT;
  1476. }
  1477. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1478. * Therefore, we inject an #UD.
  1479. */
  1480. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1481. emulate_ud(ctxt);
  1482. return X86EMUL_PROPAGATE_FAULT;
  1483. }
  1484. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1485. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1486. switch (ctxt->mode) {
  1487. case X86EMUL_MODE_PROT32:
  1488. if ((msr_data & 0xfffc) == 0x0) {
  1489. emulate_gp(ctxt, 0);
  1490. return X86EMUL_PROPAGATE_FAULT;
  1491. }
  1492. break;
  1493. case X86EMUL_MODE_PROT64:
  1494. if (msr_data == 0x0) {
  1495. emulate_gp(ctxt, 0);
  1496. return X86EMUL_PROPAGATE_FAULT;
  1497. }
  1498. break;
  1499. }
  1500. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1501. cs_sel = (u16)msr_data;
  1502. cs_sel &= ~SELECTOR_RPL_MASK;
  1503. ss_sel = cs_sel + 8;
  1504. ss_sel &= ~SELECTOR_RPL_MASK;
  1505. if (ctxt->mode == X86EMUL_MODE_PROT64
  1506. || is_long_mode(ctxt->vcpu)) {
  1507. cs.d = 0;
  1508. cs.l = 1;
  1509. }
  1510. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1511. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1512. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1513. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1514. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1515. c->eip = msr_data;
  1516. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1517. c->regs[VCPU_REGS_RSP] = msr_data;
  1518. return X86EMUL_CONTINUE;
  1519. }
  1520. static int
  1521. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1522. {
  1523. struct decode_cache *c = &ctxt->decode;
  1524. struct desc_struct cs, ss;
  1525. u64 msr_data;
  1526. int usermode;
  1527. u16 cs_sel, ss_sel;
  1528. /* inject #GP if in real mode or Virtual 8086 mode */
  1529. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1530. ctxt->mode == X86EMUL_MODE_VM86) {
  1531. emulate_gp(ctxt, 0);
  1532. return X86EMUL_PROPAGATE_FAULT;
  1533. }
  1534. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1535. if ((c->rex_prefix & 0x8) != 0x0)
  1536. usermode = X86EMUL_MODE_PROT64;
  1537. else
  1538. usermode = X86EMUL_MODE_PROT32;
  1539. cs.dpl = 3;
  1540. ss.dpl = 3;
  1541. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1542. switch (usermode) {
  1543. case X86EMUL_MODE_PROT32:
  1544. cs_sel = (u16)(msr_data + 16);
  1545. if ((msr_data & 0xfffc) == 0x0) {
  1546. emulate_gp(ctxt, 0);
  1547. return X86EMUL_PROPAGATE_FAULT;
  1548. }
  1549. ss_sel = (u16)(msr_data + 24);
  1550. break;
  1551. case X86EMUL_MODE_PROT64:
  1552. cs_sel = (u16)(msr_data + 32);
  1553. if (msr_data == 0x0) {
  1554. emulate_gp(ctxt, 0);
  1555. return X86EMUL_PROPAGATE_FAULT;
  1556. }
  1557. ss_sel = cs_sel + 8;
  1558. cs.d = 0;
  1559. cs.l = 1;
  1560. break;
  1561. }
  1562. cs_sel |= SELECTOR_RPL_MASK;
  1563. ss_sel |= SELECTOR_RPL_MASK;
  1564. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1565. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1566. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1567. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1568. c->eip = c->regs[VCPU_REGS_RDX];
  1569. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1570. return X86EMUL_CONTINUE;
  1571. }
  1572. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1573. struct x86_emulate_ops *ops)
  1574. {
  1575. int iopl;
  1576. if (ctxt->mode == X86EMUL_MODE_REAL)
  1577. return false;
  1578. if (ctxt->mode == X86EMUL_MODE_VM86)
  1579. return true;
  1580. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1581. return ops->cpl(ctxt->vcpu) > iopl;
  1582. }
  1583. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1584. struct x86_emulate_ops *ops,
  1585. u16 port, u16 len)
  1586. {
  1587. struct desc_struct tr_seg;
  1588. int r;
  1589. u16 io_bitmap_ptr;
  1590. u8 perm, bit_idx = port & 0x7;
  1591. unsigned mask = (1 << len) - 1;
  1592. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1593. if (!tr_seg.p)
  1594. return false;
  1595. if (desc_limit_scaled(&tr_seg) < 103)
  1596. return false;
  1597. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1598. ctxt->vcpu, NULL);
  1599. if (r != X86EMUL_CONTINUE)
  1600. return false;
  1601. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1602. return false;
  1603. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1604. &perm, 1, ctxt->vcpu, NULL);
  1605. if (r != X86EMUL_CONTINUE)
  1606. return false;
  1607. if ((perm >> bit_idx) & mask)
  1608. return false;
  1609. return true;
  1610. }
  1611. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1612. struct x86_emulate_ops *ops,
  1613. u16 port, u16 len)
  1614. {
  1615. if (ctxt->perm_ok)
  1616. return true;
  1617. if (emulator_bad_iopl(ctxt, ops))
  1618. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1619. return false;
  1620. ctxt->perm_ok = true;
  1621. return true;
  1622. }
  1623. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1624. struct x86_emulate_ops *ops,
  1625. struct tss_segment_16 *tss)
  1626. {
  1627. struct decode_cache *c = &ctxt->decode;
  1628. tss->ip = c->eip;
  1629. tss->flag = ctxt->eflags;
  1630. tss->ax = c->regs[VCPU_REGS_RAX];
  1631. tss->cx = c->regs[VCPU_REGS_RCX];
  1632. tss->dx = c->regs[VCPU_REGS_RDX];
  1633. tss->bx = c->regs[VCPU_REGS_RBX];
  1634. tss->sp = c->regs[VCPU_REGS_RSP];
  1635. tss->bp = c->regs[VCPU_REGS_RBP];
  1636. tss->si = c->regs[VCPU_REGS_RSI];
  1637. tss->di = c->regs[VCPU_REGS_RDI];
  1638. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1639. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1640. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1641. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1642. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1643. }
  1644. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1645. struct x86_emulate_ops *ops,
  1646. struct tss_segment_16 *tss)
  1647. {
  1648. struct decode_cache *c = &ctxt->decode;
  1649. int ret;
  1650. c->eip = tss->ip;
  1651. ctxt->eflags = tss->flag | 2;
  1652. c->regs[VCPU_REGS_RAX] = tss->ax;
  1653. c->regs[VCPU_REGS_RCX] = tss->cx;
  1654. c->regs[VCPU_REGS_RDX] = tss->dx;
  1655. c->regs[VCPU_REGS_RBX] = tss->bx;
  1656. c->regs[VCPU_REGS_RSP] = tss->sp;
  1657. c->regs[VCPU_REGS_RBP] = tss->bp;
  1658. c->regs[VCPU_REGS_RSI] = tss->si;
  1659. c->regs[VCPU_REGS_RDI] = tss->di;
  1660. /*
  1661. * SDM says that segment selectors are loaded before segment
  1662. * descriptors
  1663. */
  1664. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1665. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1666. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1667. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1668. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1669. /*
  1670. * Now load segment descriptors. If fault happenes at this stage
  1671. * it is handled in a context of new task
  1672. */
  1673. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1674. if (ret != X86EMUL_CONTINUE)
  1675. return ret;
  1676. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1677. if (ret != X86EMUL_CONTINUE)
  1678. return ret;
  1679. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1680. if (ret != X86EMUL_CONTINUE)
  1681. return ret;
  1682. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1683. if (ret != X86EMUL_CONTINUE)
  1684. return ret;
  1685. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1686. if (ret != X86EMUL_CONTINUE)
  1687. return ret;
  1688. return X86EMUL_CONTINUE;
  1689. }
  1690. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1691. struct x86_emulate_ops *ops,
  1692. u16 tss_selector, u16 old_tss_sel,
  1693. ulong old_tss_base, struct desc_struct *new_desc)
  1694. {
  1695. struct tss_segment_16 tss_seg;
  1696. int ret;
  1697. u32 err, new_tss_base = get_desc_base(new_desc);
  1698. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1699. &err);
  1700. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1701. /* FIXME: need to provide precise fault address */
  1702. emulate_pf(ctxt);
  1703. return ret;
  1704. }
  1705. save_state_to_tss16(ctxt, ops, &tss_seg);
  1706. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1707. &err);
  1708. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1709. /* FIXME: need to provide precise fault address */
  1710. emulate_pf(ctxt);
  1711. return ret;
  1712. }
  1713. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1714. &err);
  1715. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1716. /* FIXME: need to provide precise fault address */
  1717. emulate_pf(ctxt);
  1718. return ret;
  1719. }
  1720. if (old_tss_sel != 0xffff) {
  1721. tss_seg.prev_task_link = old_tss_sel;
  1722. ret = ops->write_std(new_tss_base,
  1723. &tss_seg.prev_task_link,
  1724. sizeof tss_seg.prev_task_link,
  1725. ctxt->vcpu, &err);
  1726. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1727. /* FIXME: need to provide precise fault address */
  1728. emulate_pf(ctxt);
  1729. return ret;
  1730. }
  1731. }
  1732. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1733. }
  1734. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1735. struct x86_emulate_ops *ops,
  1736. struct tss_segment_32 *tss)
  1737. {
  1738. struct decode_cache *c = &ctxt->decode;
  1739. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1740. tss->eip = c->eip;
  1741. tss->eflags = ctxt->eflags;
  1742. tss->eax = c->regs[VCPU_REGS_RAX];
  1743. tss->ecx = c->regs[VCPU_REGS_RCX];
  1744. tss->edx = c->regs[VCPU_REGS_RDX];
  1745. tss->ebx = c->regs[VCPU_REGS_RBX];
  1746. tss->esp = c->regs[VCPU_REGS_RSP];
  1747. tss->ebp = c->regs[VCPU_REGS_RBP];
  1748. tss->esi = c->regs[VCPU_REGS_RSI];
  1749. tss->edi = c->regs[VCPU_REGS_RDI];
  1750. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1751. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1752. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1753. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1754. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1755. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1756. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1757. }
  1758. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1759. struct x86_emulate_ops *ops,
  1760. struct tss_segment_32 *tss)
  1761. {
  1762. struct decode_cache *c = &ctxt->decode;
  1763. int ret;
  1764. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1765. emulate_gp(ctxt, 0);
  1766. return X86EMUL_PROPAGATE_FAULT;
  1767. }
  1768. c->eip = tss->eip;
  1769. ctxt->eflags = tss->eflags | 2;
  1770. c->regs[VCPU_REGS_RAX] = tss->eax;
  1771. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1772. c->regs[VCPU_REGS_RDX] = tss->edx;
  1773. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1774. c->regs[VCPU_REGS_RSP] = tss->esp;
  1775. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1776. c->regs[VCPU_REGS_RSI] = tss->esi;
  1777. c->regs[VCPU_REGS_RDI] = tss->edi;
  1778. /*
  1779. * SDM says that segment selectors are loaded before segment
  1780. * descriptors
  1781. */
  1782. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1783. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1784. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1785. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1786. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1787. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1788. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1789. /*
  1790. * Now load segment descriptors. If fault happenes at this stage
  1791. * it is handled in a context of new task
  1792. */
  1793. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1794. if (ret != X86EMUL_CONTINUE)
  1795. return ret;
  1796. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1797. if (ret != X86EMUL_CONTINUE)
  1798. return ret;
  1799. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1800. if (ret != X86EMUL_CONTINUE)
  1801. return ret;
  1802. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1803. if (ret != X86EMUL_CONTINUE)
  1804. return ret;
  1805. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1806. if (ret != X86EMUL_CONTINUE)
  1807. return ret;
  1808. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1809. if (ret != X86EMUL_CONTINUE)
  1810. return ret;
  1811. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1812. if (ret != X86EMUL_CONTINUE)
  1813. return ret;
  1814. return X86EMUL_CONTINUE;
  1815. }
  1816. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1817. struct x86_emulate_ops *ops,
  1818. u16 tss_selector, u16 old_tss_sel,
  1819. ulong old_tss_base, struct desc_struct *new_desc)
  1820. {
  1821. struct tss_segment_32 tss_seg;
  1822. int ret;
  1823. u32 err, new_tss_base = get_desc_base(new_desc);
  1824. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1825. &err);
  1826. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1827. /* FIXME: need to provide precise fault address */
  1828. emulate_pf(ctxt);
  1829. return ret;
  1830. }
  1831. save_state_to_tss32(ctxt, ops, &tss_seg);
  1832. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1833. &err);
  1834. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1835. /* FIXME: need to provide precise fault address */
  1836. emulate_pf(ctxt);
  1837. return ret;
  1838. }
  1839. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1840. &err);
  1841. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1842. /* FIXME: need to provide precise fault address */
  1843. emulate_pf(ctxt);
  1844. return ret;
  1845. }
  1846. if (old_tss_sel != 0xffff) {
  1847. tss_seg.prev_task_link = old_tss_sel;
  1848. ret = ops->write_std(new_tss_base,
  1849. &tss_seg.prev_task_link,
  1850. sizeof tss_seg.prev_task_link,
  1851. ctxt->vcpu, &err);
  1852. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1853. /* FIXME: need to provide precise fault address */
  1854. emulate_pf(ctxt);
  1855. return ret;
  1856. }
  1857. }
  1858. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1859. }
  1860. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1861. struct x86_emulate_ops *ops,
  1862. u16 tss_selector, int reason,
  1863. bool has_error_code, u32 error_code)
  1864. {
  1865. struct desc_struct curr_tss_desc, next_tss_desc;
  1866. int ret;
  1867. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1868. ulong old_tss_base =
  1869. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1870. u32 desc_limit;
  1871. /* FIXME: old_tss_base == ~0 ? */
  1872. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1873. if (ret != X86EMUL_CONTINUE)
  1874. return ret;
  1875. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1876. if (ret != X86EMUL_CONTINUE)
  1877. return ret;
  1878. /* FIXME: check that next_tss_desc is tss */
  1879. if (reason != TASK_SWITCH_IRET) {
  1880. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1881. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1882. emulate_gp(ctxt, 0);
  1883. return X86EMUL_PROPAGATE_FAULT;
  1884. }
  1885. }
  1886. desc_limit = desc_limit_scaled(&next_tss_desc);
  1887. if (!next_tss_desc.p ||
  1888. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1889. desc_limit < 0x2b)) {
  1890. emulate_ts(ctxt, tss_selector & 0xfffc);
  1891. return X86EMUL_PROPAGATE_FAULT;
  1892. }
  1893. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1894. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1895. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1896. &curr_tss_desc);
  1897. }
  1898. if (reason == TASK_SWITCH_IRET)
  1899. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1900. /* set back link to prev task only if NT bit is set in eflags
  1901. note that old_tss_sel is not used afetr this point */
  1902. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1903. old_tss_sel = 0xffff;
  1904. if (next_tss_desc.type & 8)
  1905. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1906. old_tss_base, &next_tss_desc);
  1907. else
  1908. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1909. old_tss_base, &next_tss_desc);
  1910. if (ret != X86EMUL_CONTINUE)
  1911. return ret;
  1912. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1913. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1914. if (reason != TASK_SWITCH_IRET) {
  1915. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1916. write_segment_descriptor(ctxt, ops, tss_selector,
  1917. &next_tss_desc);
  1918. }
  1919. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1920. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1921. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1922. if (has_error_code) {
  1923. struct decode_cache *c = &ctxt->decode;
  1924. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1925. c->lock_prefix = 0;
  1926. c->src.val = (unsigned long) error_code;
  1927. emulate_push(ctxt, ops);
  1928. }
  1929. return ret;
  1930. }
  1931. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1932. u16 tss_selector, int reason,
  1933. bool has_error_code, u32 error_code)
  1934. {
  1935. struct x86_emulate_ops *ops = ctxt->ops;
  1936. struct decode_cache *c = &ctxt->decode;
  1937. int rc;
  1938. c->eip = ctxt->eip;
  1939. c->dst.type = OP_NONE;
  1940. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1941. has_error_code, error_code);
  1942. if (rc == X86EMUL_CONTINUE) {
  1943. rc = writeback(ctxt, ops);
  1944. if (rc == X86EMUL_CONTINUE)
  1945. ctxt->eip = c->eip;
  1946. }
  1947. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1948. }
  1949. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1950. int reg, struct operand *op)
  1951. {
  1952. struct decode_cache *c = &ctxt->decode;
  1953. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1954. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1955. op->addr.mem = register_address(c, base, c->regs[reg]);
  1956. }
  1957. static int em_push(struct x86_emulate_ctxt *ctxt)
  1958. {
  1959. emulate_push(ctxt, ctxt->ops);
  1960. return X86EMUL_CONTINUE;
  1961. }
  1962. static int em_das(struct x86_emulate_ctxt *ctxt)
  1963. {
  1964. struct decode_cache *c = &ctxt->decode;
  1965. u8 al, old_al;
  1966. bool af, cf, old_cf;
  1967. cf = ctxt->eflags & X86_EFLAGS_CF;
  1968. al = c->dst.val;
  1969. old_al = al;
  1970. old_cf = cf;
  1971. cf = false;
  1972. af = ctxt->eflags & X86_EFLAGS_AF;
  1973. if ((al & 0x0f) > 9 || af) {
  1974. al -= 6;
  1975. cf = old_cf | (al >= 250);
  1976. af = true;
  1977. } else {
  1978. af = false;
  1979. }
  1980. if (old_al > 0x99 || old_cf) {
  1981. al -= 0x60;
  1982. cf = true;
  1983. }
  1984. c->dst.val = al;
  1985. /* Set PF, ZF, SF */
  1986. c->src.type = OP_IMM;
  1987. c->src.val = 0;
  1988. c->src.bytes = 1;
  1989. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1990. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1991. if (cf)
  1992. ctxt->eflags |= X86_EFLAGS_CF;
  1993. if (af)
  1994. ctxt->eflags |= X86_EFLAGS_AF;
  1995. return X86EMUL_CONTINUE;
  1996. }
  1997. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1998. {
  1999. struct decode_cache *c = &ctxt->decode;
  2000. u16 sel, old_cs;
  2001. ulong old_eip;
  2002. int rc;
  2003. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2004. old_eip = c->eip;
  2005. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2006. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2007. return X86EMUL_CONTINUE;
  2008. c->eip = 0;
  2009. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2010. c->src.val = old_cs;
  2011. emulate_push(ctxt, ctxt->ops);
  2012. rc = writeback(ctxt, ctxt->ops);
  2013. if (rc != X86EMUL_CONTINUE)
  2014. return rc;
  2015. c->src.val = old_eip;
  2016. emulate_push(ctxt, ctxt->ops);
  2017. rc = writeback(ctxt, ctxt->ops);
  2018. if (rc != X86EMUL_CONTINUE)
  2019. return rc;
  2020. c->dst.type = OP_NONE;
  2021. return X86EMUL_CONTINUE;
  2022. }
  2023. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2024. {
  2025. struct decode_cache *c = &ctxt->decode;
  2026. int rc;
  2027. c->dst.type = OP_REG;
  2028. c->dst.addr.reg = &c->eip;
  2029. c->dst.bytes = c->op_bytes;
  2030. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2031. if (rc != X86EMUL_CONTINUE)
  2032. return rc;
  2033. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2034. return X86EMUL_CONTINUE;
  2035. }
  2036. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2037. {
  2038. struct decode_cache *c = &ctxt->decode;
  2039. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2040. return X86EMUL_CONTINUE;
  2041. }
  2042. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2043. {
  2044. struct decode_cache *c = &ctxt->decode;
  2045. c->dst.val = c->src2.val;
  2046. return em_imul(ctxt);
  2047. }
  2048. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2049. {
  2050. struct decode_cache *c = &ctxt->decode;
  2051. c->dst.type = OP_REG;
  2052. c->dst.bytes = c->src.bytes;
  2053. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2054. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2055. return X86EMUL_CONTINUE;
  2056. }
  2057. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2058. {
  2059. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2060. struct decode_cache *c = &ctxt->decode;
  2061. u64 tsc = 0;
  2062. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2063. emulate_gp(ctxt, 0);
  2064. return X86EMUL_PROPAGATE_FAULT;
  2065. }
  2066. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2067. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2068. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2069. return X86EMUL_CONTINUE;
  2070. }
  2071. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2072. {
  2073. struct decode_cache *c = &ctxt->decode;
  2074. c->dst.val = c->src.val;
  2075. return X86EMUL_CONTINUE;
  2076. }
  2077. #define D(_y) { .flags = (_y) }
  2078. #define N D(0)
  2079. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2080. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2081. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2082. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2083. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2084. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2085. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2086. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2087. static struct opcode group1[] = {
  2088. X7(D(Lock)), N
  2089. };
  2090. static struct opcode group1A[] = {
  2091. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2092. };
  2093. static struct opcode group3[] = {
  2094. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2095. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2096. X4(D(SrcMem | ModRM)),
  2097. };
  2098. static struct opcode group4[] = {
  2099. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2100. N, N, N, N, N, N,
  2101. };
  2102. static struct opcode group5[] = {
  2103. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2104. D(SrcMem | ModRM | Stack),
  2105. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2106. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2107. D(SrcMem | ModRM | Stack), N,
  2108. };
  2109. static struct group_dual group7 = { {
  2110. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2111. D(SrcNone | ModRM | DstMem | Mov), N,
  2112. D(SrcMem16 | ModRM | Mov | Priv),
  2113. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2114. }, {
  2115. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2116. D(SrcNone | ModRM | DstMem | Mov), N,
  2117. D(SrcMem16 | ModRM | Mov | Priv), N,
  2118. } };
  2119. static struct opcode group8[] = {
  2120. N, N, N, N,
  2121. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2122. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2123. };
  2124. static struct group_dual group9 = { {
  2125. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2126. }, {
  2127. N, N, N, N, N, N, N, N,
  2128. } };
  2129. static struct opcode group11[] = {
  2130. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2131. };
  2132. static struct opcode opcode_table[256] = {
  2133. /* 0x00 - 0x07 */
  2134. D6ALU(Lock),
  2135. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2136. /* 0x08 - 0x0F */
  2137. D6ALU(Lock),
  2138. D(ImplicitOps | Stack | No64), N,
  2139. /* 0x10 - 0x17 */
  2140. D6ALU(Lock),
  2141. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2142. /* 0x18 - 0x1F */
  2143. D6ALU(Lock),
  2144. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2145. /* 0x20 - 0x27 */
  2146. D6ALU(Lock), N, N,
  2147. /* 0x28 - 0x2F */
  2148. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2149. /* 0x30 - 0x37 */
  2150. D6ALU(Lock), N, N,
  2151. /* 0x38 - 0x3F */
  2152. D6ALU(0), N, N,
  2153. /* 0x40 - 0x4F */
  2154. X16(D(DstReg)),
  2155. /* 0x50 - 0x57 */
  2156. X8(I(SrcReg | Stack, em_push)),
  2157. /* 0x58 - 0x5F */
  2158. X8(D(DstReg | Stack)),
  2159. /* 0x60 - 0x67 */
  2160. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2161. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2162. N, N, N, N,
  2163. /* 0x68 - 0x6F */
  2164. I(SrcImm | Mov | Stack, em_push),
  2165. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2166. I(SrcImmByte | Mov | Stack, em_push),
  2167. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2168. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2169. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2170. /* 0x70 - 0x7F */
  2171. X16(D(SrcImmByte)),
  2172. /* 0x80 - 0x87 */
  2173. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2174. G(DstMem | SrcImm | ModRM | Group, group1),
  2175. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2176. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2177. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2178. /* 0x88 - 0x8F */
  2179. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2180. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2181. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2182. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2183. /* 0x90 - 0x97 */
  2184. X8(D(SrcAcc | DstReg)),
  2185. /* 0x98 - 0x9F */
  2186. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2187. I(SrcImmFAddr | No64, em_call_far), N,
  2188. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2189. /* 0xA0 - 0xA7 */
  2190. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2191. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2192. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2193. D2bv(SrcSI | DstDI | String),
  2194. /* 0xA8 - 0xAF */
  2195. D2bv(DstAcc | SrcImm),
  2196. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2197. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2198. D2bv(SrcAcc | DstDI | String),
  2199. /* 0xB0 - 0xB7 */
  2200. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2201. /* 0xB8 - 0xBF */
  2202. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2203. /* 0xC0 - 0xC7 */
  2204. D2bv(DstMem | SrcImmByte | ModRM),
  2205. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2206. D(ImplicitOps | Stack),
  2207. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2208. G(ByteOp, group11), G(0, group11),
  2209. /* 0xC8 - 0xCF */
  2210. N, N, N, D(ImplicitOps | Stack),
  2211. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2212. /* 0xD0 - 0xD7 */
  2213. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2214. N, N, N, N,
  2215. /* 0xD8 - 0xDF */
  2216. N, N, N, N, N, N, N, N,
  2217. /* 0xE0 - 0xE7 */
  2218. X4(D(SrcImmByte)),
  2219. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2220. /* 0xE8 - 0xEF */
  2221. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2222. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2223. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2224. /* 0xF0 - 0xF7 */
  2225. N, N, N, N,
  2226. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2227. /* 0xF8 - 0xFF */
  2228. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2229. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2230. };
  2231. static struct opcode twobyte_table[256] = {
  2232. /* 0x00 - 0x0F */
  2233. N, GD(0, &group7), N, N,
  2234. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2235. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2236. N, D(ImplicitOps | ModRM), N, N,
  2237. /* 0x10 - 0x1F */
  2238. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2239. /* 0x20 - 0x2F */
  2240. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2241. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2242. N, N, N, N,
  2243. N, N, N, N, N, N, N, N,
  2244. /* 0x30 - 0x3F */
  2245. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2246. D(ImplicitOps | Priv), N,
  2247. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2248. N, N, N, N, N, N, N, N,
  2249. /* 0x40 - 0x4F */
  2250. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2251. /* 0x50 - 0x5F */
  2252. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2253. /* 0x60 - 0x6F */
  2254. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2255. /* 0x70 - 0x7F */
  2256. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2257. /* 0x80 - 0x8F */
  2258. X16(D(SrcImm)),
  2259. /* 0x90 - 0x9F */
  2260. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2261. /* 0xA0 - 0xA7 */
  2262. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2263. N, D(DstMem | SrcReg | ModRM | BitOp),
  2264. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2265. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2266. /* 0xA8 - 0xAF */
  2267. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2268. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2269. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2270. D(DstMem | SrcReg | Src2CL | ModRM),
  2271. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2272. /* 0xB0 - 0xB7 */
  2273. D2bv(DstMem | SrcReg | ModRM | Lock),
  2274. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2275. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2276. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2277. /* 0xB8 - 0xBF */
  2278. N, N,
  2279. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2280. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2281. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2282. /* 0xC0 - 0xCF */
  2283. D2bv(DstMem | SrcReg | ModRM | Lock),
  2284. N, D(DstMem | SrcReg | ModRM | Mov),
  2285. N, N, N, GD(0, &group9),
  2286. N, N, N, N, N, N, N, N,
  2287. /* 0xD0 - 0xDF */
  2288. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2289. /* 0xE0 - 0xEF */
  2290. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2291. /* 0xF0 - 0xFF */
  2292. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2293. };
  2294. #undef D
  2295. #undef N
  2296. #undef G
  2297. #undef GD
  2298. #undef I
  2299. #undef D2bv
  2300. #undef I2bv
  2301. #undef D6ALU
  2302. static unsigned imm_size(struct decode_cache *c)
  2303. {
  2304. unsigned size;
  2305. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2306. if (size == 8)
  2307. size = 4;
  2308. return size;
  2309. }
  2310. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2311. unsigned size, bool sign_extension)
  2312. {
  2313. struct decode_cache *c = &ctxt->decode;
  2314. struct x86_emulate_ops *ops = ctxt->ops;
  2315. int rc = X86EMUL_CONTINUE;
  2316. op->type = OP_IMM;
  2317. op->bytes = size;
  2318. op->addr.mem = c->eip;
  2319. /* NB. Immediates are sign-extended as necessary. */
  2320. switch (op->bytes) {
  2321. case 1:
  2322. op->val = insn_fetch(s8, 1, c->eip);
  2323. break;
  2324. case 2:
  2325. op->val = insn_fetch(s16, 2, c->eip);
  2326. break;
  2327. case 4:
  2328. op->val = insn_fetch(s32, 4, c->eip);
  2329. break;
  2330. }
  2331. if (!sign_extension) {
  2332. switch (op->bytes) {
  2333. case 1:
  2334. op->val &= 0xff;
  2335. break;
  2336. case 2:
  2337. op->val &= 0xffff;
  2338. break;
  2339. case 4:
  2340. op->val &= 0xffffffff;
  2341. break;
  2342. }
  2343. }
  2344. done:
  2345. return rc;
  2346. }
  2347. int
  2348. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2349. {
  2350. struct x86_emulate_ops *ops = ctxt->ops;
  2351. struct decode_cache *c = &ctxt->decode;
  2352. int rc = X86EMUL_CONTINUE;
  2353. int mode = ctxt->mode;
  2354. int def_op_bytes, def_ad_bytes, dual, goffset;
  2355. struct opcode opcode, *g_mod012, *g_mod3;
  2356. struct operand memop = { .type = OP_NONE };
  2357. c->eip = ctxt->eip;
  2358. c->fetch.start = c->fetch.end = c->eip;
  2359. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2360. switch (mode) {
  2361. case X86EMUL_MODE_REAL:
  2362. case X86EMUL_MODE_VM86:
  2363. case X86EMUL_MODE_PROT16:
  2364. def_op_bytes = def_ad_bytes = 2;
  2365. break;
  2366. case X86EMUL_MODE_PROT32:
  2367. def_op_bytes = def_ad_bytes = 4;
  2368. break;
  2369. #ifdef CONFIG_X86_64
  2370. case X86EMUL_MODE_PROT64:
  2371. def_op_bytes = 4;
  2372. def_ad_bytes = 8;
  2373. break;
  2374. #endif
  2375. default:
  2376. return -1;
  2377. }
  2378. c->op_bytes = def_op_bytes;
  2379. c->ad_bytes = def_ad_bytes;
  2380. /* Legacy prefixes. */
  2381. for (;;) {
  2382. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2383. case 0x66: /* operand-size override */
  2384. /* switch between 2/4 bytes */
  2385. c->op_bytes = def_op_bytes ^ 6;
  2386. break;
  2387. case 0x67: /* address-size override */
  2388. if (mode == X86EMUL_MODE_PROT64)
  2389. /* switch between 4/8 bytes */
  2390. c->ad_bytes = def_ad_bytes ^ 12;
  2391. else
  2392. /* switch between 2/4 bytes */
  2393. c->ad_bytes = def_ad_bytes ^ 6;
  2394. break;
  2395. case 0x26: /* ES override */
  2396. case 0x2e: /* CS override */
  2397. case 0x36: /* SS override */
  2398. case 0x3e: /* DS override */
  2399. set_seg_override(c, (c->b >> 3) & 3);
  2400. break;
  2401. case 0x64: /* FS override */
  2402. case 0x65: /* GS override */
  2403. set_seg_override(c, c->b & 7);
  2404. break;
  2405. case 0x40 ... 0x4f: /* REX */
  2406. if (mode != X86EMUL_MODE_PROT64)
  2407. goto done_prefixes;
  2408. c->rex_prefix = c->b;
  2409. continue;
  2410. case 0xf0: /* LOCK */
  2411. c->lock_prefix = 1;
  2412. break;
  2413. case 0xf2: /* REPNE/REPNZ */
  2414. c->rep_prefix = REPNE_PREFIX;
  2415. break;
  2416. case 0xf3: /* REP/REPE/REPZ */
  2417. c->rep_prefix = REPE_PREFIX;
  2418. break;
  2419. default:
  2420. goto done_prefixes;
  2421. }
  2422. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2423. c->rex_prefix = 0;
  2424. }
  2425. done_prefixes:
  2426. /* REX prefix. */
  2427. if (c->rex_prefix & 8)
  2428. c->op_bytes = 8; /* REX.W */
  2429. /* Opcode byte(s). */
  2430. opcode = opcode_table[c->b];
  2431. /* Two-byte opcode? */
  2432. if (c->b == 0x0f) {
  2433. c->twobyte = 1;
  2434. c->b = insn_fetch(u8, 1, c->eip);
  2435. opcode = twobyte_table[c->b];
  2436. }
  2437. c->d = opcode.flags;
  2438. if (c->d & Group) {
  2439. dual = c->d & GroupDual;
  2440. c->modrm = insn_fetch(u8, 1, c->eip);
  2441. --c->eip;
  2442. if (c->d & GroupDual) {
  2443. g_mod012 = opcode.u.gdual->mod012;
  2444. g_mod3 = opcode.u.gdual->mod3;
  2445. } else
  2446. g_mod012 = g_mod3 = opcode.u.group;
  2447. c->d &= ~(Group | GroupDual);
  2448. goffset = (c->modrm >> 3) & 7;
  2449. if ((c->modrm >> 6) == 3)
  2450. opcode = g_mod3[goffset];
  2451. else
  2452. opcode = g_mod012[goffset];
  2453. c->d |= opcode.flags;
  2454. }
  2455. c->execute = opcode.u.execute;
  2456. /* Unrecognised? */
  2457. if (c->d == 0 || (c->d & Undefined)) {
  2458. DPRINTF("Cannot emulate %02x\n", c->b);
  2459. return -1;
  2460. }
  2461. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2462. c->op_bytes = 8;
  2463. if (c->d & Op3264) {
  2464. if (mode == X86EMUL_MODE_PROT64)
  2465. c->op_bytes = 8;
  2466. else
  2467. c->op_bytes = 4;
  2468. }
  2469. /* ModRM and SIB bytes. */
  2470. if (c->d & ModRM) {
  2471. rc = decode_modrm(ctxt, ops, &memop);
  2472. if (!c->has_seg_override)
  2473. set_seg_override(c, c->modrm_seg);
  2474. } else if (c->d & MemAbs)
  2475. rc = decode_abs(ctxt, ops, &memop);
  2476. if (rc != X86EMUL_CONTINUE)
  2477. goto done;
  2478. if (!c->has_seg_override)
  2479. set_seg_override(c, VCPU_SREG_DS);
  2480. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2481. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2482. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2483. memop.addr.mem = (u32)memop.addr.mem;
  2484. if (memop.type == OP_MEM && c->rip_relative)
  2485. memop.addr.mem += c->eip;
  2486. /*
  2487. * Decode and fetch the source operand: register, memory
  2488. * or immediate.
  2489. */
  2490. switch (c->d & SrcMask) {
  2491. case SrcNone:
  2492. break;
  2493. case SrcReg:
  2494. decode_register_operand(&c->src, c, 0);
  2495. break;
  2496. case SrcMem16:
  2497. memop.bytes = 2;
  2498. goto srcmem_common;
  2499. case SrcMem32:
  2500. memop.bytes = 4;
  2501. goto srcmem_common;
  2502. case SrcMem:
  2503. memop.bytes = (c->d & ByteOp) ? 1 :
  2504. c->op_bytes;
  2505. srcmem_common:
  2506. c->src = memop;
  2507. break;
  2508. case SrcImmU16:
  2509. rc = decode_imm(ctxt, &c->src, 2, false);
  2510. break;
  2511. case SrcImm:
  2512. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2513. break;
  2514. case SrcImmU:
  2515. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2516. break;
  2517. case SrcImmByte:
  2518. rc = decode_imm(ctxt, &c->src, 1, true);
  2519. break;
  2520. case SrcImmUByte:
  2521. rc = decode_imm(ctxt, &c->src, 1, false);
  2522. break;
  2523. case SrcAcc:
  2524. c->src.type = OP_REG;
  2525. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2526. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2527. fetch_register_operand(&c->src);
  2528. break;
  2529. case SrcOne:
  2530. c->src.bytes = 1;
  2531. c->src.val = 1;
  2532. break;
  2533. case SrcSI:
  2534. c->src.type = OP_MEM;
  2535. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2536. c->src.addr.mem =
  2537. register_address(c, seg_override_base(ctxt, ops, c),
  2538. c->regs[VCPU_REGS_RSI]);
  2539. c->src.val = 0;
  2540. break;
  2541. case SrcImmFAddr:
  2542. c->src.type = OP_IMM;
  2543. c->src.addr.mem = c->eip;
  2544. c->src.bytes = c->op_bytes + 2;
  2545. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2546. break;
  2547. case SrcMemFAddr:
  2548. memop.bytes = c->op_bytes + 2;
  2549. goto srcmem_common;
  2550. break;
  2551. }
  2552. if (rc != X86EMUL_CONTINUE)
  2553. goto done;
  2554. /*
  2555. * Decode and fetch the second source operand: register, memory
  2556. * or immediate.
  2557. */
  2558. switch (c->d & Src2Mask) {
  2559. case Src2None:
  2560. break;
  2561. case Src2CL:
  2562. c->src2.bytes = 1;
  2563. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2564. break;
  2565. case Src2ImmByte:
  2566. rc = decode_imm(ctxt, &c->src2, 1, true);
  2567. break;
  2568. case Src2One:
  2569. c->src2.bytes = 1;
  2570. c->src2.val = 1;
  2571. break;
  2572. case Src2Imm:
  2573. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2574. break;
  2575. }
  2576. if (rc != X86EMUL_CONTINUE)
  2577. goto done;
  2578. /* Decode and fetch the destination operand: register or memory. */
  2579. switch (c->d & DstMask) {
  2580. case DstReg:
  2581. decode_register_operand(&c->dst, c,
  2582. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2583. break;
  2584. case DstImmUByte:
  2585. c->dst.type = OP_IMM;
  2586. c->dst.addr.mem = c->eip;
  2587. c->dst.bytes = 1;
  2588. c->dst.val = insn_fetch(u8, 1, c->eip);
  2589. break;
  2590. case DstMem:
  2591. case DstMem64:
  2592. c->dst = memop;
  2593. if ((c->d & DstMask) == DstMem64)
  2594. c->dst.bytes = 8;
  2595. else
  2596. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2597. if (c->d & BitOp)
  2598. fetch_bit_operand(c);
  2599. c->dst.orig_val = c->dst.val;
  2600. break;
  2601. case DstAcc:
  2602. c->dst.type = OP_REG;
  2603. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2604. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2605. fetch_register_operand(&c->dst);
  2606. c->dst.orig_val = c->dst.val;
  2607. break;
  2608. case DstDI:
  2609. c->dst.type = OP_MEM;
  2610. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2611. c->dst.addr.mem =
  2612. register_address(c, es_base(ctxt, ops),
  2613. c->regs[VCPU_REGS_RDI]);
  2614. c->dst.val = 0;
  2615. break;
  2616. case ImplicitOps:
  2617. /* Special instructions do their own operand decoding. */
  2618. default:
  2619. c->dst.type = OP_NONE; /* Disable writeback. */
  2620. return 0;
  2621. }
  2622. done:
  2623. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2624. }
  2625. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2626. {
  2627. struct decode_cache *c = &ctxt->decode;
  2628. /* The second termination condition only applies for REPE
  2629. * and REPNE. Test if the repeat string operation prefix is
  2630. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2631. * corresponding termination condition according to:
  2632. * - if REPE/REPZ and ZF = 0 then done
  2633. * - if REPNE/REPNZ and ZF = 1 then done
  2634. */
  2635. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2636. (c->b == 0xae) || (c->b == 0xaf))
  2637. && (((c->rep_prefix == REPE_PREFIX) &&
  2638. ((ctxt->eflags & EFLG_ZF) == 0))
  2639. || ((c->rep_prefix == REPNE_PREFIX) &&
  2640. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2641. return true;
  2642. return false;
  2643. }
  2644. int
  2645. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2646. {
  2647. struct x86_emulate_ops *ops = ctxt->ops;
  2648. u64 msr_data;
  2649. struct decode_cache *c = &ctxt->decode;
  2650. int rc = X86EMUL_CONTINUE;
  2651. int saved_dst_type = c->dst.type;
  2652. int irq; /* Used for int 3, int, and into */
  2653. ctxt->decode.mem_read.pos = 0;
  2654. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2655. emulate_ud(ctxt);
  2656. goto done;
  2657. }
  2658. /* LOCK prefix is allowed only with some instructions */
  2659. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2660. emulate_ud(ctxt);
  2661. goto done;
  2662. }
  2663. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2664. emulate_ud(ctxt);
  2665. goto done;
  2666. }
  2667. /* Privileged instruction can be executed only in CPL=0 */
  2668. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2669. emulate_gp(ctxt, 0);
  2670. goto done;
  2671. }
  2672. if (c->rep_prefix && (c->d & String)) {
  2673. /* All REP prefixes have the same first termination condition */
  2674. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2675. ctxt->eip = c->eip;
  2676. goto done;
  2677. }
  2678. }
  2679. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2680. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2681. c->src.valptr, c->src.bytes);
  2682. if (rc != X86EMUL_CONTINUE)
  2683. goto done;
  2684. c->src.orig_val64 = c->src.val64;
  2685. }
  2686. if (c->src2.type == OP_MEM) {
  2687. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2688. &c->src2.val, c->src2.bytes);
  2689. if (rc != X86EMUL_CONTINUE)
  2690. goto done;
  2691. }
  2692. if ((c->d & DstMask) == ImplicitOps)
  2693. goto special_insn;
  2694. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2695. /* optimisation - avoid slow emulated read if Mov */
  2696. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2697. &c->dst.val, c->dst.bytes);
  2698. if (rc != X86EMUL_CONTINUE)
  2699. goto done;
  2700. }
  2701. c->dst.orig_val = c->dst.val;
  2702. special_insn:
  2703. if (c->execute) {
  2704. rc = c->execute(ctxt);
  2705. if (rc != X86EMUL_CONTINUE)
  2706. goto done;
  2707. goto writeback;
  2708. }
  2709. if (c->twobyte)
  2710. goto twobyte_insn;
  2711. switch (c->b) {
  2712. case 0x00 ... 0x05:
  2713. add: /* add */
  2714. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2715. break;
  2716. case 0x06: /* push es */
  2717. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2718. break;
  2719. case 0x07: /* pop es */
  2720. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2721. break;
  2722. case 0x08 ... 0x0d:
  2723. or: /* or */
  2724. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2725. break;
  2726. case 0x0e: /* push cs */
  2727. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2728. break;
  2729. case 0x10 ... 0x15:
  2730. adc: /* adc */
  2731. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2732. break;
  2733. case 0x16: /* push ss */
  2734. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2735. break;
  2736. case 0x17: /* pop ss */
  2737. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2738. break;
  2739. case 0x18 ... 0x1d:
  2740. sbb: /* sbb */
  2741. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2742. break;
  2743. case 0x1e: /* push ds */
  2744. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2745. break;
  2746. case 0x1f: /* pop ds */
  2747. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2748. break;
  2749. case 0x20 ... 0x25:
  2750. and: /* and */
  2751. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2752. break;
  2753. case 0x28 ... 0x2d:
  2754. sub: /* sub */
  2755. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2756. break;
  2757. case 0x30 ... 0x35:
  2758. xor: /* xor */
  2759. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2760. break;
  2761. case 0x38 ... 0x3d:
  2762. cmp: /* cmp */
  2763. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2764. break;
  2765. case 0x40 ... 0x47: /* inc r16/r32 */
  2766. emulate_1op("inc", c->dst, ctxt->eflags);
  2767. break;
  2768. case 0x48 ... 0x4f: /* dec r16/r32 */
  2769. emulate_1op("dec", c->dst, ctxt->eflags);
  2770. break;
  2771. case 0x58 ... 0x5f: /* pop reg */
  2772. pop_instruction:
  2773. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2774. break;
  2775. case 0x60: /* pusha */
  2776. rc = emulate_pusha(ctxt, ops);
  2777. break;
  2778. case 0x61: /* popa */
  2779. rc = emulate_popa(ctxt, ops);
  2780. break;
  2781. case 0x63: /* movsxd */
  2782. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2783. goto cannot_emulate;
  2784. c->dst.val = (s32) c->src.val;
  2785. break;
  2786. case 0x6c: /* insb */
  2787. case 0x6d: /* insw/insd */
  2788. c->src.val = c->regs[VCPU_REGS_RDX];
  2789. goto do_io_in;
  2790. case 0x6e: /* outsb */
  2791. case 0x6f: /* outsw/outsd */
  2792. c->dst.val = c->regs[VCPU_REGS_RDX];
  2793. goto do_io_out;
  2794. break;
  2795. case 0x70 ... 0x7f: /* jcc (short) */
  2796. if (test_cc(c->b, ctxt->eflags))
  2797. jmp_rel(c, c->src.val);
  2798. break;
  2799. case 0x80 ... 0x83: /* Grp1 */
  2800. switch (c->modrm_reg) {
  2801. case 0:
  2802. goto add;
  2803. case 1:
  2804. goto or;
  2805. case 2:
  2806. goto adc;
  2807. case 3:
  2808. goto sbb;
  2809. case 4:
  2810. goto and;
  2811. case 5:
  2812. goto sub;
  2813. case 6:
  2814. goto xor;
  2815. case 7:
  2816. goto cmp;
  2817. }
  2818. break;
  2819. case 0x84 ... 0x85:
  2820. test:
  2821. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2822. break;
  2823. case 0x86 ... 0x87: /* xchg */
  2824. xchg:
  2825. /* Write back the register source. */
  2826. c->src.val = c->dst.val;
  2827. write_register_operand(&c->src);
  2828. /*
  2829. * Write back the memory destination with implicit LOCK
  2830. * prefix.
  2831. */
  2832. c->dst.val = c->src.orig_val;
  2833. c->lock_prefix = 1;
  2834. break;
  2835. case 0x8c: /* mov r/m, sreg */
  2836. if (c->modrm_reg > VCPU_SREG_GS) {
  2837. emulate_ud(ctxt);
  2838. goto done;
  2839. }
  2840. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2841. break;
  2842. case 0x8d: /* lea r16/r32, m */
  2843. c->dst.val = c->src.addr.mem;
  2844. break;
  2845. case 0x8e: { /* mov seg, r/m16 */
  2846. uint16_t sel;
  2847. sel = c->src.val;
  2848. if (c->modrm_reg == VCPU_SREG_CS ||
  2849. c->modrm_reg > VCPU_SREG_GS) {
  2850. emulate_ud(ctxt);
  2851. goto done;
  2852. }
  2853. if (c->modrm_reg == VCPU_SREG_SS)
  2854. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2855. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2856. c->dst.type = OP_NONE; /* Disable writeback. */
  2857. break;
  2858. }
  2859. case 0x8f: /* pop (sole member of Grp1a) */
  2860. rc = emulate_grp1a(ctxt, ops);
  2861. break;
  2862. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2863. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2864. break;
  2865. goto xchg;
  2866. case 0x98: /* cbw/cwde/cdqe */
  2867. switch (c->op_bytes) {
  2868. case 2: c->dst.val = (s8)c->dst.val; break;
  2869. case 4: c->dst.val = (s16)c->dst.val; break;
  2870. case 8: c->dst.val = (s32)c->dst.val; break;
  2871. }
  2872. break;
  2873. case 0x9c: /* pushf */
  2874. c->src.val = (unsigned long) ctxt->eflags;
  2875. emulate_push(ctxt, ops);
  2876. break;
  2877. case 0x9d: /* popf */
  2878. c->dst.type = OP_REG;
  2879. c->dst.addr.reg = &ctxt->eflags;
  2880. c->dst.bytes = c->op_bytes;
  2881. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2882. break;
  2883. case 0xa6 ... 0xa7: /* cmps */
  2884. c->dst.type = OP_NONE; /* Disable writeback. */
  2885. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2886. goto cmp;
  2887. case 0xa8 ... 0xa9: /* test ax, imm */
  2888. goto test;
  2889. case 0xae ... 0xaf: /* scas */
  2890. goto cmp;
  2891. case 0xc0 ... 0xc1:
  2892. emulate_grp2(ctxt);
  2893. break;
  2894. case 0xc3: /* ret */
  2895. c->dst.type = OP_REG;
  2896. c->dst.addr.reg = &c->eip;
  2897. c->dst.bytes = c->op_bytes;
  2898. goto pop_instruction;
  2899. case 0xc4: /* les */
  2900. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2901. break;
  2902. case 0xc5: /* lds */
  2903. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2904. break;
  2905. case 0xcb: /* ret far */
  2906. rc = emulate_ret_far(ctxt, ops);
  2907. break;
  2908. case 0xcc: /* int3 */
  2909. irq = 3;
  2910. goto do_interrupt;
  2911. case 0xcd: /* int n */
  2912. irq = c->src.val;
  2913. do_interrupt:
  2914. rc = emulate_int(ctxt, ops, irq);
  2915. break;
  2916. case 0xce: /* into */
  2917. if (ctxt->eflags & EFLG_OF) {
  2918. irq = 4;
  2919. goto do_interrupt;
  2920. }
  2921. break;
  2922. case 0xcf: /* iret */
  2923. rc = emulate_iret(ctxt, ops);
  2924. break;
  2925. case 0xd0 ... 0xd1: /* Grp2 */
  2926. emulate_grp2(ctxt);
  2927. break;
  2928. case 0xd2 ... 0xd3: /* Grp2 */
  2929. c->src.val = c->regs[VCPU_REGS_RCX];
  2930. emulate_grp2(ctxt);
  2931. break;
  2932. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2933. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2934. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2935. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2936. jmp_rel(c, c->src.val);
  2937. break;
  2938. case 0xe3: /* jcxz/jecxz/jrcxz */
  2939. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2940. jmp_rel(c, c->src.val);
  2941. break;
  2942. case 0xe4: /* inb */
  2943. case 0xe5: /* in */
  2944. goto do_io_in;
  2945. case 0xe6: /* outb */
  2946. case 0xe7: /* out */
  2947. goto do_io_out;
  2948. case 0xe8: /* call (near) */ {
  2949. long int rel = c->src.val;
  2950. c->src.val = (unsigned long) c->eip;
  2951. jmp_rel(c, rel);
  2952. emulate_push(ctxt, ops);
  2953. break;
  2954. }
  2955. case 0xe9: /* jmp rel */
  2956. goto jmp;
  2957. case 0xea: { /* jmp far */
  2958. unsigned short sel;
  2959. jump_far:
  2960. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2961. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2962. goto done;
  2963. c->eip = 0;
  2964. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2965. break;
  2966. }
  2967. case 0xeb:
  2968. jmp: /* jmp rel short */
  2969. jmp_rel(c, c->src.val);
  2970. c->dst.type = OP_NONE; /* Disable writeback. */
  2971. break;
  2972. case 0xec: /* in al,dx */
  2973. case 0xed: /* in (e/r)ax,dx */
  2974. c->src.val = c->regs[VCPU_REGS_RDX];
  2975. do_io_in:
  2976. c->dst.bytes = min(c->dst.bytes, 4u);
  2977. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2978. emulate_gp(ctxt, 0);
  2979. goto done;
  2980. }
  2981. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2982. &c->dst.val))
  2983. goto done; /* IO is needed */
  2984. break;
  2985. case 0xee: /* out dx,al */
  2986. case 0xef: /* out dx,(e/r)ax */
  2987. c->dst.val = c->regs[VCPU_REGS_RDX];
  2988. do_io_out:
  2989. c->src.bytes = min(c->src.bytes, 4u);
  2990. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2991. c->src.bytes)) {
  2992. emulate_gp(ctxt, 0);
  2993. goto done;
  2994. }
  2995. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2996. &c->src.val, 1, ctxt->vcpu);
  2997. c->dst.type = OP_NONE; /* Disable writeback. */
  2998. break;
  2999. case 0xf4: /* hlt */
  3000. ctxt->vcpu->arch.halt_request = 1;
  3001. break;
  3002. case 0xf5: /* cmc */
  3003. /* complement carry flag from eflags reg */
  3004. ctxt->eflags ^= EFLG_CF;
  3005. break;
  3006. case 0xf6 ... 0xf7: /* Grp3 */
  3007. rc = emulate_grp3(ctxt, ops);
  3008. break;
  3009. case 0xf8: /* clc */
  3010. ctxt->eflags &= ~EFLG_CF;
  3011. break;
  3012. case 0xf9: /* stc */
  3013. ctxt->eflags |= EFLG_CF;
  3014. break;
  3015. case 0xfa: /* cli */
  3016. if (emulator_bad_iopl(ctxt, ops)) {
  3017. emulate_gp(ctxt, 0);
  3018. goto done;
  3019. } else
  3020. ctxt->eflags &= ~X86_EFLAGS_IF;
  3021. break;
  3022. case 0xfb: /* sti */
  3023. if (emulator_bad_iopl(ctxt, ops)) {
  3024. emulate_gp(ctxt, 0);
  3025. goto done;
  3026. } else {
  3027. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3028. ctxt->eflags |= X86_EFLAGS_IF;
  3029. }
  3030. break;
  3031. case 0xfc: /* cld */
  3032. ctxt->eflags &= ~EFLG_DF;
  3033. break;
  3034. case 0xfd: /* std */
  3035. ctxt->eflags |= EFLG_DF;
  3036. break;
  3037. case 0xfe: /* Grp4 */
  3038. grp45:
  3039. rc = emulate_grp45(ctxt, ops);
  3040. break;
  3041. case 0xff: /* Grp5 */
  3042. if (c->modrm_reg == 5)
  3043. goto jump_far;
  3044. goto grp45;
  3045. default:
  3046. goto cannot_emulate;
  3047. }
  3048. if (rc != X86EMUL_CONTINUE)
  3049. goto done;
  3050. writeback:
  3051. rc = writeback(ctxt, ops);
  3052. if (rc != X86EMUL_CONTINUE)
  3053. goto done;
  3054. /*
  3055. * restore dst type in case the decoding will be reused
  3056. * (happens for string instruction )
  3057. */
  3058. c->dst.type = saved_dst_type;
  3059. if ((c->d & SrcMask) == SrcSI)
  3060. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  3061. VCPU_REGS_RSI, &c->src);
  3062. if ((c->d & DstMask) == DstDI)
  3063. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  3064. &c->dst);
  3065. if (c->rep_prefix && (c->d & String)) {
  3066. struct read_cache *r = &ctxt->decode.io_read;
  3067. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3068. if (!string_insn_completed(ctxt)) {
  3069. /*
  3070. * Re-enter guest when pio read ahead buffer is empty
  3071. * or, if it is not used, after each 1024 iteration.
  3072. */
  3073. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3074. (r->end == 0 || r->end != r->pos)) {
  3075. /*
  3076. * Reset read cache. Usually happens before
  3077. * decode, but since instruction is restarted
  3078. * we have to do it here.
  3079. */
  3080. ctxt->decode.mem_read.end = 0;
  3081. return EMULATION_RESTART;
  3082. }
  3083. goto done; /* skip rip writeback */
  3084. }
  3085. }
  3086. ctxt->eip = c->eip;
  3087. done:
  3088. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3089. twobyte_insn:
  3090. switch (c->b) {
  3091. case 0x01: /* lgdt, lidt, lmsw */
  3092. switch (c->modrm_reg) {
  3093. u16 size;
  3094. unsigned long address;
  3095. case 0: /* vmcall */
  3096. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3097. goto cannot_emulate;
  3098. rc = kvm_fix_hypercall(ctxt->vcpu);
  3099. if (rc != X86EMUL_CONTINUE)
  3100. goto done;
  3101. /* Let the processor re-execute the fixed hypercall */
  3102. c->eip = ctxt->eip;
  3103. /* Disable writeback. */
  3104. c->dst.type = OP_NONE;
  3105. break;
  3106. case 2: /* lgdt */
  3107. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3108. &size, &address, c->op_bytes);
  3109. if (rc != X86EMUL_CONTINUE)
  3110. goto done;
  3111. realmode_lgdt(ctxt->vcpu, size, address);
  3112. /* Disable writeback. */
  3113. c->dst.type = OP_NONE;
  3114. break;
  3115. case 3: /* lidt/vmmcall */
  3116. if (c->modrm_mod == 3) {
  3117. switch (c->modrm_rm) {
  3118. case 1:
  3119. rc = kvm_fix_hypercall(ctxt->vcpu);
  3120. break;
  3121. default:
  3122. goto cannot_emulate;
  3123. }
  3124. } else {
  3125. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3126. &size, &address,
  3127. c->op_bytes);
  3128. if (rc != X86EMUL_CONTINUE)
  3129. goto done;
  3130. realmode_lidt(ctxt->vcpu, size, address);
  3131. }
  3132. /* Disable writeback. */
  3133. c->dst.type = OP_NONE;
  3134. break;
  3135. case 4: /* smsw */
  3136. c->dst.bytes = 2;
  3137. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3138. break;
  3139. case 6: /* lmsw */
  3140. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3141. (c->src.val & 0x0f), ctxt->vcpu);
  3142. c->dst.type = OP_NONE;
  3143. break;
  3144. case 5: /* not defined */
  3145. emulate_ud(ctxt);
  3146. goto done;
  3147. case 7: /* invlpg*/
  3148. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3149. /* Disable writeback. */
  3150. c->dst.type = OP_NONE;
  3151. break;
  3152. default:
  3153. goto cannot_emulate;
  3154. }
  3155. break;
  3156. case 0x05: /* syscall */
  3157. rc = emulate_syscall(ctxt, ops);
  3158. break;
  3159. case 0x06:
  3160. emulate_clts(ctxt->vcpu);
  3161. break;
  3162. case 0x09: /* wbinvd */
  3163. kvm_emulate_wbinvd(ctxt->vcpu);
  3164. break;
  3165. case 0x08: /* invd */
  3166. case 0x0d: /* GrpP (prefetch) */
  3167. case 0x18: /* Grp16 (prefetch/nop) */
  3168. break;
  3169. case 0x20: /* mov cr, reg */
  3170. switch (c->modrm_reg) {
  3171. case 1:
  3172. case 5 ... 7:
  3173. case 9 ... 15:
  3174. emulate_ud(ctxt);
  3175. goto done;
  3176. }
  3177. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3178. break;
  3179. case 0x21: /* mov from dr to reg */
  3180. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3181. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3182. emulate_ud(ctxt);
  3183. goto done;
  3184. }
  3185. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3186. break;
  3187. case 0x22: /* mov reg, cr */
  3188. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3189. emulate_gp(ctxt, 0);
  3190. goto done;
  3191. }
  3192. c->dst.type = OP_NONE;
  3193. break;
  3194. case 0x23: /* mov from reg to dr */
  3195. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3196. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3197. emulate_ud(ctxt);
  3198. goto done;
  3199. }
  3200. if (ops->set_dr(c->modrm_reg, c->src.val &
  3201. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3202. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3203. /* #UD condition is already handled by the code above */
  3204. emulate_gp(ctxt, 0);
  3205. goto done;
  3206. }
  3207. c->dst.type = OP_NONE; /* no writeback */
  3208. break;
  3209. case 0x30:
  3210. /* wrmsr */
  3211. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3212. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3213. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3214. emulate_gp(ctxt, 0);
  3215. goto done;
  3216. }
  3217. rc = X86EMUL_CONTINUE;
  3218. break;
  3219. case 0x32:
  3220. /* rdmsr */
  3221. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3222. emulate_gp(ctxt, 0);
  3223. goto done;
  3224. } else {
  3225. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3226. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3227. }
  3228. rc = X86EMUL_CONTINUE;
  3229. break;
  3230. case 0x34: /* sysenter */
  3231. rc = emulate_sysenter(ctxt, ops);
  3232. break;
  3233. case 0x35: /* sysexit */
  3234. rc = emulate_sysexit(ctxt, ops);
  3235. break;
  3236. case 0x40 ... 0x4f: /* cmov */
  3237. c->dst.val = c->dst.orig_val = c->src.val;
  3238. if (!test_cc(c->b, ctxt->eflags))
  3239. c->dst.type = OP_NONE; /* no writeback */
  3240. break;
  3241. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3242. if (test_cc(c->b, ctxt->eflags))
  3243. jmp_rel(c, c->src.val);
  3244. break;
  3245. case 0x90 ... 0x9f: /* setcc r/m8 */
  3246. c->dst.val = test_cc(c->b, ctxt->eflags);
  3247. break;
  3248. case 0xa0: /* push fs */
  3249. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3250. break;
  3251. case 0xa1: /* pop fs */
  3252. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3253. break;
  3254. case 0xa3:
  3255. bt: /* bt */
  3256. c->dst.type = OP_NONE;
  3257. /* only subword offset */
  3258. c->src.val &= (c->dst.bytes << 3) - 1;
  3259. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3260. break;
  3261. case 0xa4: /* shld imm8, r, r/m */
  3262. case 0xa5: /* shld cl, r, r/m */
  3263. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3264. break;
  3265. case 0xa8: /* push gs */
  3266. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3267. break;
  3268. case 0xa9: /* pop gs */
  3269. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3270. break;
  3271. case 0xab:
  3272. bts: /* bts */
  3273. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3274. break;
  3275. case 0xac: /* shrd imm8, r, r/m */
  3276. case 0xad: /* shrd cl, r, r/m */
  3277. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3278. break;
  3279. case 0xae: /* clflush */
  3280. break;
  3281. case 0xb0 ... 0xb1: /* cmpxchg */
  3282. /*
  3283. * Save real source value, then compare EAX against
  3284. * destination.
  3285. */
  3286. c->src.orig_val = c->src.val;
  3287. c->src.val = c->regs[VCPU_REGS_RAX];
  3288. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3289. if (ctxt->eflags & EFLG_ZF) {
  3290. /* Success: write back to memory. */
  3291. c->dst.val = c->src.orig_val;
  3292. } else {
  3293. /* Failure: write the value we saw to EAX. */
  3294. c->dst.type = OP_REG;
  3295. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3296. }
  3297. break;
  3298. case 0xb2: /* lss */
  3299. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3300. break;
  3301. case 0xb3:
  3302. btr: /* btr */
  3303. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3304. break;
  3305. case 0xb4: /* lfs */
  3306. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3307. break;
  3308. case 0xb5: /* lgs */
  3309. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3310. break;
  3311. case 0xb6 ... 0xb7: /* movzx */
  3312. c->dst.bytes = c->op_bytes;
  3313. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3314. : (u16) c->src.val;
  3315. break;
  3316. case 0xba: /* Grp8 */
  3317. switch (c->modrm_reg & 3) {
  3318. case 0:
  3319. goto bt;
  3320. case 1:
  3321. goto bts;
  3322. case 2:
  3323. goto btr;
  3324. case 3:
  3325. goto btc;
  3326. }
  3327. break;
  3328. case 0xbb:
  3329. btc: /* btc */
  3330. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3331. break;
  3332. case 0xbc: { /* bsf */
  3333. u8 zf;
  3334. __asm__ ("bsf %2, %0; setz %1"
  3335. : "=r"(c->dst.val), "=q"(zf)
  3336. : "r"(c->src.val));
  3337. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3338. if (zf) {
  3339. ctxt->eflags |= X86_EFLAGS_ZF;
  3340. c->dst.type = OP_NONE; /* Disable writeback. */
  3341. }
  3342. break;
  3343. }
  3344. case 0xbd: { /* bsr */
  3345. u8 zf;
  3346. __asm__ ("bsr %2, %0; setz %1"
  3347. : "=r"(c->dst.val), "=q"(zf)
  3348. : "r"(c->src.val));
  3349. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3350. if (zf) {
  3351. ctxt->eflags |= X86_EFLAGS_ZF;
  3352. c->dst.type = OP_NONE; /* Disable writeback. */
  3353. }
  3354. break;
  3355. }
  3356. case 0xbe ... 0xbf: /* movsx */
  3357. c->dst.bytes = c->op_bytes;
  3358. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3359. (s16) c->src.val;
  3360. break;
  3361. case 0xc0 ... 0xc1: /* xadd */
  3362. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3363. /* Write back the register source. */
  3364. c->src.val = c->dst.orig_val;
  3365. write_register_operand(&c->src);
  3366. break;
  3367. case 0xc3: /* movnti */
  3368. c->dst.bytes = c->op_bytes;
  3369. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3370. (u64) c->src.val;
  3371. break;
  3372. case 0xc7: /* Grp9 (cmpxchg8b) */
  3373. rc = emulate_grp9(ctxt, ops);
  3374. break;
  3375. default:
  3376. goto cannot_emulate;
  3377. }
  3378. if (rc != X86EMUL_CONTINUE)
  3379. goto done;
  3380. goto writeback;
  3381. cannot_emulate:
  3382. DPRINTF("Cannot emulate %02x\n", c->b);
  3383. return -1;
  3384. }