pinctrl-sirf.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704
  1. /*
  2. * pinmux driver for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/init.h>
  9. #include <linux/module.h>
  10. #include <linux/irq.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/io.h>
  13. #include <linux/slab.h>
  14. #include <linux/err.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/pinctrl/pinctrl.h>
  17. #include <linux/pinctrl/pinmux.h>
  18. #include <linux/pinctrl/consumer.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/bitops.h>
  24. #include <linux/gpio.h>
  25. #include <linux/of_gpio.h>
  26. #define DRIVER_NAME "pinmux-sirf"
  27. #define SIRFSOC_NUM_PADS 622
  28. #define SIRFSOC_RSC_PIN_MUX 0x4
  29. #define SIRFSOC_GPIO_PAD_EN(g) ((g)*0x100 + 0x84)
  30. #define SIRFSOC_GPIO_CTRL(g, i) ((g)*0x100 + (i)*4)
  31. #define SIRFSOC_GPIO_DSP_EN0 (0x80)
  32. #define SIRFSOC_GPIO_PAD_EN(g) ((g)*0x100 + 0x84)
  33. #define SIRFSOC_GPIO_INT_STATUS(g) ((g)*0x100 + 0x8C)
  34. #define SIRFSOC_GPIO_CTL_INTR_LOW_MASK 0x1
  35. #define SIRFSOC_GPIO_CTL_INTR_HIGH_MASK 0x2
  36. #define SIRFSOC_GPIO_CTL_INTR_TYPE_MASK 0x4
  37. #define SIRFSOC_GPIO_CTL_INTR_EN_MASK 0x8
  38. #define SIRFSOC_GPIO_CTL_INTR_STS_MASK 0x10
  39. #define SIRFSOC_GPIO_CTL_OUT_EN_MASK 0x20
  40. #define SIRFSOC_GPIO_CTL_DATAOUT_MASK 0x40
  41. #define SIRFSOC_GPIO_CTL_DATAIN_MASK 0x80
  42. #define SIRFSOC_GPIO_CTL_PULL_MASK 0x100
  43. #define SIRFSOC_GPIO_CTL_PULL_HIGH 0x200
  44. #define SIRFSOC_GPIO_CTL_DSP_INT 0x400
  45. #define SIRFSOC_GPIO_NO_OF_BANKS 5
  46. #define SIRFSOC_GPIO_BANK_SIZE 32
  47. #define SIRFSOC_GPIO_NUM(bank, index) (((bank)*(32)) + (index))
  48. struct sirfsoc_gpio_bank {
  49. struct of_mm_gpio_chip chip;
  50. struct irq_domain *domain;
  51. int id;
  52. int parent_irq;
  53. spinlock_t lock;
  54. };
  55. static struct sirfsoc_gpio_bank sgpio_bank[SIRFSOC_GPIO_NO_OF_BANKS];
  56. static DEFINE_SPINLOCK(sgpio_lock);
  57. /*
  58. * pad list for the pinmux subsystem
  59. * refer to CS-131858-DC-6A.xls
  60. */
  61. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  62. PINCTRL_PIN(0, "gpio0-0"),
  63. PINCTRL_PIN(1, "gpio0-1"),
  64. PINCTRL_PIN(2, "gpio0-2"),
  65. PINCTRL_PIN(3, "gpio0-3"),
  66. PINCTRL_PIN(4, "pwm0"),
  67. PINCTRL_PIN(5, "pwm1"),
  68. PINCTRL_PIN(6, "pwm2"),
  69. PINCTRL_PIN(7, "pwm3"),
  70. PINCTRL_PIN(8, "warm_rst_b"),
  71. PINCTRL_PIN(9, "odo_0"),
  72. PINCTRL_PIN(10, "odo_1"),
  73. PINCTRL_PIN(11, "dr_dir"),
  74. PINCTRL_PIN(12, "viprom_fa"),
  75. PINCTRL_PIN(13, "scl_1"),
  76. PINCTRL_PIN(14, "ntrst"),
  77. PINCTRL_PIN(15, "sda_1"),
  78. PINCTRL_PIN(16, "x_ldd[16]"),
  79. PINCTRL_PIN(17, "x_ldd[17]"),
  80. PINCTRL_PIN(18, "x_ldd[18]"),
  81. PINCTRL_PIN(19, "x_ldd[19]"),
  82. PINCTRL_PIN(20, "x_ldd[20]"),
  83. PINCTRL_PIN(21, "x_ldd[21]"),
  84. PINCTRL_PIN(22, "x_ldd[22]"),
  85. PINCTRL_PIN(23, "x_ldd[23], lcdrom_frdy"),
  86. PINCTRL_PIN(24, "gps_sgn"),
  87. PINCTRL_PIN(25, "gps_mag"),
  88. PINCTRL_PIN(26, "gps_clk"),
  89. PINCTRL_PIN(27, "sd_cd_b_1"),
  90. PINCTRL_PIN(28, "sd_vcc_on_1"),
  91. PINCTRL_PIN(29, "sd_wp_b_1"),
  92. PINCTRL_PIN(30, "sd_clk_3"),
  93. PINCTRL_PIN(31, "sd_cmd_3"),
  94. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  95. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  96. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  97. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  98. PINCTRL_PIN(36, "x_sd_clk_4"),
  99. PINCTRL_PIN(37, "x_sd_cmd_4"),
  100. PINCTRL_PIN(38, "x_sd_dat_4[0]"),
  101. PINCTRL_PIN(39, "x_sd_dat_4[1]"),
  102. PINCTRL_PIN(40, "x_sd_dat_4[2]"),
  103. PINCTRL_PIN(41, "x_sd_dat_4[3]"),
  104. PINCTRL_PIN(42, "x_cko_1"),
  105. PINCTRL_PIN(43, "x_ac97_bit_clk"),
  106. PINCTRL_PIN(44, "x_ac97_dout"),
  107. PINCTRL_PIN(45, "x_ac97_din"),
  108. PINCTRL_PIN(46, "x_ac97_sync"),
  109. PINCTRL_PIN(47, "x_txd_1"),
  110. PINCTRL_PIN(48, "x_txd_2"),
  111. PINCTRL_PIN(49, "x_rxd_1"),
  112. PINCTRL_PIN(50, "x_rxd_2"),
  113. PINCTRL_PIN(51, "x_usclk_0"),
  114. PINCTRL_PIN(52, "x_utxd_0"),
  115. PINCTRL_PIN(53, "x_urxd_0"),
  116. PINCTRL_PIN(54, "x_utfs_0"),
  117. PINCTRL_PIN(55, "x_urfs_0"),
  118. PINCTRL_PIN(56, "x_usclk_1"),
  119. PINCTRL_PIN(57, "x_utxd_1"),
  120. PINCTRL_PIN(58, "x_urxd_1"),
  121. PINCTRL_PIN(59, "x_utfs_1"),
  122. PINCTRL_PIN(60, "x_urfs_1"),
  123. PINCTRL_PIN(61, "x_usclk_2"),
  124. PINCTRL_PIN(62, "x_utxd_2"),
  125. PINCTRL_PIN(63, "x_urxd_2"),
  126. PINCTRL_PIN(64, "x_utfs_2"),
  127. PINCTRL_PIN(65, "x_urfs_2"),
  128. PINCTRL_PIN(66, "x_df_we_b"),
  129. PINCTRL_PIN(67, "x_df_re_b"),
  130. PINCTRL_PIN(68, "x_txd_0"),
  131. PINCTRL_PIN(69, "x_rxd_0"),
  132. PINCTRL_PIN(78, "x_cko_0"),
  133. PINCTRL_PIN(79, "x_vip_pxd[7]"),
  134. PINCTRL_PIN(80, "x_vip_pxd[6]"),
  135. PINCTRL_PIN(81, "x_vip_pxd[5]"),
  136. PINCTRL_PIN(82, "x_vip_pxd[4]"),
  137. PINCTRL_PIN(83, "x_vip_pxd[3]"),
  138. PINCTRL_PIN(84, "x_vip_pxd[2]"),
  139. PINCTRL_PIN(85, "x_vip_pxd[1]"),
  140. PINCTRL_PIN(86, "x_vip_pxd[0]"),
  141. PINCTRL_PIN(87, "x_vip_vsync"),
  142. PINCTRL_PIN(88, "x_vip_hsync"),
  143. PINCTRL_PIN(89, "x_vip_pxclk"),
  144. PINCTRL_PIN(90, "x_sda_0"),
  145. PINCTRL_PIN(91, "x_scl_0"),
  146. PINCTRL_PIN(92, "x_df_ry_by"),
  147. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  148. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  149. PINCTRL_PIN(95, "x_l_pclk"),
  150. PINCTRL_PIN(96, "x_l_lck"),
  151. PINCTRL_PIN(97, "x_l_fck"),
  152. PINCTRL_PIN(98, "x_l_de"),
  153. PINCTRL_PIN(99, "x_ldd[0]"),
  154. PINCTRL_PIN(100, "x_ldd[1]"),
  155. PINCTRL_PIN(101, "x_ldd[2]"),
  156. PINCTRL_PIN(102, "x_ldd[3]"),
  157. PINCTRL_PIN(103, "x_ldd[4]"),
  158. PINCTRL_PIN(104, "x_ldd[5]"),
  159. PINCTRL_PIN(105, "x_ldd[6]"),
  160. PINCTRL_PIN(106, "x_ldd[7]"),
  161. PINCTRL_PIN(107, "x_ldd[8]"),
  162. PINCTRL_PIN(108, "x_ldd[9]"),
  163. PINCTRL_PIN(109, "x_ldd[10]"),
  164. PINCTRL_PIN(110, "x_ldd[11]"),
  165. PINCTRL_PIN(111, "x_ldd[12]"),
  166. PINCTRL_PIN(112, "x_ldd[13]"),
  167. PINCTRL_PIN(113, "x_ldd[14]"),
  168. PINCTRL_PIN(114, "x_ldd[15]"),
  169. };
  170. /**
  171. * @dev: a pointer back to containing device
  172. * @virtbase: the offset to the controller in virtual memory
  173. */
  174. struct sirfsoc_pmx {
  175. struct device *dev;
  176. struct pinctrl_dev *pmx;
  177. void __iomem *gpio_virtbase;
  178. void __iomem *rsc_virtbase;
  179. };
  180. /* SIRFSOC_GPIO_PAD_EN set */
  181. struct sirfsoc_muxmask {
  182. unsigned long group;
  183. unsigned long mask;
  184. };
  185. struct sirfsoc_padmux {
  186. unsigned long muxmask_counts;
  187. const struct sirfsoc_muxmask *muxmask;
  188. /* RSC_PIN_MUX set */
  189. unsigned long funcmask;
  190. unsigned long funcval;
  191. };
  192. /**
  193. * struct sirfsoc_pin_group - describes a SiRFprimaII pin group
  194. * @name: the name of this specific pin group
  195. * @pins: an array of discrete physical pins used in this group, taken
  196. * from the driver-local pin enumeration space
  197. * @num_pins: the number of pins in this group array, i.e. the number of
  198. * elements in .pins so we can iterate over that array
  199. */
  200. struct sirfsoc_pin_group {
  201. const char *name;
  202. const unsigned int *pins;
  203. const unsigned num_pins;
  204. };
  205. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  206. {
  207. .group = 3,
  208. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  209. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  210. BIT(17) | BIT(18),
  211. }, {
  212. .group = 2,
  213. .mask = BIT(31),
  214. },
  215. };
  216. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  217. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  218. .muxmask = lcd_16bits_sirfsoc_muxmask,
  219. .funcmask = BIT(4),
  220. .funcval = 0,
  221. };
  222. static const unsigned lcd_16bits_pins[] = { 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  223. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  224. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  225. {
  226. .group = 3,
  227. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  228. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  229. BIT(17) | BIT(18),
  230. }, {
  231. .group = 2,
  232. .mask = BIT(31),
  233. }, {
  234. .group = 0,
  235. .mask = BIT(16) | BIT(17),
  236. },
  237. };
  238. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  239. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  240. .muxmask = lcd_18bits_muxmask,
  241. .funcmask = BIT(4),
  242. .funcval = 0,
  243. };
  244. static const unsigned lcd_18bits_pins[] = { 16, 17, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  245. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114};
  246. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  247. {
  248. .group = 3,
  249. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  250. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  251. BIT(17) | BIT(18),
  252. }, {
  253. .group = 2,
  254. .mask = BIT(31),
  255. }, {
  256. .group = 0,
  257. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  258. },
  259. };
  260. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  261. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  262. .muxmask = lcd_24bits_muxmask,
  263. .funcmask = BIT(4),
  264. .funcval = 0,
  265. };
  266. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  267. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  268. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  269. {
  270. .group = 3,
  271. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  272. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  273. BIT(17) | BIT(18),
  274. }, {
  275. .group = 2,
  276. .mask = BIT(31),
  277. }, {
  278. .group = 0,
  279. .mask = BIT(23),
  280. },
  281. };
  282. static const struct sirfsoc_padmux lcdrom_padmux = {
  283. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  284. .muxmask = lcdrom_muxmask,
  285. .funcmask = BIT(4),
  286. .funcval = BIT(4),
  287. };
  288. static const unsigned lcdrom_pins[] = { 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  289. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  290. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  291. {
  292. .group = 2,
  293. .mask = BIT(4) | BIT(5),
  294. }, {
  295. .group = 1,
  296. .mask = BIT(23) | BIT(28),
  297. },
  298. };
  299. static const struct sirfsoc_padmux uart0_padmux = {
  300. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  301. .muxmask = uart0_muxmask,
  302. .funcmask = BIT(9),
  303. .funcval = BIT(9),
  304. };
  305. static const unsigned uart0_pins[] = { 55, 60, 68, 69 };
  306. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  307. {
  308. .group = 2,
  309. .mask = BIT(4) | BIT(5),
  310. },
  311. };
  312. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  313. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  314. .muxmask = uart0_nostreamctrl_muxmask,
  315. };
  316. static const unsigned uart0_nostreamctrl_pins[] = { 68, 39 };
  317. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  318. {
  319. .group = 1,
  320. .mask = BIT(15) | BIT(17),
  321. },
  322. };
  323. static const struct sirfsoc_padmux uart1_padmux = {
  324. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  325. .muxmask = uart1_muxmask,
  326. };
  327. static const unsigned uart1_pins[] = { 47, 49 };
  328. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  329. {
  330. .group = 1,
  331. .mask = BIT(16) | BIT(18) | BIT(24) | BIT(27),
  332. },
  333. };
  334. static const struct sirfsoc_padmux uart2_padmux = {
  335. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  336. .muxmask = uart2_muxmask,
  337. .funcmask = BIT(10),
  338. .funcval = BIT(10),
  339. };
  340. static const unsigned uart2_pins[] = { 48, 50, 56, 59 };
  341. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  342. {
  343. .group = 1,
  344. .mask = BIT(16) | BIT(18),
  345. },
  346. };
  347. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  348. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  349. .muxmask = uart2_nostreamctrl_muxmask,
  350. };
  351. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  352. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  353. {
  354. .group = 0,
  355. .mask = BIT(30) | BIT(31),
  356. }, {
  357. .group = 1,
  358. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  359. },
  360. };
  361. static const struct sirfsoc_padmux sdmmc3_padmux = {
  362. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  363. .muxmask = sdmmc3_muxmask,
  364. .funcmask = BIT(7),
  365. .funcval = 0,
  366. };
  367. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  368. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  369. {
  370. .group = 1,
  371. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  372. },
  373. };
  374. static const struct sirfsoc_padmux spi0_padmux = {
  375. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  376. .muxmask = spi0_muxmask,
  377. .funcmask = BIT(7),
  378. .funcval = BIT(7),
  379. };
  380. static const unsigned spi0_pins[] = { 32, 33, 34, 35 };
  381. static const struct sirfsoc_muxmask sdmmc4_muxmask[] = {
  382. {
  383. .group = 1,
  384. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) | BIT(9),
  385. },
  386. };
  387. static const struct sirfsoc_padmux sdmmc4_padmux = {
  388. .muxmask_counts = ARRAY_SIZE(sdmmc4_muxmask),
  389. .muxmask = sdmmc4_muxmask,
  390. };
  391. static const unsigned sdmmc4_pins[] = { 36, 37, 38, 39, 40, 41 };
  392. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  393. {
  394. .group = 1,
  395. .mask = BIT(10),
  396. },
  397. };
  398. static const struct sirfsoc_padmux cko1_padmux = {
  399. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  400. .muxmask = cko1_muxmask,
  401. .funcmask = BIT(3),
  402. .funcval = 0,
  403. };
  404. static const unsigned cko1_pins[] = { 42 };
  405. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  406. {
  407. .group = 1,
  408. .mask =
  409. BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(19)
  410. | BIT(23) | BIT(28),
  411. },
  412. };
  413. static const struct sirfsoc_padmux i2s_padmux = {
  414. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  415. .muxmask = i2s_muxmask,
  416. .funcmask = BIT(3) | BIT(9),
  417. .funcval = BIT(3),
  418. };
  419. static const unsigned i2s_pins[] = { 42, 43, 44, 45, 46, 51, 55, 60 };
  420. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  421. {
  422. .group = 1,
  423. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  424. },
  425. };
  426. static const struct sirfsoc_padmux ac97_padmux = {
  427. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  428. .muxmask = ac97_muxmask,
  429. .funcmask = BIT(8),
  430. .funcval = 0,
  431. };
  432. static const unsigned ac97_pins[] = { 33, 34, 35, 36 };
  433. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  434. {
  435. .group = 1,
  436. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  437. },
  438. };
  439. static const struct sirfsoc_padmux spi1_padmux = {
  440. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  441. .muxmask = spi1_muxmask,
  442. .funcmask = BIT(8),
  443. .funcval = BIT(8),
  444. };
  445. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  446. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  447. {
  448. .group = 0,
  449. .mask = BIT(27) | BIT(28) | BIT(29),
  450. },
  451. };
  452. static const struct sirfsoc_padmux sdmmc1_padmux = {
  453. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  454. .muxmask = sdmmc1_muxmask,
  455. };
  456. static const unsigned sdmmc1_pins[] = { 27, 28, 29 };
  457. static const struct sirfsoc_muxmask gps_muxmask[] = {
  458. {
  459. .group = 0,
  460. .mask = BIT(24) | BIT(25) | BIT(26),
  461. },
  462. };
  463. static const struct sirfsoc_padmux gps_padmux = {
  464. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  465. .muxmask = gps_muxmask,
  466. .funcmask = BIT(12) | BIT(13) | BIT(14),
  467. .funcval = BIT(12),
  468. };
  469. static const unsigned gps_pins[] = { 24, 25, 26 };
  470. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  471. {
  472. .group = 0,
  473. .mask = BIT(24) | BIT(25) | BIT(26),
  474. }, {
  475. .group = 1,
  476. .mask = BIT(29),
  477. }, {
  478. .group = 2,
  479. .mask = BIT(0) | BIT(1),
  480. },
  481. };
  482. static const struct sirfsoc_padmux sdmmc5_padmux = {
  483. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  484. .muxmask = sdmmc5_muxmask,
  485. .funcmask = BIT(13) | BIT(14),
  486. .funcval = BIT(13) | BIT(14),
  487. };
  488. static const unsigned sdmmc5_pins[] = { 24, 25, 26, 61, 64, 65 };
  489. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  490. {
  491. .group = 1,
  492. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  493. },
  494. };
  495. static const struct sirfsoc_padmux usp0_padmux = {
  496. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  497. .muxmask = usp0_muxmask,
  498. .funcmask = BIT(1) | BIT(2) | BIT(6) | BIT(9),
  499. .funcval = 0,
  500. };
  501. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  502. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  503. {
  504. .group = 1,
  505. .mask = BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28),
  506. },
  507. };
  508. static const struct sirfsoc_padmux usp1_padmux = {
  509. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  510. .muxmask = usp1_muxmask,
  511. .funcmask = BIT(1) | BIT(9) | BIT(10) | BIT(11),
  512. .funcval = 0,
  513. };
  514. static const unsigned usp1_pins[] = { 56, 57, 58, 59, 60 };
  515. static const struct sirfsoc_muxmask usp2_muxmask[] = {
  516. {
  517. .group = 1,
  518. .mask = BIT(29) | BIT(30) | BIT(31),
  519. }, {
  520. .group = 2,
  521. .mask = BIT(0) | BIT(1),
  522. },
  523. };
  524. static const struct sirfsoc_padmux usp2_padmux = {
  525. .muxmask_counts = ARRAY_SIZE(usp2_muxmask),
  526. .muxmask = usp2_muxmask,
  527. .funcmask = BIT(13) | BIT(14),
  528. .funcval = 0,
  529. };
  530. static const unsigned usp2_pins[] = { 61, 62, 63, 64, 65 };
  531. static const struct sirfsoc_muxmask nand_muxmask[] = {
  532. {
  533. .group = 2,
  534. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  535. },
  536. };
  537. static const struct sirfsoc_padmux nand_padmux = {
  538. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  539. .muxmask = nand_muxmask,
  540. .funcmask = BIT(5),
  541. .funcval = 0,
  542. };
  543. static const unsigned nand_pins[] = { 64, 65, 92, 93, 94 };
  544. static const struct sirfsoc_padmux sdmmc0_padmux = {
  545. .muxmask_counts = 0,
  546. .funcmask = BIT(5),
  547. .funcval = 0,
  548. };
  549. static const unsigned sdmmc0_pins[] = { };
  550. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  551. {
  552. .group = 2,
  553. .mask = BIT(2) | BIT(3),
  554. },
  555. };
  556. static const struct sirfsoc_padmux sdmmc2_padmux = {
  557. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  558. .muxmask = sdmmc2_muxmask,
  559. .funcmask = BIT(5),
  560. .funcval = BIT(5),
  561. };
  562. static const unsigned sdmmc2_pins[] = { 66, 67 };
  563. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  564. {
  565. .group = 2,
  566. .mask = BIT(14),
  567. },
  568. };
  569. static const struct sirfsoc_padmux cko0_padmux = {
  570. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  571. .muxmask = cko0_muxmask,
  572. };
  573. static const unsigned cko0_pins[] = { 78 };
  574. static const struct sirfsoc_muxmask vip_muxmask[] = {
  575. {
  576. .group = 2,
  577. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  578. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  579. BIT(25),
  580. },
  581. };
  582. static const struct sirfsoc_padmux vip_padmux = {
  583. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  584. .muxmask = vip_muxmask,
  585. .funcmask = BIT(0),
  586. .funcval = 0,
  587. };
  588. static const unsigned vip_pins[] = { 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  589. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  590. {
  591. .group = 2,
  592. .mask = BIT(26) | BIT(27),
  593. },
  594. };
  595. static const struct sirfsoc_padmux i2c0_padmux = {
  596. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  597. .muxmask = i2c0_muxmask,
  598. };
  599. static const unsigned i2c0_pins[] = { 90, 91 };
  600. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  601. {
  602. .group = 0,
  603. .mask = BIT(13) | BIT(15),
  604. },
  605. };
  606. static const struct sirfsoc_padmux i2c1_padmux = {
  607. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  608. .muxmask = i2c1_muxmask,
  609. };
  610. static const unsigned i2c1_pins[] = { 13, 15 };
  611. static const struct sirfsoc_muxmask viprom_muxmask[] = {
  612. {
  613. .group = 2,
  614. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  615. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  616. BIT(25),
  617. }, {
  618. .group = 0,
  619. .mask = BIT(12),
  620. },
  621. };
  622. static const struct sirfsoc_padmux viprom_padmux = {
  623. .muxmask_counts = ARRAY_SIZE(viprom_muxmask),
  624. .muxmask = viprom_muxmask,
  625. .funcmask = BIT(0),
  626. .funcval = BIT(0),
  627. };
  628. static const unsigned viprom_pins[] = { 12, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  629. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  630. {
  631. .group = 0,
  632. .mask = BIT(4),
  633. },
  634. };
  635. static const struct sirfsoc_padmux pwm0_padmux = {
  636. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  637. .muxmask = pwm0_muxmask,
  638. .funcmask = BIT(12),
  639. .funcval = 0,
  640. };
  641. static const unsigned pwm0_pins[] = { 4 };
  642. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  643. {
  644. .group = 0,
  645. .mask = BIT(5),
  646. },
  647. };
  648. static const struct sirfsoc_padmux pwm1_padmux = {
  649. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  650. .muxmask = pwm1_muxmask,
  651. };
  652. static const unsigned pwm1_pins[] = { 5 };
  653. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  654. {
  655. .group = 0,
  656. .mask = BIT(6),
  657. },
  658. };
  659. static const struct sirfsoc_padmux pwm2_padmux = {
  660. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  661. .muxmask = pwm2_muxmask,
  662. };
  663. static const unsigned pwm2_pins[] = { 6 };
  664. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  665. {
  666. .group = 0,
  667. .mask = BIT(7),
  668. },
  669. };
  670. static const struct sirfsoc_padmux pwm3_padmux = {
  671. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  672. .muxmask = pwm3_muxmask,
  673. };
  674. static const unsigned pwm3_pins[] = { 7 };
  675. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  676. {
  677. .group = 0,
  678. .mask = BIT(8),
  679. },
  680. };
  681. static const struct sirfsoc_padmux warm_rst_padmux = {
  682. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  683. .muxmask = warm_rst_muxmask,
  684. };
  685. static const unsigned warm_rst_pins[] = { 8 };
  686. static const struct sirfsoc_muxmask usb0_utmi_drvbus_muxmask[] = {
  687. {
  688. .group = 1,
  689. .mask = BIT(22),
  690. },
  691. };
  692. static const struct sirfsoc_padmux usb0_utmi_drvbus_padmux = {
  693. .muxmask_counts = ARRAY_SIZE(usb0_utmi_drvbus_muxmask),
  694. .muxmask = usb0_utmi_drvbus_muxmask,
  695. .funcmask = BIT(6),
  696. .funcval = BIT(6), /* refer to PAD_UTMI_DRVVBUS0_ENABLE */
  697. };
  698. static const unsigned usb0_utmi_drvbus_pins[] = { 54 };
  699. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  700. {
  701. .group = 1,
  702. .mask = BIT(27),
  703. },
  704. };
  705. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  706. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  707. .muxmask = usb1_utmi_drvbus_muxmask,
  708. .funcmask = BIT(11),
  709. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  710. };
  711. static const unsigned usb1_utmi_drvbus_pins[] = { 59 };
  712. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  713. {
  714. .group = 0,
  715. .mask = BIT(9) | BIT(10) | BIT(11),
  716. },
  717. };
  718. static const struct sirfsoc_padmux pulse_count_padmux = {
  719. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  720. .muxmask = pulse_count_muxmask,
  721. };
  722. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  723. #define SIRFSOC_PIN_GROUP(n, p) \
  724. { \
  725. .name = n, \
  726. .pins = p, \
  727. .num_pins = ARRAY_SIZE(p), \
  728. }
  729. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  730. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  731. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  732. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  733. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  734. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  735. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  736. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  737. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  738. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  739. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  740. SIRFSOC_PIN_GROUP("usp2grp", usp2_pins),
  741. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  742. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  743. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  744. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  745. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  746. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  747. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  748. SIRFSOC_PIN_GROUP("vipromgrp", viprom_pins),
  749. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  750. SIRFSOC_PIN_GROUP("cko0_rstgrp", cko0_pins),
  751. SIRFSOC_PIN_GROUP("cko1_rstgrp", cko1_pins),
  752. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  753. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  754. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  755. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  756. SIRFSOC_PIN_GROUP("sdmmc4grp", sdmmc4_pins),
  757. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  758. SIRFSOC_PIN_GROUP("usb0_utmi_drvbusgrp", usb0_utmi_drvbus_pins),
  759. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  760. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  761. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  762. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  763. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  764. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  765. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  766. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  767. };
  768. static int sirfsoc_get_groups_count(struct pinctrl_dev *pctldev)
  769. {
  770. return ARRAY_SIZE(sirfsoc_pin_groups);
  771. }
  772. static const char *sirfsoc_get_group_name(struct pinctrl_dev *pctldev,
  773. unsigned selector)
  774. {
  775. return sirfsoc_pin_groups[selector].name;
  776. }
  777. static int sirfsoc_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  778. const unsigned **pins,
  779. unsigned *num_pins)
  780. {
  781. *pins = sirfsoc_pin_groups[selector].pins;
  782. *num_pins = sirfsoc_pin_groups[selector].num_pins;
  783. return 0;
  784. }
  785. static void sirfsoc_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  786. unsigned offset)
  787. {
  788. seq_printf(s, " " DRIVER_NAME);
  789. }
  790. static struct pinctrl_ops sirfsoc_pctrl_ops = {
  791. .get_groups_count = sirfsoc_get_groups_count,
  792. .get_group_name = sirfsoc_get_group_name,
  793. .get_group_pins = sirfsoc_get_group_pins,
  794. .pin_dbg_show = sirfsoc_pin_dbg_show,
  795. };
  796. struct sirfsoc_pmx_func {
  797. const char *name;
  798. const char * const *groups;
  799. const unsigned num_groups;
  800. const struct sirfsoc_padmux *padmux;
  801. };
  802. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  803. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  804. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  805. static const char * const lcdromgrp[] = { "lcdromgrp" };
  806. static const char * const uart0grp[] = { "uart0grp" };
  807. static const char * const uart1grp[] = { "uart1grp" };
  808. static const char * const uart2grp[] = { "uart2grp" };
  809. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  810. static const char * const usp0grp[] = { "usp0grp" };
  811. static const char * const usp1grp[] = { "usp1grp" };
  812. static const char * const usp2grp[] = { "usp2grp" };
  813. static const char * const i2c0grp[] = { "i2c0grp" };
  814. static const char * const i2c1grp[] = { "i2c1grp" };
  815. static const char * const pwm0grp[] = { "pwm0grp" };
  816. static const char * const pwm1grp[] = { "pwm1grp" };
  817. static const char * const pwm2grp[] = { "pwm2grp" };
  818. static const char * const pwm3grp[] = { "pwm3grp" };
  819. static const char * const vipgrp[] = { "vipgrp" };
  820. static const char * const vipromgrp[] = { "vipromgrp" };
  821. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  822. static const char * const cko0grp[] = { "cko0grp" };
  823. static const char * const cko1grp[] = { "cko1grp" };
  824. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  825. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  826. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  827. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  828. static const char * const sdmmc4grp[] = { "sdmmc4grp" };
  829. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  830. static const char * const usb0_utmi_drvbusgrp[] = { "usb0_utmi_drvbusgrp" };
  831. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  832. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  833. static const char * const i2sgrp[] = { "i2sgrp" };
  834. static const char * const ac97grp[] = { "ac97grp" };
  835. static const char * const nandgrp[] = { "nandgrp" };
  836. static const char * const spi0grp[] = { "spi0grp" };
  837. static const char * const spi1grp[] = { "spi1grp" };
  838. static const char * const gpsgrp[] = { "gpsgrp" };
  839. #define SIRFSOC_PMX_FUNCTION(n, g, m) \
  840. { \
  841. .name = n, \
  842. .groups = g, \
  843. .num_groups = ARRAY_SIZE(g), \
  844. .padmux = &m, \
  845. }
  846. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  847. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  848. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  849. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  850. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  851. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  852. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  853. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  854. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  855. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  856. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  857. SIRFSOC_PMX_FUNCTION("usp2", usp2grp, usp2_padmux),
  858. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  859. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  860. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  861. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  862. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  863. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  864. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  865. SIRFSOC_PMX_FUNCTION("viprom", vipromgrp, viprom_padmux),
  866. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  867. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  868. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  869. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  870. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  871. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  872. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  873. SIRFSOC_PMX_FUNCTION("sdmmc4", sdmmc4grp, sdmmc4_padmux),
  874. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  875. SIRFSOC_PMX_FUNCTION("usb0_utmi_drvbus", usb0_utmi_drvbusgrp, usb0_utmi_drvbus_padmux),
  876. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  877. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  878. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  879. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  880. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  881. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  882. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  883. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  884. };
  885. static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx *spmx, unsigned selector,
  886. bool enable)
  887. {
  888. int i;
  889. const struct sirfsoc_padmux *mux = sirfsoc_pmx_functions[selector].padmux;
  890. const struct sirfsoc_muxmask *mask = mux->muxmask;
  891. for (i = 0; i < mux->muxmask_counts; i++) {
  892. u32 muxval;
  893. muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
  894. if (enable)
  895. muxval = muxval & ~mask[i].mask;
  896. else
  897. muxval = muxval | mask[i].mask;
  898. writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
  899. }
  900. if (mux->funcmask && enable) {
  901. u32 func_en_val;
  902. func_en_val =
  903. readl(spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
  904. func_en_val =
  905. (func_en_val & ~mux->funcmask) | (mux->
  906. funcval);
  907. writel(func_en_val, spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
  908. }
  909. }
  910. static int sirfsoc_pinmux_enable(struct pinctrl_dev *pmxdev, unsigned selector,
  911. unsigned group)
  912. {
  913. struct sirfsoc_pmx *spmx;
  914. spmx = pinctrl_dev_get_drvdata(pmxdev);
  915. sirfsoc_pinmux_endisable(spmx, selector, true);
  916. return 0;
  917. }
  918. static void sirfsoc_pinmux_disable(struct pinctrl_dev *pmxdev, unsigned selector,
  919. unsigned group)
  920. {
  921. struct sirfsoc_pmx *spmx;
  922. spmx = pinctrl_dev_get_drvdata(pmxdev);
  923. sirfsoc_pinmux_endisable(spmx, selector, false);
  924. }
  925. static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev *pmxdev)
  926. {
  927. return ARRAY_SIZE(sirfsoc_pmx_functions);
  928. }
  929. static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev *pctldev,
  930. unsigned selector)
  931. {
  932. return sirfsoc_pmx_functions[selector].name;
  933. }
  934. static int sirfsoc_pinmux_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  935. const char * const **groups,
  936. unsigned * const num_groups)
  937. {
  938. *groups = sirfsoc_pmx_functions[selector].groups;
  939. *num_groups = sirfsoc_pmx_functions[selector].num_groups;
  940. return 0;
  941. }
  942. static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev *pmxdev,
  943. struct pinctrl_gpio_range *range, unsigned offset)
  944. {
  945. struct sirfsoc_pmx *spmx;
  946. int group = range->id;
  947. u32 muxval;
  948. spmx = pinctrl_dev_get_drvdata(pmxdev);
  949. muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
  950. muxval = muxval | (1 << (offset - range->pin_base));
  951. writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
  952. return 0;
  953. }
  954. static struct pinmux_ops sirfsoc_pinmux_ops = {
  955. .enable = sirfsoc_pinmux_enable,
  956. .disable = sirfsoc_pinmux_disable,
  957. .get_functions_count = sirfsoc_pinmux_get_funcs_count,
  958. .get_function_name = sirfsoc_pinmux_get_func_name,
  959. .get_function_groups = sirfsoc_pinmux_get_groups,
  960. .gpio_request_enable = sirfsoc_pinmux_request_gpio,
  961. };
  962. static struct pinctrl_desc sirfsoc_pinmux_desc = {
  963. .name = DRIVER_NAME,
  964. .pins = sirfsoc_pads,
  965. .npins = ARRAY_SIZE(sirfsoc_pads),
  966. .pctlops = &sirfsoc_pctrl_ops,
  967. .pmxops = &sirfsoc_pinmux_ops,
  968. .owner = THIS_MODULE,
  969. };
  970. /*
  971. * Todo: bind irq_chip to every pinctrl_gpio_range
  972. */
  973. static struct pinctrl_gpio_range sirfsoc_gpio_ranges[] = {
  974. {
  975. .name = "sirfsoc-gpio*",
  976. .id = 0,
  977. .base = 0,
  978. .pin_base = 0,
  979. .npins = 32,
  980. }, {
  981. .name = "sirfsoc-gpio*",
  982. .id = 1,
  983. .base = 32,
  984. .pin_base = 32,
  985. .npins = 32,
  986. }, {
  987. .name = "sirfsoc-gpio*",
  988. .id = 2,
  989. .base = 64,
  990. .pin_base = 64,
  991. .npins = 32,
  992. }, {
  993. .name = "sirfsoc-gpio*",
  994. .id = 3,
  995. .base = 96,
  996. .pin_base = 96,
  997. .npins = 19,
  998. },
  999. };
  1000. static void __iomem *sirfsoc_rsc_of_iomap(void)
  1001. {
  1002. const struct of_device_id rsc_ids[] = {
  1003. { .compatible = "sirf,prima2-rsc" },
  1004. {}
  1005. };
  1006. struct device_node *np;
  1007. np = of_find_matching_node(NULL, rsc_ids);
  1008. if (!np)
  1009. panic("unable to find compatible rsc node in dtb\n");
  1010. return of_iomap(np, 0);
  1011. }
  1012. static int __devinit sirfsoc_pinmux_probe(struct platform_device *pdev)
  1013. {
  1014. int ret;
  1015. struct sirfsoc_pmx *spmx;
  1016. struct device_node *np = pdev->dev.of_node;
  1017. int i;
  1018. /* Create state holders etc for this driver */
  1019. spmx = devm_kzalloc(&pdev->dev, sizeof(*spmx), GFP_KERNEL);
  1020. if (!spmx)
  1021. return -ENOMEM;
  1022. spmx->dev = &pdev->dev;
  1023. platform_set_drvdata(pdev, spmx);
  1024. spmx->gpio_virtbase = of_iomap(np, 0);
  1025. if (!spmx->gpio_virtbase) {
  1026. ret = -ENOMEM;
  1027. dev_err(&pdev->dev, "can't map gpio registers\n");
  1028. goto out_no_gpio_remap;
  1029. }
  1030. spmx->rsc_virtbase = sirfsoc_rsc_of_iomap();
  1031. if (!spmx->rsc_virtbase) {
  1032. ret = -ENOMEM;
  1033. dev_err(&pdev->dev, "can't map rsc registers\n");
  1034. goto out_no_rsc_remap;
  1035. }
  1036. /* Now register the pin controller and all pins it handles */
  1037. spmx->pmx = pinctrl_register(&sirfsoc_pinmux_desc, &pdev->dev, spmx);
  1038. if (!spmx->pmx) {
  1039. dev_err(&pdev->dev, "could not register SIRFSOC pinmux driver\n");
  1040. ret = -EINVAL;
  1041. goto out_no_pmx;
  1042. }
  1043. for (i = 0; i < ARRAY_SIZE(sirfsoc_gpio_ranges); i++)
  1044. pinctrl_add_gpio_range(spmx->pmx, &sirfsoc_gpio_ranges[i]);
  1045. dev_info(&pdev->dev, "initialized SIRFSOC pinmux driver\n");
  1046. return 0;
  1047. out_no_pmx:
  1048. iounmap(spmx->rsc_virtbase);
  1049. out_no_rsc_remap:
  1050. iounmap(spmx->gpio_virtbase);
  1051. out_no_gpio_remap:
  1052. platform_set_drvdata(pdev, NULL);
  1053. return ret;
  1054. }
  1055. static const struct of_device_id pinmux_ids[] __devinitconst = {
  1056. { .compatible = "sirf,prima2-gpio-pinmux" },
  1057. {}
  1058. };
  1059. static struct platform_driver sirfsoc_pinmux_driver = {
  1060. .driver = {
  1061. .name = DRIVER_NAME,
  1062. .owner = THIS_MODULE,
  1063. .of_match_table = pinmux_ids,
  1064. },
  1065. .probe = sirfsoc_pinmux_probe,
  1066. };
  1067. static int __init sirfsoc_pinmux_init(void)
  1068. {
  1069. return platform_driver_register(&sirfsoc_pinmux_driver);
  1070. }
  1071. arch_initcall(sirfsoc_pinmux_init);
  1072. static inline int sirfsoc_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  1073. {
  1074. struct sirfsoc_gpio_bank *bank = container_of(to_of_mm_gpio_chip(chip),
  1075. struct sirfsoc_gpio_bank, chip);
  1076. return irq_find_mapping(bank->domain, offset);
  1077. }
  1078. static inline int sirfsoc_gpio_to_offset(unsigned int gpio)
  1079. {
  1080. return gpio % SIRFSOC_GPIO_BANK_SIZE;
  1081. }
  1082. static inline struct sirfsoc_gpio_bank *sirfsoc_gpio_to_bank(unsigned int gpio)
  1083. {
  1084. return &sgpio_bank[gpio / SIRFSOC_GPIO_BANK_SIZE];
  1085. }
  1086. void sirfsoc_gpio_set_pull(unsigned gpio, unsigned mode)
  1087. {
  1088. struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(gpio);
  1089. int idx = sirfsoc_gpio_to_offset(gpio);
  1090. u32 val, offset;
  1091. unsigned long flags;
  1092. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1093. spin_lock_irqsave(&sgpio_lock, flags);
  1094. val = readl(bank->chip.regs + offset);
  1095. switch (mode) {
  1096. case SIRFSOC_GPIO_PULL_NONE:
  1097. val &= ~SIRFSOC_GPIO_CTL_PULL_MASK;
  1098. break;
  1099. case SIRFSOC_GPIO_PULL_UP:
  1100. val |= SIRFSOC_GPIO_CTL_PULL_MASK;
  1101. val |= SIRFSOC_GPIO_CTL_PULL_HIGH;
  1102. break;
  1103. case SIRFSOC_GPIO_PULL_DOWN:
  1104. val |= SIRFSOC_GPIO_CTL_PULL_MASK;
  1105. val &= ~SIRFSOC_GPIO_CTL_PULL_HIGH;
  1106. break;
  1107. default:
  1108. break;
  1109. }
  1110. writel(val, bank->chip.regs + offset);
  1111. spin_unlock_irqrestore(&sgpio_lock, flags);
  1112. }
  1113. EXPORT_SYMBOL(sirfsoc_gpio_set_pull);
  1114. static inline struct sirfsoc_gpio_bank *sirfsoc_irqchip_to_bank(struct gpio_chip *chip)
  1115. {
  1116. return container_of(to_of_mm_gpio_chip(chip), struct sirfsoc_gpio_bank, chip);
  1117. }
  1118. static void sirfsoc_gpio_irq_ack(struct irq_data *d)
  1119. {
  1120. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1121. int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
  1122. u32 val, offset;
  1123. unsigned long flags;
  1124. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1125. spin_lock_irqsave(&sgpio_lock, flags);
  1126. val = readl(bank->chip.regs + offset);
  1127. writel(val, bank->chip.regs + offset);
  1128. spin_unlock_irqrestore(&sgpio_lock, flags);
  1129. }
  1130. static void __sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_bank *bank, int idx)
  1131. {
  1132. u32 val, offset;
  1133. unsigned long flags;
  1134. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1135. spin_lock_irqsave(&sgpio_lock, flags);
  1136. val = readl(bank->chip.regs + offset);
  1137. val &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
  1138. val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
  1139. writel(val, bank->chip.regs + offset);
  1140. spin_unlock_irqrestore(&sgpio_lock, flags);
  1141. }
  1142. static void sirfsoc_gpio_irq_mask(struct irq_data *d)
  1143. {
  1144. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1145. __sirfsoc_gpio_irq_mask(bank, d->hwirq % SIRFSOC_GPIO_BANK_SIZE);
  1146. }
  1147. static void sirfsoc_gpio_irq_unmask(struct irq_data *d)
  1148. {
  1149. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1150. int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
  1151. u32 val, offset;
  1152. unsigned long flags;
  1153. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1154. spin_lock_irqsave(&sgpio_lock, flags);
  1155. val = readl(bank->chip.regs + offset);
  1156. val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
  1157. val |= SIRFSOC_GPIO_CTL_INTR_EN_MASK;
  1158. writel(val, bank->chip.regs + offset);
  1159. spin_unlock_irqrestore(&sgpio_lock, flags);
  1160. }
  1161. static int sirfsoc_gpio_irq_type(struct irq_data *d, unsigned type)
  1162. {
  1163. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1164. int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
  1165. u32 val, offset;
  1166. unsigned long flags;
  1167. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1168. spin_lock_irqsave(&sgpio_lock, flags);
  1169. val = readl(bank->chip.regs + offset);
  1170. val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
  1171. switch (type) {
  1172. case IRQ_TYPE_NONE:
  1173. break;
  1174. case IRQ_TYPE_EDGE_RISING:
  1175. val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
  1176. val &= ~SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
  1177. break;
  1178. case IRQ_TYPE_EDGE_FALLING:
  1179. val &= ~SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
  1180. val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
  1181. break;
  1182. case IRQ_TYPE_EDGE_BOTH:
  1183. val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
  1184. SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
  1185. break;
  1186. case IRQ_TYPE_LEVEL_LOW:
  1187. val &= ~(SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
  1188. val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
  1189. break;
  1190. case IRQ_TYPE_LEVEL_HIGH:
  1191. val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
  1192. val &= ~(SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
  1193. break;
  1194. }
  1195. writel(val, bank->chip.regs + offset);
  1196. spin_unlock_irqrestore(&sgpio_lock, flags);
  1197. return 0;
  1198. }
  1199. static struct irq_chip sirfsoc_irq_chip = {
  1200. .name = "sirf-gpio-irq",
  1201. .irq_ack = sirfsoc_gpio_irq_ack,
  1202. .irq_mask = sirfsoc_gpio_irq_mask,
  1203. .irq_unmask = sirfsoc_gpio_irq_unmask,
  1204. .irq_set_type = sirfsoc_gpio_irq_type,
  1205. };
  1206. static void sirfsoc_gpio_handle_irq(unsigned int irq, struct irq_desc *desc)
  1207. {
  1208. struct sirfsoc_gpio_bank *bank = irq_get_handler_data(irq);
  1209. u32 status, ctrl;
  1210. int idx = 0;
  1211. unsigned int first_irq;
  1212. status = readl(bank->chip.regs + SIRFSOC_GPIO_INT_STATUS(bank->id));
  1213. if (!status) {
  1214. printk(KERN_WARNING
  1215. "%s: gpio id %d status %#x no interrupt is flaged\n",
  1216. __func__, bank->id, status);
  1217. handle_bad_irq(irq, desc);
  1218. return;
  1219. }
  1220. first_irq = bank->domain->revmap_data.legacy.first_irq;
  1221. while (status) {
  1222. ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, idx));
  1223. /*
  1224. * Here we must check whether the corresponding GPIO's interrupt
  1225. * has been enabled, otherwise just skip it
  1226. */
  1227. if ((status & 0x1) && (ctrl & SIRFSOC_GPIO_CTL_INTR_EN_MASK)) {
  1228. pr_debug("%s: gpio id %d idx %d happens\n",
  1229. __func__, bank->id, idx);
  1230. generic_handle_irq(first_irq + idx);
  1231. }
  1232. idx++;
  1233. status = status >> 1;
  1234. }
  1235. }
  1236. static inline void sirfsoc_gpio_set_input(struct sirfsoc_gpio_bank *bank, unsigned ctrl_offset)
  1237. {
  1238. u32 val;
  1239. unsigned long flags;
  1240. spin_lock_irqsave(&bank->lock, flags);
  1241. val = readl(bank->chip.regs + ctrl_offset);
  1242. val &= ~SIRFSOC_GPIO_CTL_OUT_EN_MASK;
  1243. writel(val, bank->chip.regs + ctrl_offset);
  1244. spin_unlock_irqrestore(&bank->lock, flags);
  1245. }
  1246. static int sirfsoc_gpio_request(struct gpio_chip *chip, unsigned offset)
  1247. {
  1248. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1249. unsigned long flags;
  1250. if (pinctrl_request_gpio(chip->base + offset))
  1251. return -ENODEV;
  1252. spin_lock_irqsave(&bank->lock, flags);
  1253. /*
  1254. * default status:
  1255. * set direction as input and mask irq
  1256. */
  1257. sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
  1258. __sirfsoc_gpio_irq_mask(bank, offset);
  1259. spin_unlock_irqrestore(&bank->lock, flags);
  1260. return 0;
  1261. }
  1262. static void sirfsoc_gpio_free(struct gpio_chip *chip, unsigned offset)
  1263. {
  1264. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1265. unsigned long flags;
  1266. spin_lock_irqsave(&bank->lock, flags);
  1267. __sirfsoc_gpio_irq_mask(bank, offset);
  1268. sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
  1269. spin_unlock_irqrestore(&bank->lock, flags);
  1270. pinctrl_free_gpio(chip->base + offset);
  1271. }
  1272. static int sirfsoc_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
  1273. {
  1274. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1275. int idx = sirfsoc_gpio_to_offset(gpio);
  1276. unsigned long flags;
  1277. unsigned offset;
  1278. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1279. spin_lock_irqsave(&bank->lock, flags);
  1280. sirfsoc_gpio_set_input(bank, offset);
  1281. spin_unlock_irqrestore(&bank->lock, flags);
  1282. return 0;
  1283. }
  1284. static inline void sirfsoc_gpio_set_output(struct sirfsoc_gpio_bank *bank, unsigned offset,
  1285. int value)
  1286. {
  1287. u32 out_ctrl;
  1288. unsigned long flags;
  1289. spin_lock_irqsave(&bank->lock, flags);
  1290. out_ctrl = readl(bank->chip.regs + offset);
  1291. if (value)
  1292. out_ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1293. else
  1294. out_ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1295. out_ctrl &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
  1296. out_ctrl |= SIRFSOC_GPIO_CTL_OUT_EN_MASK;
  1297. writel(out_ctrl, bank->chip.regs + offset);
  1298. spin_unlock_irqrestore(&bank->lock, flags);
  1299. }
  1300. static int sirfsoc_gpio_direction_output(struct gpio_chip *chip, unsigned gpio, int value)
  1301. {
  1302. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1303. int idx = sirfsoc_gpio_to_offset(gpio);
  1304. u32 offset;
  1305. unsigned long flags;
  1306. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1307. spin_lock_irqsave(&sgpio_lock, flags);
  1308. sirfsoc_gpio_set_output(bank, offset, value);
  1309. spin_unlock_irqrestore(&sgpio_lock, flags);
  1310. return 0;
  1311. }
  1312. static int sirfsoc_gpio_get_value(struct gpio_chip *chip, unsigned offset)
  1313. {
  1314. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1315. u32 val;
  1316. unsigned long flags;
  1317. spin_lock_irqsave(&bank->lock, flags);
  1318. val = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
  1319. spin_unlock_irqrestore(&bank->lock, flags);
  1320. return !!(val & SIRFSOC_GPIO_CTL_DATAIN_MASK);
  1321. }
  1322. static void sirfsoc_gpio_set_value(struct gpio_chip *chip, unsigned offset,
  1323. int value)
  1324. {
  1325. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1326. u32 ctrl;
  1327. unsigned long flags;
  1328. spin_lock_irqsave(&bank->lock, flags);
  1329. ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
  1330. if (value)
  1331. ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1332. else
  1333. ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1334. writel(ctrl, bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
  1335. spin_unlock_irqrestore(&bank->lock, flags);
  1336. }
  1337. int sirfsoc_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  1338. irq_hw_number_t hwirq)
  1339. {
  1340. struct sirfsoc_gpio_bank *bank = d->host_data;
  1341. if (!bank)
  1342. return -EINVAL;
  1343. irq_set_chip(irq, &sirfsoc_irq_chip);
  1344. irq_set_handler(irq, handle_level_irq);
  1345. irq_set_chip_data(irq, bank);
  1346. set_irq_flags(irq, IRQF_VALID);
  1347. return 0;
  1348. }
  1349. const struct irq_domain_ops sirfsoc_gpio_irq_simple_ops = {
  1350. .map = sirfsoc_gpio_irq_map,
  1351. .xlate = irq_domain_xlate_twocell,
  1352. };
  1353. static int __devinit sirfsoc_gpio_probe(struct device_node *np)
  1354. {
  1355. int i, err = 0;
  1356. struct sirfsoc_gpio_bank *bank;
  1357. void *regs;
  1358. struct platform_device *pdev;
  1359. pdev = of_find_device_by_node(np);
  1360. if (!pdev)
  1361. return -ENODEV;
  1362. regs = of_iomap(np, 0);
  1363. if (!regs)
  1364. return -ENOMEM;
  1365. for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
  1366. bank = &sgpio_bank[i];
  1367. spin_lock_init(&bank->lock);
  1368. bank->chip.gc.request = sirfsoc_gpio_request;
  1369. bank->chip.gc.free = sirfsoc_gpio_free;
  1370. bank->chip.gc.direction_input = sirfsoc_gpio_direction_input;
  1371. bank->chip.gc.get = sirfsoc_gpio_get_value;
  1372. bank->chip.gc.direction_output = sirfsoc_gpio_direction_output;
  1373. bank->chip.gc.set = sirfsoc_gpio_set_value;
  1374. bank->chip.gc.to_irq = sirfsoc_gpio_to_irq;
  1375. bank->chip.gc.base = i * SIRFSOC_GPIO_BANK_SIZE;
  1376. bank->chip.gc.ngpio = SIRFSOC_GPIO_BANK_SIZE;
  1377. bank->chip.gc.label = kstrdup(np->full_name, GFP_KERNEL);
  1378. bank->chip.gc.of_node = np;
  1379. bank->chip.regs = regs;
  1380. bank->id = i;
  1381. bank->parent_irq = platform_get_irq(pdev, i);
  1382. if (bank->parent_irq < 0) {
  1383. err = bank->parent_irq;
  1384. goto out;
  1385. }
  1386. err = gpiochip_add(&bank->chip.gc);
  1387. if (err) {
  1388. pr_err("%s: error in probe function with status %d\n",
  1389. np->full_name, err);
  1390. goto out;
  1391. }
  1392. bank->domain = irq_domain_add_legacy(np, SIRFSOC_GPIO_BANK_SIZE,
  1393. SIRFSOC_GPIO_IRQ_START + i * SIRFSOC_GPIO_BANK_SIZE, 0,
  1394. &sirfsoc_gpio_irq_simple_ops, bank);
  1395. if (!bank->domain) {
  1396. pr_err("%s: Failed to create irqdomain\n", np->full_name);
  1397. err = -ENOSYS;
  1398. goto out;
  1399. }
  1400. irq_set_chained_handler(bank->parent_irq, sirfsoc_gpio_handle_irq);
  1401. irq_set_handler_data(bank->parent_irq, bank);
  1402. }
  1403. return 0;
  1404. out:
  1405. iounmap(regs);
  1406. return err;
  1407. }
  1408. static int __init sirfsoc_gpio_init(void)
  1409. {
  1410. struct device_node *np;
  1411. np = of_find_matching_node(NULL, pinmux_ids);
  1412. if (!np)
  1413. return -ENODEV;
  1414. return sirfsoc_gpio_probe(np);
  1415. }
  1416. subsys_initcall(sirfsoc_gpio_init);
  1417. MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>, "
  1418. "Yuping Luo <yuping.luo@csr.com>, "
  1419. "Barry Song <baohua.song@csr.com>");
  1420. MODULE_DESCRIPTION("SIRFSOC pin control driver");
  1421. MODULE_LICENSE("GPL");