board-mx53_ard.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. */
  4. /*
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. * You should have received a copy of the GNU General Public License along
  14. * with this program; if not, write to the Free Software Foundation, Inc.,
  15. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/clk.h>
  19. #include <linux/delay.h>
  20. #include <linux/gpio.h>
  21. #include <linux/smsc911x.h>
  22. #include <mach/common.h>
  23. #include <mach/hardware.h>
  24. #include <mach/iomux-mx53.h>
  25. #include <asm/mach-types.h>
  26. #include <asm/mach/arch.h>
  27. #include <asm/mach/time.h>
  28. #include "crm_regs.h"
  29. #include "devices-imx53.h"
  30. #define ARD_ETHERNET_INT_B IMX_GPIO_NR(2, 31)
  31. #define ARD_SD1_CD IMX_GPIO_NR(1, 1)
  32. #define ARD_SD1_WP IMX_GPIO_NR(1, 9)
  33. static iomux_v3_cfg_t mx53_ard_pads[] = {
  34. /* UART1 */
  35. MX53_PAD_PATA_DIOW__UART1_TXD_MUX,
  36. MX53_PAD_PATA_DMACK__UART1_RXD_MUX,
  37. /* WEIM for CS1 */
  38. MX53_PAD_EIM_EB3__GPIO2_31, /* ETHERNET_INT_B */
  39. MX53_PAD_EIM_D16__EMI_WEIM_D_16,
  40. MX53_PAD_EIM_D17__EMI_WEIM_D_17,
  41. MX53_PAD_EIM_D18__EMI_WEIM_D_18,
  42. MX53_PAD_EIM_D19__EMI_WEIM_D_19,
  43. MX53_PAD_EIM_D20__EMI_WEIM_D_20,
  44. MX53_PAD_EIM_D21__EMI_WEIM_D_21,
  45. MX53_PAD_EIM_D22__EMI_WEIM_D_22,
  46. MX53_PAD_EIM_D23__EMI_WEIM_D_23,
  47. MX53_PAD_EIM_D24__EMI_WEIM_D_24,
  48. MX53_PAD_EIM_D25__EMI_WEIM_D_25,
  49. MX53_PAD_EIM_D26__EMI_WEIM_D_26,
  50. MX53_PAD_EIM_D27__EMI_WEIM_D_27,
  51. MX53_PAD_EIM_D28__EMI_WEIM_D_28,
  52. MX53_PAD_EIM_D29__EMI_WEIM_D_29,
  53. MX53_PAD_EIM_D30__EMI_WEIM_D_30,
  54. MX53_PAD_EIM_D31__EMI_WEIM_D_31,
  55. MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0,
  56. MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1,
  57. MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2,
  58. MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3,
  59. MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4,
  60. MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5,
  61. MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6,
  62. MX53_PAD_EIM_OE__EMI_WEIM_OE,
  63. MX53_PAD_EIM_RW__EMI_WEIM_RW,
  64. MX53_PAD_EIM_CS1__EMI_WEIM_CS_1,
  65. /* SDHC1 */
  66. MX53_PAD_SD1_CMD__ESDHC1_CMD,
  67. MX53_PAD_SD1_CLK__ESDHC1_CLK,
  68. MX53_PAD_SD1_DATA0__ESDHC1_DAT0,
  69. MX53_PAD_SD1_DATA1__ESDHC1_DAT1,
  70. MX53_PAD_SD1_DATA2__ESDHC1_DAT2,
  71. MX53_PAD_SD1_DATA3__ESDHC1_DAT3,
  72. MX53_PAD_PATA_DATA8__ESDHC1_DAT4,
  73. MX53_PAD_PATA_DATA9__ESDHC1_DAT5,
  74. MX53_PAD_PATA_DATA10__ESDHC1_DAT6,
  75. MX53_PAD_PATA_DATA11__ESDHC1_DAT7,
  76. MX53_PAD_GPIO_1__GPIO1_1,
  77. MX53_PAD_GPIO_9__GPIO1_9,
  78. /* I2C2 */
  79. MX53_PAD_EIM_EB2__I2C2_SCL,
  80. MX53_PAD_KEY_ROW3__I2C2_SDA,
  81. /* I2C3 */
  82. MX53_PAD_GPIO_3__I2C3_SCL,
  83. MX53_PAD_GPIO_16__I2C3_SDA,
  84. };
  85. static struct resource ard_smsc911x_resources[] = {
  86. {
  87. .start = MX53_CS1_64MB_BASE_ADDR,
  88. .end = MX53_CS1_64MB_BASE_ADDR + SZ_32M - 1,
  89. .flags = IORESOURCE_MEM,
  90. },
  91. {
  92. .start = gpio_to_irq(ARD_ETHERNET_INT_B),
  93. .end = gpio_to_irq(ARD_ETHERNET_INT_B),
  94. .flags = IORESOURCE_IRQ,
  95. },
  96. };
  97. struct smsc911x_platform_config ard_smsc911x_config = {
  98. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
  99. .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
  100. .flags = SMSC911X_USE_32BIT,
  101. };
  102. static struct platform_device ard_smsc_lan9220_device = {
  103. .name = "smsc911x",
  104. .id = -1,
  105. .num_resources = ARRAY_SIZE(ard_smsc911x_resources),
  106. .resource = ard_smsc911x_resources,
  107. .dev = {
  108. .platform_data = &ard_smsc911x_config,
  109. },
  110. };
  111. static const struct esdhc_platform_data mx53_ard_sd1_data __initconst = {
  112. .cd_gpio = ARD_SD1_CD,
  113. .wp_gpio = ARD_SD1_WP,
  114. };
  115. static struct imxi2c_platform_data mx53_ard_i2c2_data = {
  116. .bitrate = 50000,
  117. };
  118. static struct imxi2c_platform_data mx53_ard_i2c3_data = {
  119. .bitrate = 400000,
  120. };
  121. static void __init mx53_ard_io_init(void)
  122. {
  123. mxc_iomux_v3_setup_multiple_pads(mx53_ard_pads,
  124. ARRAY_SIZE(mx53_ard_pads));
  125. gpio_request(ARD_ETHERNET_INT_B, "eth-int-b");
  126. gpio_direction_input(ARD_ETHERNET_INT_B);
  127. gpio_request(ARD_I2CPORTEXP_B, "i2cptexp-rst");
  128. gpio_direction_output(ARD_I2CPORTEXP_B, 1);
  129. }
  130. /* Config CS1 settings for ethernet controller */
  131. static int weim_cs_config(void)
  132. {
  133. u32 reg;
  134. void __iomem *weim_base, *iomuxc_base;
  135. weim_base = ioremap(MX53_WEIM_BASE_ADDR, SZ_4K);
  136. if (!weim_base)
  137. return -ENOMEM;
  138. iomuxc_base = ioremap(MX53_IOMUXC_BASE_ADDR, SZ_4K);
  139. if (!iomuxc_base)
  140. return -ENOMEM;
  141. /* CS1 timings for LAN9220 */
  142. writel(0x20001, (weim_base + 0x18));
  143. writel(0x0, (weim_base + 0x1C));
  144. writel(0x16000202, (weim_base + 0x20));
  145. writel(0x00000002, (weim_base + 0x24));
  146. writel(0x16002082, (weim_base + 0x28));
  147. writel(0x00000000, (weim_base + 0x2C));
  148. writel(0x00000000, (weim_base + 0x90));
  149. /* specify 64 MB on CS1 and CS0 on GPR1 */
  150. reg = readl(iomuxc_base + 0x4);
  151. reg &= ~0x3F;
  152. reg |= 0x1B;
  153. writel(reg, (iomuxc_base + 0x4));
  154. iounmap(iomuxc_base);
  155. iounmap(weim_base);
  156. return 0;
  157. }
  158. static struct platform_device *devices[] __initdata = {
  159. &ard_smsc_lan9220_device,
  160. };
  161. static void __init mx53_ard_board_init(void)
  162. {
  163. imx53_soc_init();
  164. imx53_add_imx_uart(0, NULL);
  165. mx53_ard_io_init();
  166. weim_cs_config();
  167. platform_add_devices(devices, ARRAY_SIZE(devices));
  168. imx53_add_sdhci_esdhc_imx(0, &mx53_ard_sd1_data);
  169. imx53_add_imx2_wdt(0, NULL);
  170. imx53_add_imx_i2c(1, &mx53_ard_i2c2_data);
  171. imx53_add_imx_i2c(2, &mx53_ard_i2c3_data);
  172. }
  173. static void __init mx53_ard_timer_init(void)
  174. {
  175. mx53_clocks_init(32768, 24000000, 22579200, 0);
  176. }
  177. static struct sys_timer mx53_ard_timer = {
  178. .init = mx53_ard_timer_init,
  179. };
  180. MACHINE_START(MX53_ARD, "Freescale MX53 ARD Board")
  181. .map_io = mx53_map_io,
  182. .init_early = imx53_init_early,
  183. .init_irq = mx53_init_irq,
  184. .timer = &mx53_ard_timer,
  185. .init_machine = mx53_ard_board_init,
  186. MACHINE_END