intel_display.c 286 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  46. struct intel_crtc_config *pipe_config);
  47. static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
  48. struct intel_crtc_config *pipe_config);
  49. static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
  50. int x, int y, struct drm_framebuffer *old_fb);
  51. typedef struct {
  52. int min, max;
  53. } intel_range_t;
  54. typedef struct {
  55. int dot_limit;
  56. int p2_slow, p2_fast;
  57. } intel_p2_t;
  58. typedef struct intel_limit intel_limit_t;
  59. struct intel_limit {
  60. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  61. intel_p2_t p2;
  62. };
  63. /* FDI */
  64. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  65. int
  66. intel_pch_rawclk(struct drm_device *dev)
  67. {
  68. struct drm_i915_private *dev_priv = dev->dev_private;
  69. WARN_ON(!HAS_PCH_SPLIT(dev));
  70. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  71. }
  72. static inline u32 /* units of 100MHz */
  73. intel_fdi_link_freq(struct drm_device *dev)
  74. {
  75. if (IS_GEN5(dev)) {
  76. struct drm_i915_private *dev_priv = dev->dev_private;
  77. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  78. } else
  79. return 27;
  80. }
  81. static const intel_limit_t intel_limits_i8xx_dac = {
  82. .dot = { .min = 25000, .max = 350000 },
  83. .vco = { .min = 930000, .max = 1400000 },
  84. .n = { .min = 3, .max = 16 },
  85. .m = { .min = 96, .max = 140 },
  86. .m1 = { .min = 18, .max = 26 },
  87. .m2 = { .min = 6, .max = 16 },
  88. .p = { .min = 4, .max = 128 },
  89. .p1 = { .min = 2, .max = 33 },
  90. .p2 = { .dot_limit = 165000,
  91. .p2_slow = 4, .p2_fast = 2 },
  92. };
  93. static const intel_limit_t intel_limits_i8xx_dvo = {
  94. .dot = { .min = 25000, .max = 350000 },
  95. .vco = { .min = 930000, .max = 1400000 },
  96. .n = { .min = 3, .max = 16 },
  97. .m = { .min = 96, .max = 140 },
  98. .m1 = { .min = 18, .max = 26 },
  99. .m2 = { .min = 6, .max = 16 },
  100. .p = { .min = 4, .max = 128 },
  101. .p1 = { .min = 2, .max = 33 },
  102. .p2 = { .dot_limit = 165000,
  103. .p2_slow = 4, .p2_fast = 4 },
  104. };
  105. static const intel_limit_t intel_limits_i8xx_lvds = {
  106. .dot = { .min = 25000, .max = 350000 },
  107. .vco = { .min = 930000, .max = 1400000 },
  108. .n = { .min = 3, .max = 16 },
  109. .m = { .min = 96, .max = 140 },
  110. .m1 = { .min = 18, .max = 26 },
  111. .m2 = { .min = 6, .max = 16 },
  112. .p = { .min = 4, .max = 128 },
  113. .p1 = { .min = 1, .max = 6 },
  114. .p2 = { .dot_limit = 165000,
  115. .p2_slow = 14, .p2_fast = 7 },
  116. };
  117. static const intel_limit_t intel_limits_i9xx_sdvo = {
  118. .dot = { .min = 20000, .max = 400000 },
  119. .vco = { .min = 1400000, .max = 2800000 },
  120. .n = { .min = 1, .max = 6 },
  121. .m = { .min = 70, .max = 120 },
  122. .m1 = { .min = 8, .max = 18 },
  123. .m2 = { .min = 3, .max = 7 },
  124. .p = { .min = 5, .max = 80 },
  125. .p1 = { .min = 1, .max = 8 },
  126. .p2 = { .dot_limit = 200000,
  127. .p2_slow = 10, .p2_fast = 5 },
  128. };
  129. static const intel_limit_t intel_limits_i9xx_lvds = {
  130. .dot = { .min = 20000, .max = 400000 },
  131. .vco = { .min = 1400000, .max = 2800000 },
  132. .n = { .min = 1, .max = 6 },
  133. .m = { .min = 70, .max = 120 },
  134. .m1 = { .min = 8, .max = 18 },
  135. .m2 = { .min = 3, .max = 7 },
  136. .p = { .min = 7, .max = 98 },
  137. .p1 = { .min = 1, .max = 8 },
  138. .p2 = { .dot_limit = 112000,
  139. .p2_slow = 14, .p2_fast = 7 },
  140. };
  141. static const intel_limit_t intel_limits_g4x_sdvo = {
  142. .dot = { .min = 25000, .max = 270000 },
  143. .vco = { .min = 1750000, .max = 3500000},
  144. .n = { .min = 1, .max = 4 },
  145. .m = { .min = 104, .max = 138 },
  146. .m1 = { .min = 17, .max = 23 },
  147. .m2 = { .min = 5, .max = 11 },
  148. .p = { .min = 10, .max = 30 },
  149. .p1 = { .min = 1, .max = 3},
  150. .p2 = { .dot_limit = 270000,
  151. .p2_slow = 10,
  152. .p2_fast = 10
  153. },
  154. };
  155. static const intel_limit_t intel_limits_g4x_hdmi = {
  156. .dot = { .min = 22000, .max = 400000 },
  157. .vco = { .min = 1750000, .max = 3500000},
  158. .n = { .min = 1, .max = 4 },
  159. .m = { .min = 104, .max = 138 },
  160. .m1 = { .min = 16, .max = 23 },
  161. .m2 = { .min = 5, .max = 11 },
  162. .p = { .min = 5, .max = 80 },
  163. .p1 = { .min = 1, .max = 8},
  164. .p2 = { .dot_limit = 165000,
  165. .p2_slow = 10, .p2_fast = 5 },
  166. };
  167. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  168. .dot = { .min = 20000, .max = 115000 },
  169. .vco = { .min = 1750000, .max = 3500000 },
  170. .n = { .min = 1, .max = 3 },
  171. .m = { .min = 104, .max = 138 },
  172. .m1 = { .min = 17, .max = 23 },
  173. .m2 = { .min = 5, .max = 11 },
  174. .p = { .min = 28, .max = 112 },
  175. .p1 = { .min = 2, .max = 8 },
  176. .p2 = { .dot_limit = 0,
  177. .p2_slow = 14, .p2_fast = 14
  178. },
  179. };
  180. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  181. .dot = { .min = 80000, .max = 224000 },
  182. .vco = { .min = 1750000, .max = 3500000 },
  183. .n = { .min = 1, .max = 3 },
  184. .m = { .min = 104, .max = 138 },
  185. .m1 = { .min = 17, .max = 23 },
  186. .m2 = { .min = 5, .max = 11 },
  187. .p = { .min = 14, .max = 42 },
  188. .p1 = { .min = 2, .max = 6 },
  189. .p2 = { .dot_limit = 0,
  190. .p2_slow = 7, .p2_fast = 7
  191. },
  192. };
  193. static const intel_limit_t intel_limits_pineview_sdvo = {
  194. .dot = { .min = 20000, .max = 400000},
  195. .vco = { .min = 1700000, .max = 3500000 },
  196. /* Pineview's Ncounter is a ring counter */
  197. .n = { .min = 3, .max = 6 },
  198. .m = { .min = 2, .max = 256 },
  199. /* Pineview only has one combined m divider, which we treat as m2. */
  200. .m1 = { .min = 0, .max = 0 },
  201. .m2 = { .min = 0, .max = 254 },
  202. .p = { .min = 5, .max = 80 },
  203. .p1 = { .min = 1, .max = 8 },
  204. .p2 = { .dot_limit = 200000,
  205. .p2_slow = 10, .p2_fast = 5 },
  206. };
  207. static const intel_limit_t intel_limits_pineview_lvds = {
  208. .dot = { .min = 20000, .max = 400000 },
  209. .vco = { .min = 1700000, .max = 3500000 },
  210. .n = { .min = 3, .max = 6 },
  211. .m = { .min = 2, .max = 256 },
  212. .m1 = { .min = 0, .max = 0 },
  213. .m2 = { .min = 0, .max = 254 },
  214. .p = { .min = 7, .max = 112 },
  215. .p1 = { .min = 1, .max = 8 },
  216. .p2 = { .dot_limit = 112000,
  217. .p2_slow = 14, .p2_fast = 14 },
  218. };
  219. /* Ironlake / Sandybridge
  220. *
  221. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  222. * the range value for them is (actual_value - 2).
  223. */
  224. static const intel_limit_t intel_limits_ironlake_dac = {
  225. .dot = { .min = 25000, .max = 350000 },
  226. .vco = { .min = 1760000, .max = 3510000 },
  227. .n = { .min = 1, .max = 5 },
  228. .m = { .min = 79, .max = 127 },
  229. .m1 = { .min = 12, .max = 22 },
  230. .m2 = { .min = 5, .max = 9 },
  231. .p = { .min = 5, .max = 80 },
  232. .p1 = { .min = 1, .max = 8 },
  233. .p2 = { .dot_limit = 225000,
  234. .p2_slow = 10, .p2_fast = 5 },
  235. };
  236. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  237. .dot = { .min = 25000, .max = 350000 },
  238. .vco = { .min = 1760000, .max = 3510000 },
  239. .n = { .min = 1, .max = 3 },
  240. .m = { .min = 79, .max = 118 },
  241. .m1 = { .min = 12, .max = 22 },
  242. .m2 = { .min = 5, .max = 9 },
  243. .p = { .min = 28, .max = 112 },
  244. .p1 = { .min = 2, .max = 8 },
  245. .p2 = { .dot_limit = 225000,
  246. .p2_slow = 14, .p2_fast = 14 },
  247. };
  248. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  249. .dot = { .min = 25000, .max = 350000 },
  250. .vco = { .min = 1760000, .max = 3510000 },
  251. .n = { .min = 1, .max = 3 },
  252. .m = { .min = 79, .max = 127 },
  253. .m1 = { .min = 12, .max = 22 },
  254. .m2 = { .min = 5, .max = 9 },
  255. .p = { .min = 14, .max = 56 },
  256. .p1 = { .min = 2, .max = 8 },
  257. .p2 = { .dot_limit = 225000,
  258. .p2_slow = 7, .p2_fast = 7 },
  259. };
  260. /* LVDS 100mhz refclk limits. */
  261. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  262. .dot = { .min = 25000, .max = 350000 },
  263. .vco = { .min = 1760000, .max = 3510000 },
  264. .n = { .min = 1, .max = 2 },
  265. .m = { .min = 79, .max = 126 },
  266. .m1 = { .min = 12, .max = 22 },
  267. .m2 = { .min = 5, .max = 9 },
  268. .p = { .min = 28, .max = 112 },
  269. .p1 = { .min = 2, .max = 8 },
  270. .p2 = { .dot_limit = 225000,
  271. .p2_slow = 14, .p2_fast = 14 },
  272. };
  273. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  274. .dot = { .min = 25000, .max = 350000 },
  275. .vco = { .min = 1760000, .max = 3510000 },
  276. .n = { .min = 1, .max = 3 },
  277. .m = { .min = 79, .max = 126 },
  278. .m1 = { .min = 12, .max = 22 },
  279. .m2 = { .min = 5, .max = 9 },
  280. .p = { .min = 14, .max = 42 },
  281. .p1 = { .min = 2, .max = 6 },
  282. .p2 = { .dot_limit = 225000,
  283. .p2_slow = 7, .p2_fast = 7 },
  284. };
  285. static const intel_limit_t intel_limits_vlv_dac = {
  286. .dot = { .min = 25000, .max = 270000 },
  287. .vco = { .min = 4000000, .max = 6000000 },
  288. .n = { .min = 1, .max = 7 },
  289. .m = { .min = 22, .max = 450 }, /* guess */
  290. .m1 = { .min = 2, .max = 3 },
  291. .m2 = { .min = 11, .max = 156 },
  292. .p = { .min = 10, .max = 30 },
  293. .p1 = { .min = 1, .max = 3 },
  294. .p2 = { .dot_limit = 270000,
  295. .p2_slow = 2, .p2_fast = 20 },
  296. };
  297. static const intel_limit_t intel_limits_vlv_hdmi = {
  298. .dot = { .min = 25000, .max = 270000 },
  299. .vco = { .min = 4000000, .max = 6000000 },
  300. .n = { .min = 1, .max = 7 },
  301. .m = { .min = 60, .max = 300 }, /* guess */
  302. .m1 = { .min = 2, .max = 3 },
  303. .m2 = { .min = 11, .max = 156 },
  304. .p = { .min = 10, .max = 30 },
  305. .p1 = { .min = 2, .max = 3 },
  306. .p2 = { .dot_limit = 270000,
  307. .p2_slow = 2, .p2_fast = 20 },
  308. };
  309. static const intel_limit_t intel_limits_vlv_dp = {
  310. .dot = { .min = 25000, .max = 270000 },
  311. .vco = { .min = 4000000, .max = 6000000 },
  312. .n = { .min = 1, .max = 7 },
  313. .m = { .min = 22, .max = 450 },
  314. .m1 = { .min = 2, .max = 3 },
  315. .m2 = { .min = 11, .max = 156 },
  316. .p = { .min = 10, .max = 30 },
  317. .p1 = { .min = 1, .max = 3 },
  318. .p2 = { .dot_limit = 270000,
  319. .p2_slow = 2, .p2_fast = 20 },
  320. };
  321. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  322. int refclk)
  323. {
  324. struct drm_device *dev = crtc->dev;
  325. const intel_limit_t *limit;
  326. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  327. if (intel_is_dual_link_lvds(dev)) {
  328. if (refclk == 100000)
  329. limit = &intel_limits_ironlake_dual_lvds_100m;
  330. else
  331. limit = &intel_limits_ironlake_dual_lvds;
  332. } else {
  333. if (refclk == 100000)
  334. limit = &intel_limits_ironlake_single_lvds_100m;
  335. else
  336. limit = &intel_limits_ironlake_single_lvds;
  337. }
  338. } else
  339. limit = &intel_limits_ironlake_dac;
  340. return limit;
  341. }
  342. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  343. {
  344. struct drm_device *dev = crtc->dev;
  345. const intel_limit_t *limit;
  346. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  347. if (intel_is_dual_link_lvds(dev))
  348. limit = &intel_limits_g4x_dual_channel_lvds;
  349. else
  350. limit = &intel_limits_g4x_single_channel_lvds;
  351. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  352. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  353. limit = &intel_limits_g4x_hdmi;
  354. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  355. limit = &intel_limits_g4x_sdvo;
  356. } else /* The option is for other outputs */
  357. limit = &intel_limits_i9xx_sdvo;
  358. return limit;
  359. }
  360. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  361. {
  362. struct drm_device *dev = crtc->dev;
  363. const intel_limit_t *limit;
  364. if (HAS_PCH_SPLIT(dev))
  365. limit = intel_ironlake_limit(crtc, refclk);
  366. else if (IS_G4X(dev)) {
  367. limit = intel_g4x_limit(crtc);
  368. } else if (IS_PINEVIEW(dev)) {
  369. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  370. limit = &intel_limits_pineview_lvds;
  371. else
  372. limit = &intel_limits_pineview_sdvo;
  373. } else if (IS_VALLEYVIEW(dev)) {
  374. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  375. limit = &intel_limits_vlv_dac;
  376. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  377. limit = &intel_limits_vlv_hdmi;
  378. else
  379. limit = &intel_limits_vlv_dp;
  380. } else if (!IS_GEN2(dev)) {
  381. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  382. limit = &intel_limits_i9xx_lvds;
  383. else
  384. limit = &intel_limits_i9xx_sdvo;
  385. } else {
  386. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  387. limit = &intel_limits_i8xx_lvds;
  388. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
  389. limit = &intel_limits_i8xx_dvo;
  390. else
  391. limit = &intel_limits_i8xx_dac;
  392. }
  393. return limit;
  394. }
  395. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  396. static void pineview_clock(int refclk, intel_clock_t *clock)
  397. {
  398. clock->m = clock->m2 + 2;
  399. clock->p = clock->p1 * clock->p2;
  400. clock->vco = refclk * clock->m / clock->n;
  401. clock->dot = clock->vco / clock->p;
  402. }
  403. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  404. {
  405. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  406. }
  407. static void i9xx_clock(int refclk, intel_clock_t *clock)
  408. {
  409. clock->m = i9xx_dpll_compute_m(clock);
  410. clock->p = clock->p1 * clock->p2;
  411. clock->vco = refclk * clock->m / (clock->n + 2);
  412. clock->dot = clock->vco / clock->p;
  413. }
  414. /**
  415. * Returns whether any output on the specified pipe is of the specified type
  416. */
  417. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  418. {
  419. struct drm_device *dev = crtc->dev;
  420. struct intel_encoder *encoder;
  421. for_each_encoder_on_crtc(dev, crtc, encoder)
  422. if (encoder->type == type)
  423. return true;
  424. return false;
  425. }
  426. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  427. /**
  428. * Returns whether the given set of divisors are valid for a given refclk with
  429. * the given connectors.
  430. */
  431. static bool intel_PLL_is_valid(struct drm_device *dev,
  432. const intel_limit_t *limit,
  433. const intel_clock_t *clock)
  434. {
  435. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  436. INTELPllInvalid("p1 out of range\n");
  437. if (clock->p < limit->p.min || limit->p.max < clock->p)
  438. INTELPllInvalid("p out of range\n");
  439. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  440. INTELPllInvalid("m2 out of range\n");
  441. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  442. INTELPllInvalid("m1 out of range\n");
  443. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  444. INTELPllInvalid("m1 <= m2\n");
  445. if (clock->m < limit->m.min || limit->m.max < clock->m)
  446. INTELPllInvalid("m out of range\n");
  447. if (clock->n < limit->n.min || limit->n.max < clock->n)
  448. INTELPllInvalid("n out of range\n");
  449. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  450. INTELPllInvalid("vco out of range\n");
  451. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  452. * connector, etc., rather than just a single range.
  453. */
  454. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  455. INTELPllInvalid("dot out of range\n");
  456. return true;
  457. }
  458. static bool
  459. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  460. int target, int refclk, intel_clock_t *match_clock,
  461. intel_clock_t *best_clock)
  462. {
  463. struct drm_device *dev = crtc->dev;
  464. intel_clock_t clock;
  465. int err = target;
  466. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  467. /*
  468. * For LVDS just rely on its current settings for dual-channel.
  469. * We haven't figured out how to reliably set up different
  470. * single/dual channel state, if we even can.
  471. */
  472. if (intel_is_dual_link_lvds(dev))
  473. clock.p2 = limit->p2.p2_fast;
  474. else
  475. clock.p2 = limit->p2.p2_slow;
  476. } else {
  477. if (target < limit->p2.dot_limit)
  478. clock.p2 = limit->p2.p2_slow;
  479. else
  480. clock.p2 = limit->p2.p2_fast;
  481. }
  482. memset(best_clock, 0, sizeof(*best_clock));
  483. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  484. clock.m1++) {
  485. for (clock.m2 = limit->m2.min;
  486. clock.m2 <= limit->m2.max; clock.m2++) {
  487. if (clock.m2 >= clock.m1)
  488. break;
  489. for (clock.n = limit->n.min;
  490. clock.n <= limit->n.max; clock.n++) {
  491. for (clock.p1 = limit->p1.min;
  492. clock.p1 <= limit->p1.max; clock.p1++) {
  493. int this_err;
  494. i9xx_clock(refclk, &clock);
  495. if (!intel_PLL_is_valid(dev, limit,
  496. &clock))
  497. continue;
  498. if (match_clock &&
  499. clock.p != match_clock->p)
  500. continue;
  501. this_err = abs(clock.dot - target);
  502. if (this_err < err) {
  503. *best_clock = clock;
  504. err = this_err;
  505. }
  506. }
  507. }
  508. }
  509. }
  510. return (err != target);
  511. }
  512. static bool
  513. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  514. int target, int refclk, intel_clock_t *match_clock,
  515. intel_clock_t *best_clock)
  516. {
  517. struct drm_device *dev = crtc->dev;
  518. intel_clock_t clock;
  519. int err = target;
  520. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  521. /*
  522. * For LVDS just rely on its current settings for dual-channel.
  523. * We haven't figured out how to reliably set up different
  524. * single/dual channel state, if we even can.
  525. */
  526. if (intel_is_dual_link_lvds(dev))
  527. clock.p2 = limit->p2.p2_fast;
  528. else
  529. clock.p2 = limit->p2.p2_slow;
  530. } else {
  531. if (target < limit->p2.dot_limit)
  532. clock.p2 = limit->p2.p2_slow;
  533. else
  534. clock.p2 = limit->p2.p2_fast;
  535. }
  536. memset(best_clock, 0, sizeof(*best_clock));
  537. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  538. clock.m1++) {
  539. for (clock.m2 = limit->m2.min;
  540. clock.m2 <= limit->m2.max; clock.m2++) {
  541. for (clock.n = limit->n.min;
  542. clock.n <= limit->n.max; clock.n++) {
  543. for (clock.p1 = limit->p1.min;
  544. clock.p1 <= limit->p1.max; clock.p1++) {
  545. int this_err;
  546. pineview_clock(refclk, &clock);
  547. if (!intel_PLL_is_valid(dev, limit,
  548. &clock))
  549. continue;
  550. if (match_clock &&
  551. clock.p != match_clock->p)
  552. continue;
  553. this_err = abs(clock.dot - target);
  554. if (this_err < err) {
  555. *best_clock = clock;
  556. err = this_err;
  557. }
  558. }
  559. }
  560. }
  561. }
  562. return (err != target);
  563. }
  564. static bool
  565. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  566. int target, int refclk, intel_clock_t *match_clock,
  567. intel_clock_t *best_clock)
  568. {
  569. struct drm_device *dev = crtc->dev;
  570. intel_clock_t clock;
  571. int max_n;
  572. bool found;
  573. /* approximately equals target * 0.00585 */
  574. int err_most = (target >> 8) + (target >> 9);
  575. found = false;
  576. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  577. if (intel_is_dual_link_lvds(dev))
  578. clock.p2 = limit->p2.p2_fast;
  579. else
  580. clock.p2 = limit->p2.p2_slow;
  581. } else {
  582. if (target < limit->p2.dot_limit)
  583. clock.p2 = limit->p2.p2_slow;
  584. else
  585. clock.p2 = limit->p2.p2_fast;
  586. }
  587. memset(best_clock, 0, sizeof(*best_clock));
  588. max_n = limit->n.max;
  589. /* based on hardware requirement, prefer smaller n to precision */
  590. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  591. /* based on hardware requirement, prefere larger m1,m2 */
  592. for (clock.m1 = limit->m1.max;
  593. clock.m1 >= limit->m1.min; clock.m1--) {
  594. for (clock.m2 = limit->m2.max;
  595. clock.m2 >= limit->m2.min; clock.m2--) {
  596. for (clock.p1 = limit->p1.max;
  597. clock.p1 >= limit->p1.min; clock.p1--) {
  598. int this_err;
  599. i9xx_clock(refclk, &clock);
  600. if (!intel_PLL_is_valid(dev, limit,
  601. &clock))
  602. continue;
  603. this_err = abs(clock.dot - target);
  604. if (this_err < err_most) {
  605. *best_clock = clock;
  606. err_most = this_err;
  607. max_n = clock.n;
  608. found = true;
  609. }
  610. }
  611. }
  612. }
  613. }
  614. return found;
  615. }
  616. static bool
  617. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  618. int target, int refclk, intel_clock_t *match_clock,
  619. intel_clock_t *best_clock)
  620. {
  621. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  622. u32 m, n, fastclk;
  623. u32 updrate, minupdate, p;
  624. unsigned long bestppm, ppm, absppm;
  625. int dotclk, flag;
  626. flag = 0;
  627. dotclk = target * 1000;
  628. bestppm = 1000000;
  629. ppm = absppm = 0;
  630. fastclk = dotclk / (2*100);
  631. updrate = 0;
  632. minupdate = 19200;
  633. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  634. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  635. /* based on hardware requirement, prefer smaller n to precision */
  636. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  637. updrate = refclk / n;
  638. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  639. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  640. if (p2 > 10)
  641. p2 = p2 - 1;
  642. p = p1 * p2;
  643. /* based on hardware requirement, prefer bigger m1,m2 values */
  644. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  645. m2 = (((2*(fastclk * p * n / m1 )) +
  646. refclk) / (2*refclk));
  647. m = m1 * m2;
  648. vco = updrate * m;
  649. if (vco >= limit->vco.min && vco < limit->vco.max) {
  650. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  651. absppm = (ppm > 0) ? ppm : (-ppm);
  652. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  653. bestppm = 0;
  654. flag = 1;
  655. }
  656. if (absppm < bestppm - 10) {
  657. bestppm = absppm;
  658. flag = 1;
  659. }
  660. if (flag) {
  661. bestn = n;
  662. bestm1 = m1;
  663. bestm2 = m2;
  664. bestp1 = p1;
  665. bestp2 = p2;
  666. flag = 0;
  667. }
  668. }
  669. }
  670. }
  671. }
  672. }
  673. best_clock->n = bestn;
  674. best_clock->m1 = bestm1;
  675. best_clock->m2 = bestm2;
  676. best_clock->p1 = bestp1;
  677. best_clock->p2 = bestp2;
  678. return true;
  679. }
  680. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  681. enum pipe pipe)
  682. {
  683. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  684. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  685. return intel_crtc->config.cpu_transcoder;
  686. }
  687. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  688. {
  689. struct drm_i915_private *dev_priv = dev->dev_private;
  690. u32 frame, frame_reg = PIPEFRAME(pipe);
  691. frame = I915_READ(frame_reg);
  692. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  693. DRM_DEBUG_KMS("vblank wait timed out\n");
  694. }
  695. /**
  696. * intel_wait_for_vblank - wait for vblank on a given pipe
  697. * @dev: drm device
  698. * @pipe: pipe to wait for
  699. *
  700. * Wait for vblank to occur on a given pipe. Needed for various bits of
  701. * mode setting code.
  702. */
  703. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  704. {
  705. struct drm_i915_private *dev_priv = dev->dev_private;
  706. int pipestat_reg = PIPESTAT(pipe);
  707. if (INTEL_INFO(dev)->gen >= 5) {
  708. ironlake_wait_for_vblank(dev, pipe);
  709. return;
  710. }
  711. /* Clear existing vblank status. Note this will clear any other
  712. * sticky status fields as well.
  713. *
  714. * This races with i915_driver_irq_handler() with the result
  715. * that either function could miss a vblank event. Here it is not
  716. * fatal, as we will either wait upon the next vblank interrupt or
  717. * timeout. Generally speaking intel_wait_for_vblank() is only
  718. * called during modeset at which time the GPU should be idle and
  719. * should *not* be performing page flips and thus not waiting on
  720. * vblanks...
  721. * Currently, the result of us stealing a vblank from the irq
  722. * handler is that a single frame will be skipped during swapbuffers.
  723. */
  724. I915_WRITE(pipestat_reg,
  725. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  726. /* Wait for vblank interrupt bit to set */
  727. if (wait_for(I915_READ(pipestat_reg) &
  728. PIPE_VBLANK_INTERRUPT_STATUS,
  729. 50))
  730. DRM_DEBUG_KMS("vblank wait timed out\n");
  731. }
  732. /*
  733. * intel_wait_for_pipe_off - wait for pipe to turn off
  734. * @dev: drm device
  735. * @pipe: pipe to wait for
  736. *
  737. * After disabling a pipe, we can't wait for vblank in the usual way,
  738. * spinning on the vblank interrupt status bit, since we won't actually
  739. * see an interrupt when the pipe is disabled.
  740. *
  741. * On Gen4 and above:
  742. * wait for the pipe register state bit to turn off
  743. *
  744. * Otherwise:
  745. * wait for the display line value to settle (it usually
  746. * ends up stopping at the start of the next frame).
  747. *
  748. */
  749. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  750. {
  751. struct drm_i915_private *dev_priv = dev->dev_private;
  752. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  753. pipe);
  754. if (INTEL_INFO(dev)->gen >= 4) {
  755. int reg = PIPECONF(cpu_transcoder);
  756. /* Wait for the Pipe State to go off */
  757. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  758. 100))
  759. WARN(1, "pipe_off wait timed out\n");
  760. } else {
  761. u32 last_line, line_mask;
  762. int reg = PIPEDSL(pipe);
  763. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  764. if (IS_GEN2(dev))
  765. line_mask = DSL_LINEMASK_GEN2;
  766. else
  767. line_mask = DSL_LINEMASK_GEN3;
  768. /* Wait for the display line to settle */
  769. do {
  770. last_line = I915_READ(reg) & line_mask;
  771. mdelay(5);
  772. } while (((I915_READ(reg) & line_mask) != last_line) &&
  773. time_after(timeout, jiffies));
  774. if (time_after(jiffies, timeout))
  775. WARN(1, "pipe_off wait timed out\n");
  776. }
  777. }
  778. /*
  779. * ibx_digital_port_connected - is the specified port connected?
  780. * @dev_priv: i915 private structure
  781. * @port: the port to test
  782. *
  783. * Returns true if @port is connected, false otherwise.
  784. */
  785. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  786. struct intel_digital_port *port)
  787. {
  788. u32 bit;
  789. if (HAS_PCH_IBX(dev_priv->dev)) {
  790. switch(port->port) {
  791. case PORT_B:
  792. bit = SDE_PORTB_HOTPLUG;
  793. break;
  794. case PORT_C:
  795. bit = SDE_PORTC_HOTPLUG;
  796. break;
  797. case PORT_D:
  798. bit = SDE_PORTD_HOTPLUG;
  799. break;
  800. default:
  801. return true;
  802. }
  803. } else {
  804. switch(port->port) {
  805. case PORT_B:
  806. bit = SDE_PORTB_HOTPLUG_CPT;
  807. break;
  808. case PORT_C:
  809. bit = SDE_PORTC_HOTPLUG_CPT;
  810. break;
  811. case PORT_D:
  812. bit = SDE_PORTD_HOTPLUG_CPT;
  813. break;
  814. default:
  815. return true;
  816. }
  817. }
  818. return I915_READ(SDEISR) & bit;
  819. }
  820. static const char *state_string(bool enabled)
  821. {
  822. return enabled ? "on" : "off";
  823. }
  824. /* Only for pre-ILK configs */
  825. void assert_pll(struct drm_i915_private *dev_priv,
  826. enum pipe pipe, bool state)
  827. {
  828. int reg;
  829. u32 val;
  830. bool cur_state;
  831. reg = DPLL(pipe);
  832. val = I915_READ(reg);
  833. cur_state = !!(val & DPLL_VCO_ENABLE);
  834. WARN(cur_state != state,
  835. "PLL state assertion failure (expected %s, current %s)\n",
  836. state_string(state), state_string(cur_state));
  837. }
  838. struct intel_shared_dpll *
  839. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  840. {
  841. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  842. if (crtc->config.shared_dpll < 0)
  843. return NULL;
  844. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  845. }
  846. /* For ILK+ */
  847. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  848. struct intel_shared_dpll *pll,
  849. bool state)
  850. {
  851. bool cur_state;
  852. struct intel_dpll_hw_state hw_state;
  853. if (HAS_PCH_LPT(dev_priv->dev)) {
  854. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  855. return;
  856. }
  857. if (WARN (!pll,
  858. "asserting DPLL %s with no DPLL\n", state_string(state)))
  859. return;
  860. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  861. WARN(cur_state != state,
  862. "%s assertion failure (expected %s, current %s)\n",
  863. pll->name, state_string(state), state_string(cur_state));
  864. }
  865. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  866. enum pipe pipe, bool state)
  867. {
  868. int reg;
  869. u32 val;
  870. bool cur_state;
  871. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  872. pipe);
  873. if (HAS_DDI(dev_priv->dev)) {
  874. /* DDI does not have a specific FDI_TX register */
  875. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  876. val = I915_READ(reg);
  877. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  878. } else {
  879. reg = FDI_TX_CTL(pipe);
  880. val = I915_READ(reg);
  881. cur_state = !!(val & FDI_TX_ENABLE);
  882. }
  883. WARN(cur_state != state,
  884. "FDI TX state assertion failure (expected %s, current %s)\n",
  885. state_string(state), state_string(cur_state));
  886. }
  887. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  888. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  889. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  890. enum pipe pipe, bool state)
  891. {
  892. int reg;
  893. u32 val;
  894. bool cur_state;
  895. reg = FDI_RX_CTL(pipe);
  896. val = I915_READ(reg);
  897. cur_state = !!(val & FDI_RX_ENABLE);
  898. WARN(cur_state != state,
  899. "FDI RX state assertion failure (expected %s, current %s)\n",
  900. state_string(state), state_string(cur_state));
  901. }
  902. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  903. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  904. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  905. enum pipe pipe)
  906. {
  907. int reg;
  908. u32 val;
  909. /* ILK FDI PLL is always enabled */
  910. if (dev_priv->info->gen == 5)
  911. return;
  912. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  913. if (HAS_DDI(dev_priv->dev))
  914. return;
  915. reg = FDI_TX_CTL(pipe);
  916. val = I915_READ(reg);
  917. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  918. }
  919. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  920. enum pipe pipe, bool state)
  921. {
  922. int reg;
  923. u32 val;
  924. bool cur_state;
  925. reg = FDI_RX_CTL(pipe);
  926. val = I915_READ(reg);
  927. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  928. WARN(cur_state != state,
  929. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  930. state_string(state), state_string(cur_state));
  931. }
  932. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  933. enum pipe pipe)
  934. {
  935. int pp_reg, lvds_reg;
  936. u32 val;
  937. enum pipe panel_pipe = PIPE_A;
  938. bool locked = true;
  939. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  940. pp_reg = PCH_PP_CONTROL;
  941. lvds_reg = PCH_LVDS;
  942. } else {
  943. pp_reg = PP_CONTROL;
  944. lvds_reg = LVDS;
  945. }
  946. val = I915_READ(pp_reg);
  947. if (!(val & PANEL_POWER_ON) ||
  948. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  949. locked = false;
  950. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  951. panel_pipe = PIPE_B;
  952. WARN(panel_pipe == pipe && locked,
  953. "panel assertion failure, pipe %c regs locked\n",
  954. pipe_name(pipe));
  955. }
  956. void assert_pipe(struct drm_i915_private *dev_priv,
  957. enum pipe pipe, bool state)
  958. {
  959. int reg;
  960. u32 val;
  961. bool cur_state;
  962. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  963. pipe);
  964. /* if we need the pipe A quirk it must be always on */
  965. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  966. state = true;
  967. if (!intel_display_power_enabled(dev_priv->dev,
  968. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  969. cur_state = false;
  970. } else {
  971. reg = PIPECONF(cpu_transcoder);
  972. val = I915_READ(reg);
  973. cur_state = !!(val & PIPECONF_ENABLE);
  974. }
  975. WARN(cur_state != state,
  976. "pipe %c assertion failure (expected %s, current %s)\n",
  977. pipe_name(pipe), state_string(state), state_string(cur_state));
  978. }
  979. static void assert_plane(struct drm_i915_private *dev_priv,
  980. enum plane plane, bool state)
  981. {
  982. int reg;
  983. u32 val;
  984. bool cur_state;
  985. reg = DSPCNTR(plane);
  986. val = I915_READ(reg);
  987. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  988. WARN(cur_state != state,
  989. "plane %c assertion failure (expected %s, current %s)\n",
  990. plane_name(plane), state_string(state), state_string(cur_state));
  991. }
  992. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  993. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  994. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  995. enum pipe pipe)
  996. {
  997. struct drm_device *dev = dev_priv->dev;
  998. int reg, i;
  999. u32 val;
  1000. int cur_pipe;
  1001. /* Primary planes are fixed to pipes on gen4+ */
  1002. if (INTEL_INFO(dev)->gen >= 4) {
  1003. reg = DSPCNTR(pipe);
  1004. val = I915_READ(reg);
  1005. WARN((val & DISPLAY_PLANE_ENABLE),
  1006. "plane %c assertion failure, should be disabled but not\n",
  1007. plane_name(pipe));
  1008. return;
  1009. }
  1010. /* Need to check both planes against the pipe */
  1011. for_each_pipe(i) {
  1012. reg = DSPCNTR(i);
  1013. val = I915_READ(reg);
  1014. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1015. DISPPLANE_SEL_PIPE_SHIFT;
  1016. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1017. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1018. plane_name(i), pipe_name(pipe));
  1019. }
  1020. }
  1021. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1022. enum pipe pipe)
  1023. {
  1024. struct drm_device *dev = dev_priv->dev;
  1025. int reg, i;
  1026. u32 val;
  1027. if (IS_VALLEYVIEW(dev)) {
  1028. for (i = 0; i < dev_priv->num_plane; i++) {
  1029. reg = SPCNTR(pipe, i);
  1030. val = I915_READ(reg);
  1031. WARN((val & SP_ENABLE),
  1032. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1033. sprite_name(pipe, i), pipe_name(pipe));
  1034. }
  1035. } else if (INTEL_INFO(dev)->gen >= 7) {
  1036. reg = SPRCTL(pipe);
  1037. val = I915_READ(reg);
  1038. WARN((val & SPRITE_ENABLE),
  1039. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1040. plane_name(pipe), pipe_name(pipe));
  1041. } else if (INTEL_INFO(dev)->gen >= 5) {
  1042. reg = DVSCNTR(pipe);
  1043. val = I915_READ(reg);
  1044. WARN((val & DVS_ENABLE),
  1045. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1046. plane_name(pipe), pipe_name(pipe));
  1047. }
  1048. }
  1049. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1050. {
  1051. u32 val;
  1052. bool enabled;
  1053. if (HAS_PCH_LPT(dev_priv->dev)) {
  1054. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1055. return;
  1056. }
  1057. val = I915_READ(PCH_DREF_CONTROL);
  1058. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1059. DREF_SUPERSPREAD_SOURCE_MASK));
  1060. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1061. }
  1062. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1063. enum pipe pipe)
  1064. {
  1065. int reg;
  1066. u32 val;
  1067. bool enabled;
  1068. reg = PCH_TRANSCONF(pipe);
  1069. val = I915_READ(reg);
  1070. enabled = !!(val & TRANS_ENABLE);
  1071. WARN(enabled,
  1072. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1073. pipe_name(pipe));
  1074. }
  1075. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1076. enum pipe pipe, u32 port_sel, u32 val)
  1077. {
  1078. if ((val & DP_PORT_EN) == 0)
  1079. return false;
  1080. if (HAS_PCH_CPT(dev_priv->dev)) {
  1081. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1082. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1083. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1084. return false;
  1085. } else {
  1086. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1087. return false;
  1088. }
  1089. return true;
  1090. }
  1091. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1092. enum pipe pipe, u32 val)
  1093. {
  1094. if ((val & SDVO_ENABLE) == 0)
  1095. return false;
  1096. if (HAS_PCH_CPT(dev_priv->dev)) {
  1097. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1098. return false;
  1099. } else {
  1100. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1101. return false;
  1102. }
  1103. return true;
  1104. }
  1105. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1106. enum pipe pipe, u32 val)
  1107. {
  1108. if ((val & LVDS_PORT_EN) == 0)
  1109. return false;
  1110. if (HAS_PCH_CPT(dev_priv->dev)) {
  1111. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1112. return false;
  1113. } else {
  1114. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1115. return false;
  1116. }
  1117. return true;
  1118. }
  1119. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1120. enum pipe pipe, u32 val)
  1121. {
  1122. if ((val & ADPA_DAC_ENABLE) == 0)
  1123. return false;
  1124. if (HAS_PCH_CPT(dev_priv->dev)) {
  1125. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1126. return false;
  1127. } else {
  1128. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1129. return false;
  1130. }
  1131. return true;
  1132. }
  1133. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1134. enum pipe pipe, int reg, u32 port_sel)
  1135. {
  1136. u32 val = I915_READ(reg);
  1137. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1138. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1139. reg, pipe_name(pipe));
  1140. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1141. && (val & DP_PIPEB_SELECT),
  1142. "IBX PCH dp port still using transcoder B\n");
  1143. }
  1144. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1145. enum pipe pipe, int reg)
  1146. {
  1147. u32 val = I915_READ(reg);
  1148. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1149. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1150. reg, pipe_name(pipe));
  1151. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1152. && (val & SDVO_PIPE_B_SELECT),
  1153. "IBX PCH hdmi port still using transcoder B\n");
  1154. }
  1155. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1156. enum pipe pipe)
  1157. {
  1158. int reg;
  1159. u32 val;
  1160. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1161. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1162. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1163. reg = PCH_ADPA;
  1164. val = I915_READ(reg);
  1165. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1166. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1167. pipe_name(pipe));
  1168. reg = PCH_LVDS;
  1169. val = I915_READ(reg);
  1170. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1171. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1172. pipe_name(pipe));
  1173. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1174. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1175. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1176. }
  1177. static void vlv_enable_pll(struct intel_crtc *crtc)
  1178. {
  1179. struct drm_device *dev = crtc->base.dev;
  1180. struct drm_i915_private *dev_priv = dev->dev_private;
  1181. int reg = DPLL(crtc->pipe);
  1182. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1183. assert_pipe_disabled(dev_priv, crtc->pipe);
  1184. /* No really, not for ILK+ */
  1185. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  1186. /* PLL is protected by panel, make sure we can write it */
  1187. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1188. assert_panel_unlocked(dev_priv, crtc->pipe);
  1189. I915_WRITE(reg, dpll);
  1190. POSTING_READ(reg);
  1191. udelay(150);
  1192. if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  1193. DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
  1194. I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
  1195. POSTING_READ(DPLL_MD(crtc->pipe));
  1196. /* We do this three times for luck */
  1197. I915_WRITE(reg, dpll);
  1198. POSTING_READ(reg);
  1199. udelay(150); /* wait for warmup */
  1200. I915_WRITE(reg, dpll);
  1201. POSTING_READ(reg);
  1202. udelay(150); /* wait for warmup */
  1203. I915_WRITE(reg, dpll);
  1204. POSTING_READ(reg);
  1205. udelay(150); /* wait for warmup */
  1206. }
  1207. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1208. {
  1209. struct drm_device *dev = crtc->base.dev;
  1210. struct drm_i915_private *dev_priv = dev->dev_private;
  1211. int reg = DPLL(crtc->pipe);
  1212. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1213. assert_pipe_disabled(dev_priv, crtc->pipe);
  1214. /* No really, not for ILK+ */
  1215. BUG_ON(dev_priv->info->gen >= 5);
  1216. /* PLL is protected by panel, make sure we can write it */
  1217. if (IS_MOBILE(dev) && !IS_I830(dev))
  1218. assert_panel_unlocked(dev_priv, crtc->pipe);
  1219. I915_WRITE(reg, dpll);
  1220. /* Wait for the clocks to stabilize. */
  1221. POSTING_READ(reg);
  1222. udelay(150);
  1223. if (INTEL_INFO(dev)->gen >= 4) {
  1224. I915_WRITE(DPLL_MD(crtc->pipe),
  1225. crtc->config.dpll_hw_state.dpll_md);
  1226. } else {
  1227. /* The pixel multiplier can only be updated once the
  1228. * DPLL is enabled and the clocks are stable.
  1229. *
  1230. * So write it again.
  1231. */
  1232. I915_WRITE(reg, dpll);
  1233. }
  1234. /* We do this three times for luck */
  1235. I915_WRITE(reg, dpll);
  1236. POSTING_READ(reg);
  1237. udelay(150); /* wait for warmup */
  1238. I915_WRITE(reg, dpll);
  1239. POSTING_READ(reg);
  1240. udelay(150); /* wait for warmup */
  1241. I915_WRITE(reg, dpll);
  1242. POSTING_READ(reg);
  1243. udelay(150); /* wait for warmup */
  1244. }
  1245. /**
  1246. * i9xx_disable_pll - disable a PLL
  1247. * @dev_priv: i915 private structure
  1248. * @pipe: pipe PLL to disable
  1249. *
  1250. * Disable the PLL for @pipe, making sure the pipe is off first.
  1251. *
  1252. * Note! This is for pre-ILK only.
  1253. */
  1254. static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1255. {
  1256. /* Don't disable pipe A or pipe A PLLs if needed */
  1257. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1258. return;
  1259. /* Make sure the pipe isn't still relying on us */
  1260. assert_pipe_disabled(dev_priv, pipe);
  1261. I915_WRITE(DPLL(pipe), 0);
  1262. POSTING_READ(DPLL(pipe));
  1263. }
  1264. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1265. {
  1266. u32 port_mask;
  1267. if (!port)
  1268. port_mask = DPLL_PORTB_READY_MASK;
  1269. else
  1270. port_mask = DPLL_PORTC_READY_MASK;
  1271. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1272. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1273. 'B' + port, I915_READ(DPLL(0)));
  1274. }
  1275. /**
  1276. * ironlake_enable_shared_dpll - enable PCH PLL
  1277. * @dev_priv: i915 private structure
  1278. * @pipe: pipe PLL to enable
  1279. *
  1280. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1281. * drives the transcoder clock.
  1282. */
  1283. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1284. {
  1285. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1286. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1287. /* PCH PLLs only available on ILK, SNB and IVB */
  1288. BUG_ON(dev_priv->info->gen < 5);
  1289. if (WARN_ON(pll == NULL))
  1290. return;
  1291. if (WARN_ON(pll->refcount == 0))
  1292. return;
  1293. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1294. pll->name, pll->active, pll->on,
  1295. crtc->base.base.id);
  1296. if (pll->active++) {
  1297. WARN_ON(!pll->on);
  1298. assert_shared_dpll_enabled(dev_priv, pll);
  1299. return;
  1300. }
  1301. WARN_ON(pll->on);
  1302. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1303. pll->enable(dev_priv, pll);
  1304. pll->on = true;
  1305. }
  1306. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1307. {
  1308. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1309. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1310. /* PCH only available on ILK+ */
  1311. BUG_ON(dev_priv->info->gen < 5);
  1312. if (WARN_ON(pll == NULL))
  1313. return;
  1314. if (WARN_ON(pll->refcount == 0))
  1315. return;
  1316. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1317. pll->name, pll->active, pll->on,
  1318. crtc->base.base.id);
  1319. if (WARN_ON(pll->active == 0)) {
  1320. assert_shared_dpll_disabled(dev_priv, pll);
  1321. return;
  1322. }
  1323. assert_shared_dpll_enabled(dev_priv, pll);
  1324. WARN_ON(!pll->on);
  1325. if (--pll->active)
  1326. return;
  1327. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1328. pll->disable(dev_priv, pll);
  1329. pll->on = false;
  1330. }
  1331. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1332. enum pipe pipe)
  1333. {
  1334. struct drm_device *dev = dev_priv->dev;
  1335. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1336. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1337. uint32_t reg, val, pipeconf_val;
  1338. /* PCH only available on ILK+ */
  1339. BUG_ON(dev_priv->info->gen < 5);
  1340. /* Make sure PCH DPLL is enabled */
  1341. assert_shared_dpll_enabled(dev_priv,
  1342. intel_crtc_to_shared_dpll(intel_crtc));
  1343. /* FDI must be feeding us bits for PCH ports */
  1344. assert_fdi_tx_enabled(dev_priv, pipe);
  1345. assert_fdi_rx_enabled(dev_priv, pipe);
  1346. if (HAS_PCH_CPT(dev)) {
  1347. /* Workaround: Set the timing override bit before enabling the
  1348. * pch transcoder. */
  1349. reg = TRANS_CHICKEN2(pipe);
  1350. val = I915_READ(reg);
  1351. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1352. I915_WRITE(reg, val);
  1353. }
  1354. reg = PCH_TRANSCONF(pipe);
  1355. val = I915_READ(reg);
  1356. pipeconf_val = I915_READ(PIPECONF(pipe));
  1357. if (HAS_PCH_IBX(dev_priv->dev)) {
  1358. /*
  1359. * make the BPC in transcoder be consistent with
  1360. * that in pipeconf reg.
  1361. */
  1362. val &= ~PIPECONF_BPC_MASK;
  1363. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1364. }
  1365. val &= ~TRANS_INTERLACE_MASK;
  1366. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1367. if (HAS_PCH_IBX(dev_priv->dev) &&
  1368. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1369. val |= TRANS_LEGACY_INTERLACED_ILK;
  1370. else
  1371. val |= TRANS_INTERLACED;
  1372. else
  1373. val |= TRANS_PROGRESSIVE;
  1374. I915_WRITE(reg, val | TRANS_ENABLE);
  1375. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1376. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1377. }
  1378. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1379. enum transcoder cpu_transcoder)
  1380. {
  1381. u32 val, pipeconf_val;
  1382. /* PCH only available on ILK+ */
  1383. BUG_ON(dev_priv->info->gen < 5);
  1384. /* FDI must be feeding us bits for PCH ports */
  1385. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1386. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1387. /* Workaround: set timing override bit. */
  1388. val = I915_READ(_TRANSA_CHICKEN2);
  1389. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1390. I915_WRITE(_TRANSA_CHICKEN2, val);
  1391. val = TRANS_ENABLE;
  1392. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1393. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1394. PIPECONF_INTERLACED_ILK)
  1395. val |= TRANS_INTERLACED;
  1396. else
  1397. val |= TRANS_PROGRESSIVE;
  1398. I915_WRITE(LPT_TRANSCONF, val);
  1399. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1400. DRM_ERROR("Failed to enable PCH transcoder\n");
  1401. }
  1402. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1403. enum pipe pipe)
  1404. {
  1405. struct drm_device *dev = dev_priv->dev;
  1406. uint32_t reg, val;
  1407. /* FDI relies on the transcoder */
  1408. assert_fdi_tx_disabled(dev_priv, pipe);
  1409. assert_fdi_rx_disabled(dev_priv, pipe);
  1410. /* Ports must be off as well */
  1411. assert_pch_ports_disabled(dev_priv, pipe);
  1412. reg = PCH_TRANSCONF(pipe);
  1413. val = I915_READ(reg);
  1414. val &= ~TRANS_ENABLE;
  1415. I915_WRITE(reg, val);
  1416. /* wait for PCH transcoder off, transcoder state */
  1417. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1418. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1419. if (!HAS_PCH_IBX(dev)) {
  1420. /* Workaround: Clear the timing override chicken bit again. */
  1421. reg = TRANS_CHICKEN2(pipe);
  1422. val = I915_READ(reg);
  1423. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1424. I915_WRITE(reg, val);
  1425. }
  1426. }
  1427. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1428. {
  1429. u32 val;
  1430. val = I915_READ(LPT_TRANSCONF);
  1431. val &= ~TRANS_ENABLE;
  1432. I915_WRITE(LPT_TRANSCONF, val);
  1433. /* wait for PCH transcoder off, transcoder state */
  1434. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1435. DRM_ERROR("Failed to disable PCH transcoder\n");
  1436. /* Workaround: clear timing override bit. */
  1437. val = I915_READ(_TRANSA_CHICKEN2);
  1438. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1439. I915_WRITE(_TRANSA_CHICKEN2, val);
  1440. }
  1441. /**
  1442. * intel_enable_pipe - enable a pipe, asserting requirements
  1443. * @dev_priv: i915 private structure
  1444. * @pipe: pipe to enable
  1445. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1446. *
  1447. * Enable @pipe, making sure that various hardware specific requirements
  1448. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1449. *
  1450. * @pipe should be %PIPE_A or %PIPE_B.
  1451. *
  1452. * Will wait until the pipe is actually running (i.e. first vblank) before
  1453. * returning.
  1454. */
  1455. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1456. bool pch_port)
  1457. {
  1458. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1459. pipe);
  1460. enum pipe pch_transcoder;
  1461. int reg;
  1462. u32 val;
  1463. assert_planes_disabled(dev_priv, pipe);
  1464. assert_sprites_disabled(dev_priv, pipe);
  1465. if (HAS_PCH_LPT(dev_priv->dev))
  1466. pch_transcoder = TRANSCODER_A;
  1467. else
  1468. pch_transcoder = pipe;
  1469. /*
  1470. * A pipe without a PLL won't actually be able to drive bits from
  1471. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1472. * need the check.
  1473. */
  1474. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1475. assert_pll_enabled(dev_priv, pipe);
  1476. else {
  1477. if (pch_port) {
  1478. /* if driving the PCH, we need FDI enabled */
  1479. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1480. assert_fdi_tx_pll_enabled(dev_priv,
  1481. (enum pipe) cpu_transcoder);
  1482. }
  1483. /* FIXME: assert CPU port conditions for SNB+ */
  1484. }
  1485. reg = PIPECONF(cpu_transcoder);
  1486. val = I915_READ(reg);
  1487. if (val & PIPECONF_ENABLE)
  1488. return;
  1489. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1490. intel_wait_for_vblank(dev_priv->dev, pipe);
  1491. }
  1492. /**
  1493. * intel_disable_pipe - disable a pipe, asserting requirements
  1494. * @dev_priv: i915 private structure
  1495. * @pipe: pipe to disable
  1496. *
  1497. * Disable @pipe, making sure that various hardware specific requirements
  1498. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1499. *
  1500. * @pipe should be %PIPE_A or %PIPE_B.
  1501. *
  1502. * Will wait until the pipe has shut down before returning.
  1503. */
  1504. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1505. enum pipe pipe)
  1506. {
  1507. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1508. pipe);
  1509. int reg;
  1510. u32 val;
  1511. /*
  1512. * Make sure planes won't keep trying to pump pixels to us,
  1513. * or we might hang the display.
  1514. */
  1515. assert_planes_disabled(dev_priv, pipe);
  1516. assert_sprites_disabled(dev_priv, pipe);
  1517. /* Don't disable pipe A or pipe A PLLs if needed */
  1518. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1519. return;
  1520. reg = PIPECONF(cpu_transcoder);
  1521. val = I915_READ(reg);
  1522. if ((val & PIPECONF_ENABLE) == 0)
  1523. return;
  1524. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1525. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1526. }
  1527. /*
  1528. * Plane regs are double buffered, going from enabled->disabled needs a
  1529. * trigger in order to latch. The display address reg provides this.
  1530. */
  1531. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1532. enum plane plane)
  1533. {
  1534. if (dev_priv->info->gen >= 4)
  1535. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1536. else
  1537. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1538. }
  1539. /**
  1540. * intel_enable_plane - enable a display plane on a given pipe
  1541. * @dev_priv: i915 private structure
  1542. * @plane: plane to enable
  1543. * @pipe: pipe being fed
  1544. *
  1545. * Enable @plane on @pipe, making sure that @pipe is running first.
  1546. */
  1547. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1548. enum plane plane, enum pipe pipe)
  1549. {
  1550. int reg;
  1551. u32 val;
  1552. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1553. assert_pipe_enabled(dev_priv, pipe);
  1554. reg = DSPCNTR(plane);
  1555. val = I915_READ(reg);
  1556. if (val & DISPLAY_PLANE_ENABLE)
  1557. return;
  1558. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1559. intel_flush_display_plane(dev_priv, plane);
  1560. intel_wait_for_vblank(dev_priv->dev, pipe);
  1561. }
  1562. /**
  1563. * intel_disable_plane - disable a display plane
  1564. * @dev_priv: i915 private structure
  1565. * @plane: plane to disable
  1566. * @pipe: pipe consuming the data
  1567. *
  1568. * Disable @plane; should be an independent operation.
  1569. */
  1570. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1571. enum plane plane, enum pipe pipe)
  1572. {
  1573. int reg;
  1574. u32 val;
  1575. reg = DSPCNTR(plane);
  1576. val = I915_READ(reg);
  1577. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1578. return;
  1579. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1580. intel_flush_display_plane(dev_priv, plane);
  1581. intel_wait_for_vblank(dev_priv->dev, pipe);
  1582. }
  1583. static bool need_vtd_wa(struct drm_device *dev)
  1584. {
  1585. #ifdef CONFIG_INTEL_IOMMU
  1586. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1587. return true;
  1588. #endif
  1589. return false;
  1590. }
  1591. int
  1592. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1593. struct drm_i915_gem_object *obj,
  1594. struct intel_ring_buffer *pipelined)
  1595. {
  1596. struct drm_i915_private *dev_priv = dev->dev_private;
  1597. u32 alignment;
  1598. int ret;
  1599. switch (obj->tiling_mode) {
  1600. case I915_TILING_NONE:
  1601. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1602. alignment = 128 * 1024;
  1603. else if (INTEL_INFO(dev)->gen >= 4)
  1604. alignment = 4 * 1024;
  1605. else
  1606. alignment = 64 * 1024;
  1607. break;
  1608. case I915_TILING_X:
  1609. /* pin() will align the object as required by fence */
  1610. alignment = 0;
  1611. break;
  1612. case I915_TILING_Y:
  1613. /* Despite that we check this in framebuffer_init userspace can
  1614. * screw us over and change the tiling after the fact. Only
  1615. * pinned buffers can't change their tiling. */
  1616. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1617. return -EINVAL;
  1618. default:
  1619. BUG();
  1620. }
  1621. /* Note that the w/a also requires 64 PTE of padding following the
  1622. * bo. We currently fill all unused PTE with the shadow page and so
  1623. * we should always have valid PTE following the scanout preventing
  1624. * the VT-d warning.
  1625. */
  1626. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1627. alignment = 256 * 1024;
  1628. dev_priv->mm.interruptible = false;
  1629. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1630. if (ret)
  1631. goto err_interruptible;
  1632. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1633. * fence, whereas 965+ only requires a fence if using
  1634. * framebuffer compression. For simplicity, we always install
  1635. * a fence as the cost is not that onerous.
  1636. */
  1637. ret = i915_gem_object_get_fence(obj);
  1638. if (ret)
  1639. goto err_unpin;
  1640. i915_gem_object_pin_fence(obj);
  1641. dev_priv->mm.interruptible = true;
  1642. return 0;
  1643. err_unpin:
  1644. i915_gem_object_unpin_from_display_plane(obj);
  1645. err_interruptible:
  1646. dev_priv->mm.interruptible = true;
  1647. return ret;
  1648. }
  1649. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1650. {
  1651. i915_gem_object_unpin_fence(obj);
  1652. i915_gem_object_unpin_from_display_plane(obj);
  1653. }
  1654. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1655. * is assumed to be a power-of-two. */
  1656. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1657. unsigned int tiling_mode,
  1658. unsigned int cpp,
  1659. unsigned int pitch)
  1660. {
  1661. if (tiling_mode != I915_TILING_NONE) {
  1662. unsigned int tile_rows, tiles;
  1663. tile_rows = *y / 8;
  1664. *y %= 8;
  1665. tiles = *x / (512/cpp);
  1666. *x %= 512/cpp;
  1667. return tile_rows * pitch * 8 + tiles * 4096;
  1668. } else {
  1669. unsigned int offset;
  1670. offset = *y * pitch + *x * cpp;
  1671. *y = 0;
  1672. *x = (offset & 4095) / cpp;
  1673. return offset & -4096;
  1674. }
  1675. }
  1676. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1677. int x, int y)
  1678. {
  1679. struct drm_device *dev = crtc->dev;
  1680. struct drm_i915_private *dev_priv = dev->dev_private;
  1681. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1682. struct intel_framebuffer *intel_fb;
  1683. struct drm_i915_gem_object *obj;
  1684. int plane = intel_crtc->plane;
  1685. unsigned long linear_offset;
  1686. u32 dspcntr;
  1687. u32 reg;
  1688. switch (plane) {
  1689. case 0:
  1690. case 1:
  1691. break;
  1692. default:
  1693. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1694. return -EINVAL;
  1695. }
  1696. intel_fb = to_intel_framebuffer(fb);
  1697. obj = intel_fb->obj;
  1698. reg = DSPCNTR(plane);
  1699. dspcntr = I915_READ(reg);
  1700. /* Mask out pixel format bits in case we change it */
  1701. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1702. switch (fb->pixel_format) {
  1703. case DRM_FORMAT_C8:
  1704. dspcntr |= DISPPLANE_8BPP;
  1705. break;
  1706. case DRM_FORMAT_XRGB1555:
  1707. case DRM_FORMAT_ARGB1555:
  1708. dspcntr |= DISPPLANE_BGRX555;
  1709. break;
  1710. case DRM_FORMAT_RGB565:
  1711. dspcntr |= DISPPLANE_BGRX565;
  1712. break;
  1713. case DRM_FORMAT_XRGB8888:
  1714. case DRM_FORMAT_ARGB8888:
  1715. dspcntr |= DISPPLANE_BGRX888;
  1716. break;
  1717. case DRM_FORMAT_XBGR8888:
  1718. case DRM_FORMAT_ABGR8888:
  1719. dspcntr |= DISPPLANE_RGBX888;
  1720. break;
  1721. case DRM_FORMAT_XRGB2101010:
  1722. case DRM_FORMAT_ARGB2101010:
  1723. dspcntr |= DISPPLANE_BGRX101010;
  1724. break;
  1725. case DRM_FORMAT_XBGR2101010:
  1726. case DRM_FORMAT_ABGR2101010:
  1727. dspcntr |= DISPPLANE_RGBX101010;
  1728. break;
  1729. default:
  1730. BUG();
  1731. }
  1732. if (INTEL_INFO(dev)->gen >= 4) {
  1733. if (obj->tiling_mode != I915_TILING_NONE)
  1734. dspcntr |= DISPPLANE_TILED;
  1735. else
  1736. dspcntr &= ~DISPPLANE_TILED;
  1737. }
  1738. if (IS_G4X(dev))
  1739. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1740. I915_WRITE(reg, dspcntr);
  1741. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1742. if (INTEL_INFO(dev)->gen >= 4) {
  1743. intel_crtc->dspaddr_offset =
  1744. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1745. fb->bits_per_pixel / 8,
  1746. fb->pitches[0]);
  1747. linear_offset -= intel_crtc->dspaddr_offset;
  1748. } else {
  1749. intel_crtc->dspaddr_offset = linear_offset;
  1750. }
  1751. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1752. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1753. fb->pitches[0]);
  1754. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1755. if (INTEL_INFO(dev)->gen >= 4) {
  1756. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1757. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1758. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1759. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1760. } else
  1761. I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
  1762. POSTING_READ(reg);
  1763. return 0;
  1764. }
  1765. static int ironlake_update_plane(struct drm_crtc *crtc,
  1766. struct drm_framebuffer *fb, int x, int y)
  1767. {
  1768. struct drm_device *dev = crtc->dev;
  1769. struct drm_i915_private *dev_priv = dev->dev_private;
  1770. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1771. struct intel_framebuffer *intel_fb;
  1772. struct drm_i915_gem_object *obj;
  1773. int plane = intel_crtc->plane;
  1774. unsigned long linear_offset;
  1775. u32 dspcntr;
  1776. u32 reg;
  1777. switch (plane) {
  1778. case 0:
  1779. case 1:
  1780. case 2:
  1781. break;
  1782. default:
  1783. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1784. return -EINVAL;
  1785. }
  1786. intel_fb = to_intel_framebuffer(fb);
  1787. obj = intel_fb->obj;
  1788. reg = DSPCNTR(plane);
  1789. dspcntr = I915_READ(reg);
  1790. /* Mask out pixel format bits in case we change it */
  1791. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1792. switch (fb->pixel_format) {
  1793. case DRM_FORMAT_C8:
  1794. dspcntr |= DISPPLANE_8BPP;
  1795. break;
  1796. case DRM_FORMAT_RGB565:
  1797. dspcntr |= DISPPLANE_BGRX565;
  1798. break;
  1799. case DRM_FORMAT_XRGB8888:
  1800. case DRM_FORMAT_ARGB8888:
  1801. dspcntr |= DISPPLANE_BGRX888;
  1802. break;
  1803. case DRM_FORMAT_XBGR8888:
  1804. case DRM_FORMAT_ABGR8888:
  1805. dspcntr |= DISPPLANE_RGBX888;
  1806. break;
  1807. case DRM_FORMAT_XRGB2101010:
  1808. case DRM_FORMAT_ARGB2101010:
  1809. dspcntr |= DISPPLANE_BGRX101010;
  1810. break;
  1811. case DRM_FORMAT_XBGR2101010:
  1812. case DRM_FORMAT_ABGR2101010:
  1813. dspcntr |= DISPPLANE_RGBX101010;
  1814. break;
  1815. default:
  1816. BUG();
  1817. }
  1818. if (obj->tiling_mode != I915_TILING_NONE)
  1819. dspcntr |= DISPPLANE_TILED;
  1820. else
  1821. dspcntr &= ~DISPPLANE_TILED;
  1822. /* must disable */
  1823. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1824. I915_WRITE(reg, dspcntr);
  1825. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1826. intel_crtc->dspaddr_offset =
  1827. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1828. fb->bits_per_pixel / 8,
  1829. fb->pitches[0]);
  1830. linear_offset -= intel_crtc->dspaddr_offset;
  1831. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1832. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1833. fb->pitches[0]);
  1834. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1835. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1836. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1837. if (IS_HASWELL(dev)) {
  1838. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1839. } else {
  1840. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1841. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1842. }
  1843. POSTING_READ(reg);
  1844. return 0;
  1845. }
  1846. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1847. static int
  1848. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1849. int x, int y, enum mode_set_atomic state)
  1850. {
  1851. struct drm_device *dev = crtc->dev;
  1852. struct drm_i915_private *dev_priv = dev->dev_private;
  1853. if (dev_priv->display.disable_fbc)
  1854. dev_priv->display.disable_fbc(dev);
  1855. intel_increase_pllclock(crtc);
  1856. return dev_priv->display.update_plane(crtc, fb, x, y);
  1857. }
  1858. void intel_display_handle_reset(struct drm_device *dev)
  1859. {
  1860. struct drm_i915_private *dev_priv = dev->dev_private;
  1861. struct drm_crtc *crtc;
  1862. /*
  1863. * Flips in the rings have been nuked by the reset,
  1864. * so complete all pending flips so that user space
  1865. * will get its events and not get stuck.
  1866. *
  1867. * Also update the base address of all primary
  1868. * planes to the the last fb to make sure we're
  1869. * showing the correct fb after a reset.
  1870. *
  1871. * Need to make two loops over the crtcs so that we
  1872. * don't try to grab a crtc mutex before the
  1873. * pending_flip_queue really got woken up.
  1874. */
  1875. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1876. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1877. enum plane plane = intel_crtc->plane;
  1878. intel_prepare_page_flip(dev, plane);
  1879. intel_finish_page_flip_plane(dev, plane);
  1880. }
  1881. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1882. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1883. mutex_lock(&crtc->mutex);
  1884. if (intel_crtc->active)
  1885. dev_priv->display.update_plane(crtc, crtc->fb,
  1886. crtc->x, crtc->y);
  1887. mutex_unlock(&crtc->mutex);
  1888. }
  1889. }
  1890. static int
  1891. intel_finish_fb(struct drm_framebuffer *old_fb)
  1892. {
  1893. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1894. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1895. bool was_interruptible = dev_priv->mm.interruptible;
  1896. int ret;
  1897. /* Big Hammer, we also need to ensure that any pending
  1898. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1899. * current scanout is retired before unpinning the old
  1900. * framebuffer.
  1901. *
  1902. * This should only fail upon a hung GPU, in which case we
  1903. * can safely continue.
  1904. */
  1905. dev_priv->mm.interruptible = false;
  1906. ret = i915_gem_object_finish_gpu(obj);
  1907. dev_priv->mm.interruptible = was_interruptible;
  1908. return ret;
  1909. }
  1910. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1911. {
  1912. struct drm_device *dev = crtc->dev;
  1913. struct drm_i915_master_private *master_priv;
  1914. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1915. if (!dev->primary->master)
  1916. return;
  1917. master_priv = dev->primary->master->driver_priv;
  1918. if (!master_priv->sarea_priv)
  1919. return;
  1920. switch (intel_crtc->pipe) {
  1921. case 0:
  1922. master_priv->sarea_priv->pipeA_x = x;
  1923. master_priv->sarea_priv->pipeA_y = y;
  1924. break;
  1925. case 1:
  1926. master_priv->sarea_priv->pipeB_x = x;
  1927. master_priv->sarea_priv->pipeB_y = y;
  1928. break;
  1929. default:
  1930. break;
  1931. }
  1932. }
  1933. static int
  1934. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1935. struct drm_framebuffer *fb)
  1936. {
  1937. struct drm_device *dev = crtc->dev;
  1938. struct drm_i915_private *dev_priv = dev->dev_private;
  1939. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1940. struct drm_framebuffer *old_fb;
  1941. int ret;
  1942. /* no fb bound */
  1943. if (!fb) {
  1944. DRM_ERROR("No FB bound\n");
  1945. return 0;
  1946. }
  1947. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1948. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1949. plane_name(intel_crtc->plane),
  1950. INTEL_INFO(dev)->num_pipes);
  1951. return -EINVAL;
  1952. }
  1953. mutex_lock(&dev->struct_mutex);
  1954. ret = intel_pin_and_fence_fb_obj(dev,
  1955. to_intel_framebuffer(fb)->obj,
  1956. NULL);
  1957. if (ret != 0) {
  1958. mutex_unlock(&dev->struct_mutex);
  1959. DRM_ERROR("pin & fence failed\n");
  1960. return ret;
  1961. }
  1962. /* Update pipe size and adjust fitter if needed */
  1963. if (i915_fastboot) {
  1964. I915_WRITE(PIPESRC(intel_crtc->pipe),
  1965. ((crtc->mode.hdisplay - 1) << 16) |
  1966. (crtc->mode.vdisplay - 1));
  1967. if (!intel_crtc->config.pch_pfit.size &&
  1968. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
  1969. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  1970. I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
  1971. I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
  1972. I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
  1973. }
  1974. }
  1975. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  1976. if (ret) {
  1977. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  1978. mutex_unlock(&dev->struct_mutex);
  1979. DRM_ERROR("failed to update base address\n");
  1980. return ret;
  1981. }
  1982. old_fb = crtc->fb;
  1983. crtc->fb = fb;
  1984. crtc->x = x;
  1985. crtc->y = y;
  1986. if (old_fb) {
  1987. if (intel_crtc->active && old_fb != fb)
  1988. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1989. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  1990. }
  1991. intel_update_fbc(dev);
  1992. intel_edp_psr_update(dev);
  1993. mutex_unlock(&dev->struct_mutex);
  1994. intel_crtc_update_sarea_pos(crtc, x, y);
  1995. return 0;
  1996. }
  1997. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  1998. {
  1999. struct drm_device *dev = crtc->dev;
  2000. struct drm_i915_private *dev_priv = dev->dev_private;
  2001. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2002. int pipe = intel_crtc->pipe;
  2003. u32 reg, temp;
  2004. /* enable normal train */
  2005. reg = FDI_TX_CTL(pipe);
  2006. temp = I915_READ(reg);
  2007. if (IS_IVYBRIDGE(dev)) {
  2008. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2009. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2010. } else {
  2011. temp &= ~FDI_LINK_TRAIN_NONE;
  2012. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2013. }
  2014. I915_WRITE(reg, temp);
  2015. reg = FDI_RX_CTL(pipe);
  2016. temp = I915_READ(reg);
  2017. if (HAS_PCH_CPT(dev)) {
  2018. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2019. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2020. } else {
  2021. temp &= ~FDI_LINK_TRAIN_NONE;
  2022. temp |= FDI_LINK_TRAIN_NONE;
  2023. }
  2024. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2025. /* wait one idle pattern time */
  2026. POSTING_READ(reg);
  2027. udelay(1000);
  2028. /* IVB wants error correction enabled */
  2029. if (IS_IVYBRIDGE(dev))
  2030. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2031. FDI_FE_ERRC_ENABLE);
  2032. }
  2033. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  2034. {
  2035. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  2036. }
  2037. static void ivb_modeset_global_resources(struct drm_device *dev)
  2038. {
  2039. struct drm_i915_private *dev_priv = dev->dev_private;
  2040. struct intel_crtc *pipe_B_crtc =
  2041. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2042. struct intel_crtc *pipe_C_crtc =
  2043. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2044. uint32_t temp;
  2045. /*
  2046. * When everything is off disable fdi C so that we could enable fdi B
  2047. * with all lanes. Note that we don't care about enabled pipes without
  2048. * an enabled pch encoder.
  2049. */
  2050. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2051. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2052. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2053. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2054. temp = I915_READ(SOUTH_CHICKEN1);
  2055. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2056. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2057. I915_WRITE(SOUTH_CHICKEN1, temp);
  2058. }
  2059. }
  2060. /* The FDI link training functions for ILK/Ibexpeak. */
  2061. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2062. {
  2063. struct drm_device *dev = crtc->dev;
  2064. struct drm_i915_private *dev_priv = dev->dev_private;
  2065. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2066. int pipe = intel_crtc->pipe;
  2067. int plane = intel_crtc->plane;
  2068. u32 reg, temp, tries;
  2069. /* FDI needs bits from pipe & plane first */
  2070. assert_pipe_enabled(dev_priv, pipe);
  2071. assert_plane_enabled(dev_priv, plane);
  2072. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2073. for train result */
  2074. reg = FDI_RX_IMR(pipe);
  2075. temp = I915_READ(reg);
  2076. temp &= ~FDI_RX_SYMBOL_LOCK;
  2077. temp &= ~FDI_RX_BIT_LOCK;
  2078. I915_WRITE(reg, temp);
  2079. I915_READ(reg);
  2080. udelay(150);
  2081. /* enable CPU FDI TX and PCH FDI RX */
  2082. reg = FDI_TX_CTL(pipe);
  2083. temp = I915_READ(reg);
  2084. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2085. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2086. temp &= ~FDI_LINK_TRAIN_NONE;
  2087. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2088. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2089. reg = FDI_RX_CTL(pipe);
  2090. temp = I915_READ(reg);
  2091. temp &= ~FDI_LINK_TRAIN_NONE;
  2092. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2093. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2094. POSTING_READ(reg);
  2095. udelay(150);
  2096. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2097. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2098. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2099. FDI_RX_PHASE_SYNC_POINTER_EN);
  2100. reg = FDI_RX_IIR(pipe);
  2101. for (tries = 0; tries < 5; tries++) {
  2102. temp = I915_READ(reg);
  2103. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2104. if ((temp & FDI_RX_BIT_LOCK)) {
  2105. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2106. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2107. break;
  2108. }
  2109. }
  2110. if (tries == 5)
  2111. DRM_ERROR("FDI train 1 fail!\n");
  2112. /* Train 2 */
  2113. reg = FDI_TX_CTL(pipe);
  2114. temp = I915_READ(reg);
  2115. temp &= ~FDI_LINK_TRAIN_NONE;
  2116. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2117. I915_WRITE(reg, temp);
  2118. reg = FDI_RX_CTL(pipe);
  2119. temp = I915_READ(reg);
  2120. temp &= ~FDI_LINK_TRAIN_NONE;
  2121. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2122. I915_WRITE(reg, temp);
  2123. POSTING_READ(reg);
  2124. udelay(150);
  2125. reg = FDI_RX_IIR(pipe);
  2126. for (tries = 0; tries < 5; tries++) {
  2127. temp = I915_READ(reg);
  2128. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2129. if (temp & FDI_RX_SYMBOL_LOCK) {
  2130. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2131. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2132. break;
  2133. }
  2134. }
  2135. if (tries == 5)
  2136. DRM_ERROR("FDI train 2 fail!\n");
  2137. DRM_DEBUG_KMS("FDI train done\n");
  2138. }
  2139. static const int snb_b_fdi_train_param[] = {
  2140. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2141. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2142. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2143. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2144. };
  2145. /* The FDI link training functions for SNB/Cougarpoint. */
  2146. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2147. {
  2148. struct drm_device *dev = crtc->dev;
  2149. struct drm_i915_private *dev_priv = dev->dev_private;
  2150. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2151. int pipe = intel_crtc->pipe;
  2152. u32 reg, temp, i, retry;
  2153. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2154. for train result */
  2155. reg = FDI_RX_IMR(pipe);
  2156. temp = I915_READ(reg);
  2157. temp &= ~FDI_RX_SYMBOL_LOCK;
  2158. temp &= ~FDI_RX_BIT_LOCK;
  2159. I915_WRITE(reg, temp);
  2160. POSTING_READ(reg);
  2161. udelay(150);
  2162. /* enable CPU FDI TX and PCH FDI RX */
  2163. reg = FDI_TX_CTL(pipe);
  2164. temp = I915_READ(reg);
  2165. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2166. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2167. temp &= ~FDI_LINK_TRAIN_NONE;
  2168. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2169. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2170. /* SNB-B */
  2171. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2172. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2173. I915_WRITE(FDI_RX_MISC(pipe),
  2174. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2175. reg = FDI_RX_CTL(pipe);
  2176. temp = I915_READ(reg);
  2177. if (HAS_PCH_CPT(dev)) {
  2178. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2179. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2180. } else {
  2181. temp &= ~FDI_LINK_TRAIN_NONE;
  2182. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2183. }
  2184. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2185. POSTING_READ(reg);
  2186. udelay(150);
  2187. for (i = 0; i < 4; i++) {
  2188. reg = FDI_TX_CTL(pipe);
  2189. temp = I915_READ(reg);
  2190. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2191. temp |= snb_b_fdi_train_param[i];
  2192. I915_WRITE(reg, temp);
  2193. POSTING_READ(reg);
  2194. udelay(500);
  2195. for (retry = 0; retry < 5; retry++) {
  2196. reg = FDI_RX_IIR(pipe);
  2197. temp = I915_READ(reg);
  2198. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2199. if (temp & FDI_RX_BIT_LOCK) {
  2200. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2201. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2202. break;
  2203. }
  2204. udelay(50);
  2205. }
  2206. if (retry < 5)
  2207. break;
  2208. }
  2209. if (i == 4)
  2210. DRM_ERROR("FDI train 1 fail!\n");
  2211. /* Train 2 */
  2212. reg = FDI_TX_CTL(pipe);
  2213. temp = I915_READ(reg);
  2214. temp &= ~FDI_LINK_TRAIN_NONE;
  2215. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2216. if (IS_GEN6(dev)) {
  2217. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2218. /* SNB-B */
  2219. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2220. }
  2221. I915_WRITE(reg, temp);
  2222. reg = FDI_RX_CTL(pipe);
  2223. temp = I915_READ(reg);
  2224. if (HAS_PCH_CPT(dev)) {
  2225. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2226. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2227. } else {
  2228. temp &= ~FDI_LINK_TRAIN_NONE;
  2229. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2230. }
  2231. I915_WRITE(reg, temp);
  2232. POSTING_READ(reg);
  2233. udelay(150);
  2234. for (i = 0; i < 4; i++) {
  2235. reg = FDI_TX_CTL(pipe);
  2236. temp = I915_READ(reg);
  2237. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2238. temp |= snb_b_fdi_train_param[i];
  2239. I915_WRITE(reg, temp);
  2240. POSTING_READ(reg);
  2241. udelay(500);
  2242. for (retry = 0; retry < 5; retry++) {
  2243. reg = FDI_RX_IIR(pipe);
  2244. temp = I915_READ(reg);
  2245. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2246. if (temp & FDI_RX_SYMBOL_LOCK) {
  2247. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2248. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2249. break;
  2250. }
  2251. udelay(50);
  2252. }
  2253. if (retry < 5)
  2254. break;
  2255. }
  2256. if (i == 4)
  2257. DRM_ERROR("FDI train 2 fail!\n");
  2258. DRM_DEBUG_KMS("FDI train done.\n");
  2259. }
  2260. /* Manual link training for Ivy Bridge A0 parts */
  2261. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2262. {
  2263. struct drm_device *dev = crtc->dev;
  2264. struct drm_i915_private *dev_priv = dev->dev_private;
  2265. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2266. int pipe = intel_crtc->pipe;
  2267. u32 reg, temp, i;
  2268. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2269. for train result */
  2270. reg = FDI_RX_IMR(pipe);
  2271. temp = I915_READ(reg);
  2272. temp &= ~FDI_RX_SYMBOL_LOCK;
  2273. temp &= ~FDI_RX_BIT_LOCK;
  2274. I915_WRITE(reg, temp);
  2275. POSTING_READ(reg);
  2276. udelay(150);
  2277. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2278. I915_READ(FDI_RX_IIR(pipe)));
  2279. /* enable CPU FDI TX and PCH FDI RX */
  2280. reg = FDI_TX_CTL(pipe);
  2281. temp = I915_READ(reg);
  2282. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2283. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2284. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2285. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2286. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2287. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2288. temp |= FDI_COMPOSITE_SYNC;
  2289. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2290. I915_WRITE(FDI_RX_MISC(pipe),
  2291. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2292. reg = FDI_RX_CTL(pipe);
  2293. temp = I915_READ(reg);
  2294. temp &= ~FDI_LINK_TRAIN_AUTO;
  2295. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2296. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2297. temp |= FDI_COMPOSITE_SYNC;
  2298. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2299. POSTING_READ(reg);
  2300. udelay(150);
  2301. for (i = 0; i < 4; i++) {
  2302. reg = FDI_TX_CTL(pipe);
  2303. temp = I915_READ(reg);
  2304. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2305. temp |= snb_b_fdi_train_param[i];
  2306. I915_WRITE(reg, temp);
  2307. POSTING_READ(reg);
  2308. udelay(500);
  2309. reg = FDI_RX_IIR(pipe);
  2310. temp = I915_READ(reg);
  2311. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2312. if (temp & FDI_RX_BIT_LOCK ||
  2313. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2314. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2315. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
  2316. break;
  2317. }
  2318. }
  2319. if (i == 4)
  2320. DRM_ERROR("FDI train 1 fail!\n");
  2321. /* Train 2 */
  2322. reg = FDI_TX_CTL(pipe);
  2323. temp = I915_READ(reg);
  2324. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2325. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2326. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2327. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2328. I915_WRITE(reg, temp);
  2329. reg = FDI_RX_CTL(pipe);
  2330. temp = I915_READ(reg);
  2331. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2332. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2333. I915_WRITE(reg, temp);
  2334. POSTING_READ(reg);
  2335. udelay(150);
  2336. for (i = 0; i < 4; i++) {
  2337. reg = FDI_TX_CTL(pipe);
  2338. temp = I915_READ(reg);
  2339. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2340. temp |= snb_b_fdi_train_param[i];
  2341. I915_WRITE(reg, temp);
  2342. POSTING_READ(reg);
  2343. udelay(500);
  2344. reg = FDI_RX_IIR(pipe);
  2345. temp = I915_READ(reg);
  2346. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2347. if (temp & FDI_RX_SYMBOL_LOCK) {
  2348. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2349. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
  2350. break;
  2351. }
  2352. }
  2353. if (i == 4)
  2354. DRM_ERROR("FDI train 2 fail!\n");
  2355. DRM_DEBUG_KMS("FDI train done.\n");
  2356. }
  2357. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2358. {
  2359. struct drm_device *dev = intel_crtc->base.dev;
  2360. struct drm_i915_private *dev_priv = dev->dev_private;
  2361. int pipe = intel_crtc->pipe;
  2362. u32 reg, temp;
  2363. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2364. reg = FDI_RX_CTL(pipe);
  2365. temp = I915_READ(reg);
  2366. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2367. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2368. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2369. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2370. POSTING_READ(reg);
  2371. udelay(200);
  2372. /* Switch from Rawclk to PCDclk */
  2373. temp = I915_READ(reg);
  2374. I915_WRITE(reg, temp | FDI_PCDCLK);
  2375. POSTING_READ(reg);
  2376. udelay(200);
  2377. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2378. reg = FDI_TX_CTL(pipe);
  2379. temp = I915_READ(reg);
  2380. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2381. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2382. POSTING_READ(reg);
  2383. udelay(100);
  2384. }
  2385. }
  2386. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2387. {
  2388. struct drm_device *dev = intel_crtc->base.dev;
  2389. struct drm_i915_private *dev_priv = dev->dev_private;
  2390. int pipe = intel_crtc->pipe;
  2391. u32 reg, temp;
  2392. /* Switch from PCDclk to Rawclk */
  2393. reg = FDI_RX_CTL(pipe);
  2394. temp = I915_READ(reg);
  2395. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2396. /* Disable CPU FDI TX PLL */
  2397. reg = FDI_TX_CTL(pipe);
  2398. temp = I915_READ(reg);
  2399. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2400. POSTING_READ(reg);
  2401. udelay(100);
  2402. reg = FDI_RX_CTL(pipe);
  2403. temp = I915_READ(reg);
  2404. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2405. /* Wait for the clocks to turn off. */
  2406. POSTING_READ(reg);
  2407. udelay(100);
  2408. }
  2409. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2410. {
  2411. struct drm_device *dev = crtc->dev;
  2412. struct drm_i915_private *dev_priv = dev->dev_private;
  2413. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2414. int pipe = intel_crtc->pipe;
  2415. u32 reg, temp;
  2416. /* disable CPU FDI tx and PCH FDI rx */
  2417. reg = FDI_TX_CTL(pipe);
  2418. temp = I915_READ(reg);
  2419. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2420. POSTING_READ(reg);
  2421. reg = FDI_RX_CTL(pipe);
  2422. temp = I915_READ(reg);
  2423. temp &= ~(0x7 << 16);
  2424. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2425. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2426. POSTING_READ(reg);
  2427. udelay(100);
  2428. /* Ironlake workaround, disable clock pointer after downing FDI */
  2429. if (HAS_PCH_IBX(dev)) {
  2430. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2431. }
  2432. /* still set train pattern 1 */
  2433. reg = FDI_TX_CTL(pipe);
  2434. temp = I915_READ(reg);
  2435. temp &= ~FDI_LINK_TRAIN_NONE;
  2436. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2437. I915_WRITE(reg, temp);
  2438. reg = FDI_RX_CTL(pipe);
  2439. temp = I915_READ(reg);
  2440. if (HAS_PCH_CPT(dev)) {
  2441. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2442. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2443. } else {
  2444. temp &= ~FDI_LINK_TRAIN_NONE;
  2445. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2446. }
  2447. /* BPC in FDI rx is consistent with that in PIPECONF */
  2448. temp &= ~(0x07 << 16);
  2449. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2450. I915_WRITE(reg, temp);
  2451. POSTING_READ(reg);
  2452. udelay(100);
  2453. }
  2454. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2455. {
  2456. struct drm_device *dev = crtc->dev;
  2457. struct drm_i915_private *dev_priv = dev->dev_private;
  2458. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2459. unsigned long flags;
  2460. bool pending;
  2461. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2462. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2463. return false;
  2464. spin_lock_irqsave(&dev->event_lock, flags);
  2465. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2466. spin_unlock_irqrestore(&dev->event_lock, flags);
  2467. return pending;
  2468. }
  2469. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2470. {
  2471. struct drm_device *dev = crtc->dev;
  2472. struct drm_i915_private *dev_priv = dev->dev_private;
  2473. if (crtc->fb == NULL)
  2474. return;
  2475. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2476. wait_event(dev_priv->pending_flip_queue,
  2477. !intel_crtc_has_pending_flip(crtc));
  2478. mutex_lock(&dev->struct_mutex);
  2479. intel_finish_fb(crtc->fb);
  2480. mutex_unlock(&dev->struct_mutex);
  2481. }
  2482. /* Program iCLKIP clock to the desired frequency */
  2483. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2484. {
  2485. struct drm_device *dev = crtc->dev;
  2486. struct drm_i915_private *dev_priv = dev->dev_private;
  2487. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2488. u32 temp;
  2489. mutex_lock(&dev_priv->dpio_lock);
  2490. /* It is necessary to ungate the pixclk gate prior to programming
  2491. * the divisors, and gate it back when it is done.
  2492. */
  2493. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2494. /* Disable SSCCTL */
  2495. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2496. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2497. SBI_SSCCTL_DISABLE,
  2498. SBI_ICLK);
  2499. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2500. if (crtc->mode.clock == 20000) {
  2501. auxdiv = 1;
  2502. divsel = 0x41;
  2503. phaseinc = 0x20;
  2504. } else {
  2505. /* The iCLK virtual clock root frequency is in MHz,
  2506. * but the crtc->mode.clock in in KHz. To get the divisors,
  2507. * it is necessary to divide one by another, so we
  2508. * convert the virtual clock precision to KHz here for higher
  2509. * precision.
  2510. */
  2511. u32 iclk_virtual_root_freq = 172800 * 1000;
  2512. u32 iclk_pi_range = 64;
  2513. u32 desired_divisor, msb_divisor_value, pi_value;
  2514. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2515. msb_divisor_value = desired_divisor / iclk_pi_range;
  2516. pi_value = desired_divisor % iclk_pi_range;
  2517. auxdiv = 0;
  2518. divsel = msb_divisor_value - 2;
  2519. phaseinc = pi_value;
  2520. }
  2521. /* This should not happen with any sane values */
  2522. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2523. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2524. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2525. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2526. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2527. crtc->mode.clock,
  2528. auxdiv,
  2529. divsel,
  2530. phasedir,
  2531. phaseinc);
  2532. /* Program SSCDIVINTPHASE6 */
  2533. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2534. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2535. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2536. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2537. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2538. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2539. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2540. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2541. /* Program SSCAUXDIV */
  2542. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2543. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2544. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2545. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2546. /* Enable modulator and associated divider */
  2547. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2548. temp &= ~SBI_SSCCTL_DISABLE;
  2549. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2550. /* Wait for initialization time */
  2551. udelay(24);
  2552. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2553. mutex_unlock(&dev_priv->dpio_lock);
  2554. }
  2555. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2556. enum pipe pch_transcoder)
  2557. {
  2558. struct drm_device *dev = crtc->base.dev;
  2559. struct drm_i915_private *dev_priv = dev->dev_private;
  2560. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2561. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2562. I915_READ(HTOTAL(cpu_transcoder)));
  2563. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2564. I915_READ(HBLANK(cpu_transcoder)));
  2565. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2566. I915_READ(HSYNC(cpu_transcoder)));
  2567. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2568. I915_READ(VTOTAL(cpu_transcoder)));
  2569. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2570. I915_READ(VBLANK(cpu_transcoder)));
  2571. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2572. I915_READ(VSYNC(cpu_transcoder)));
  2573. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2574. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2575. }
  2576. /*
  2577. * Enable PCH resources required for PCH ports:
  2578. * - PCH PLLs
  2579. * - FDI training & RX/TX
  2580. * - update transcoder timings
  2581. * - DP transcoding bits
  2582. * - transcoder
  2583. */
  2584. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2585. {
  2586. struct drm_device *dev = crtc->dev;
  2587. struct drm_i915_private *dev_priv = dev->dev_private;
  2588. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2589. int pipe = intel_crtc->pipe;
  2590. u32 reg, temp;
  2591. assert_pch_transcoder_disabled(dev_priv, pipe);
  2592. /* Write the TU size bits before fdi link training, so that error
  2593. * detection works. */
  2594. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2595. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2596. /* For PCH output, training FDI link */
  2597. dev_priv->display.fdi_link_train(crtc);
  2598. /* We need to program the right clock selection before writing the pixel
  2599. * mutliplier into the DPLL. */
  2600. if (HAS_PCH_CPT(dev)) {
  2601. u32 sel;
  2602. temp = I915_READ(PCH_DPLL_SEL);
  2603. temp |= TRANS_DPLL_ENABLE(pipe);
  2604. sel = TRANS_DPLLB_SEL(pipe);
  2605. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2606. temp |= sel;
  2607. else
  2608. temp &= ~sel;
  2609. I915_WRITE(PCH_DPLL_SEL, temp);
  2610. }
  2611. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2612. * transcoder, and we actually should do this to not upset any PCH
  2613. * transcoder that already use the clock when we share it.
  2614. *
  2615. * Note that enable_shared_dpll tries to do the right thing, but
  2616. * get_shared_dpll unconditionally resets the pll - we need that to have
  2617. * the right LVDS enable sequence. */
  2618. ironlake_enable_shared_dpll(intel_crtc);
  2619. /* set transcoder timing, panel must allow it */
  2620. assert_panel_unlocked(dev_priv, pipe);
  2621. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2622. intel_fdi_normal_train(crtc);
  2623. /* For PCH DP, enable TRANS_DP_CTL */
  2624. if (HAS_PCH_CPT(dev) &&
  2625. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2626. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2627. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2628. reg = TRANS_DP_CTL(pipe);
  2629. temp = I915_READ(reg);
  2630. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2631. TRANS_DP_SYNC_MASK |
  2632. TRANS_DP_BPC_MASK);
  2633. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2634. TRANS_DP_ENH_FRAMING);
  2635. temp |= bpc << 9; /* same format but at 11:9 */
  2636. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2637. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2638. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2639. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2640. switch (intel_trans_dp_port_sel(crtc)) {
  2641. case PCH_DP_B:
  2642. temp |= TRANS_DP_PORT_SEL_B;
  2643. break;
  2644. case PCH_DP_C:
  2645. temp |= TRANS_DP_PORT_SEL_C;
  2646. break;
  2647. case PCH_DP_D:
  2648. temp |= TRANS_DP_PORT_SEL_D;
  2649. break;
  2650. default:
  2651. BUG();
  2652. }
  2653. I915_WRITE(reg, temp);
  2654. }
  2655. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2656. }
  2657. static void lpt_pch_enable(struct drm_crtc *crtc)
  2658. {
  2659. struct drm_device *dev = crtc->dev;
  2660. struct drm_i915_private *dev_priv = dev->dev_private;
  2661. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2662. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2663. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2664. lpt_program_iclkip(crtc);
  2665. /* Set transcoder timing. */
  2666. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2667. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2668. }
  2669. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2670. {
  2671. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2672. if (pll == NULL)
  2673. return;
  2674. if (pll->refcount == 0) {
  2675. WARN(1, "bad %s refcount\n", pll->name);
  2676. return;
  2677. }
  2678. if (--pll->refcount == 0) {
  2679. WARN_ON(pll->on);
  2680. WARN_ON(pll->active);
  2681. }
  2682. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2683. }
  2684. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2685. {
  2686. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2687. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2688. enum intel_dpll_id i;
  2689. if (pll) {
  2690. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2691. crtc->base.base.id, pll->name);
  2692. intel_put_shared_dpll(crtc);
  2693. }
  2694. if (HAS_PCH_IBX(dev_priv->dev)) {
  2695. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2696. i = (enum intel_dpll_id) crtc->pipe;
  2697. pll = &dev_priv->shared_dplls[i];
  2698. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2699. crtc->base.base.id, pll->name);
  2700. goto found;
  2701. }
  2702. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2703. pll = &dev_priv->shared_dplls[i];
  2704. /* Only want to check enabled timings first */
  2705. if (pll->refcount == 0)
  2706. continue;
  2707. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2708. sizeof(pll->hw_state)) == 0) {
  2709. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2710. crtc->base.base.id,
  2711. pll->name, pll->refcount, pll->active);
  2712. goto found;
  2713. }
  2714. }
  2715. /* Ok no matching timings, maybe there's a free one? */
  2716. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2717. pll = &dev_priv->shared_dplls[i];
  2718. if (pll->refcount == 0) {
  2719. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2720. crtc->base.base.id, pll->name);
  2721. goto found;
  2722. }
  2723. }
  2724. return NULL;
  2725. found:
  2726. crtc->config.shared_dpll = i;
  2727. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2728. pipe_name(crtc->pipe));
  2729. if (pll->active == 0) {
  2730. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2731. sizeof(pll->hw_state));
  2732. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2733. WARN_ON(pll->on);
  2734. assert_shared_dpll_disabled(dev_priv, pll);
  2735. pll->mode_set(dev_priv, pll);
  2736. }
  2737. pll->refcount++;
  2738. return pll;
  2739. }
  2740. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2741. {
  2742. struct drm_i915_private *dev_priv = dev->dev_private;
  2743. int dslreg = PIPEDSL(pipe);
  2744. u32 temp;
  2745. temp = I915_READ(dslreg);
  2746. udelay(500);
  2747. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2748. if (wait_for(I915_READ(dslreg) != temp, 5))
  2749. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2750. }
  2751. }
  2752. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2753. {
  2754. struct drm_device *dev = crtc->base.dev;
  2755. struct drm_i915_private *dev_priv = dev->dev_private;
  2756. int pipe = crtc->pipe;
  2757. if (crtc->config.pch_pfit.size) {
  2758. /* Force use of hard-coded filter coefficients
  2759. * as some pre-programmed values are broken,
  2760. * e.g. x201.
  2761. */
  2762. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2763. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2764. PF_PIPE_SEL_IVB(pipe));
  2765. else
  2766. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2767. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2768. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2769. }
  2770. }
  2771. static void intel_enable_planes(struct drm_crtc *crtc)
  2772. {
  2773. struct drm_device *dev = crtc->dev;
  2774. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2775. struct intel_plane *intel_plane;
  2776. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2777. if (intel_plane->pipe == pipe)
  2778. intel_plane_restore(&intel_plane->base);
  2779. }
  2780. static void intel_disable_planes(struct drm_crtc *crtc)
  2781. {
  2782. struct drm_device *dev = crtc->dev;
  2783. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2784. struct intel_plane *intel_plane;
  2785. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2786. if (intel_plane->pipe == pipe)
  2787. intel_plane_disable(&intel_plane->base);
  2788. }
  2789. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2790. {
  2791. struct drm_device *dev = crtc->dev;
  2792. struct drm_i915_private *dev_priv = dev->dev_private;
  2793. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2794. struct intel_encoder *encoder;
  2795. int pipe = intel_crtc->pipe;
  2796. int plane = intel_crtc->plane;
  2797. WARN_ON(!crtc->enabled);
  2798. if (intel_crtc->active)
  2799. return;
  2800. intel_crtc->active = true;
  2801. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2802. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2803. intel_update_watermarks(dev);
  2804. for_each_encoder_on_crtc(dev, crtc, encoder)
  2805. if (encoder->pre_enable)
  2806. encoder->pre_enable(encoder);
  2807. if (intel_crtc->config.has_pch_encoder) {
  2808. /* Note: FDI PLL enabling _must_ be done before we enable the
  2809. * cpu pipes, hence this is separate from all the other fdi/pch
  2810. * enabling. */
  2811. ironlake_fdi_pll_enable(intel_crtc);
  2812. } else {
  2813. assert_fdi_tx_disabled(dev_priv, pipe);
  2814. assert_fdi_rx_disabled(dev_priv, pipe);
  2815. }
  2816. ironlake_pfit_enable(intel_crtc);
  2817. /*
  2818. * On ILK+ LUT must be loaded before the pipe is running but with
  2819. * clocks enabled
  2820. */
  2821. intel_crtc_load_lut(crtc);
  2822. intel_enable_pipe(dev_priv, pipe,
  2823. intel_crtc->config.has_pch_encoder);
  2824. intel_enable_plane(dev_priv, plane, pipe);
  2825. intel_enable_planes(crtc);
  2826. intel_crtc_update_cursor(crtc, true);
  2827. if (intel_crtc->config.has_pch_encoder)
  2828. ironlake_pch_enable(crtc);
  2829. mutex_lock(&dev->struct_mutex);
  2830. intel_update_fbc(dev);
  2831. mutex_unlock(&dev->struct_mutex);
  2832. for_each_encoder_on_crtc(dev, crtc, encoder)
  2833. encoder->enable(encoder);
  2834. if (HAS_PCH_CPT(dev))
  2835. cpt_verify_modeset(dev, intel_crtc->pipe);
  2836. /*
  2837. * There seems to be a race in PCH platform hw (at least on some
  2838. * outputs) where an enabled pipe still completes any pageflip right
  2839. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2840. * as the first vblank happend, everything works as expected. Hence just
  2841. * wait for one vblank before returning to avoid strange things
  2842. * happening.
  2843. */
  2844. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2845. }
  2846. /* IPS only exists on ULT machines and is tied to pipe A. */
  2847. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  2848. {
  2849. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  2850. }
  2851. static void hsw_enable_ips(struct intel_crtc *crtc)
  2852. {
  2853. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2854. if (!crtc->config.ips_enabled)
  2855. return;
  2856. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2857. * We guarantee that the plane is enabled by calling intel_enable_ips
  2858. * only after intel_enable_plane. And intel_enable_plane already waits
  2859. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2860. assert_plane_enabled(dev_priv, crtc->plane);
  2861. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2862. }
  2863. static void hsw_disable_ips(struct intel_crtc *crtc)
  2864. {
  2865. struct drm_device *dev = crtc->base.dev;
  2866. struct drm_i915_private *dev_priv = dev->dev_private;
  2867. if (!crtc->config.ips_enabled)
  2868. return;
  2869. assert_plane_enabled(dev_priv, crtc->plane);
  2870. I915_WRITE(IPS_CTL, 0);
  2871. /* We need to wait for a vblank before we can disable the plane. */
  2872. intel_wait_for_vblank(dev, crtc->pipe);
  2873. }
  2874. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2875. {
  2876. struct drm_device *dev = crtc->dev;
  2877. struct drm_i915_private *dev_priv = dev->dev_private;
  2878. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2879. struct intel_encoder *encoder;
  2880. int pipe = intel_crtc->pipe;
  2881. int plane = intel_crtc->plane;
  2882. WARN_ON(!crtc->enabled);
  2883. if (intel_crtc->active)
  2884. return;
  2885. intel_crtc->active = true;
  2886. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2887. if (intel_crtc->config.has_pch_encoder)
  2888. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2889. intel_update_watermarks(dev);
  2890. if (intel_crtc->config.has_pch_encoder)
  2891. dev_priv->display.fdi_link_train(crtc);
  2892. for_each_encoder_on_crtc(dev, crtc, encoder)
  2893. if (encoder->pre_enable)
  2894. encoder->pre_enable(encoder);
  2895. intel_ddi_enable_pipe_clock(intel_crtc);
  2896. ironlake_pfit_enable(intel_crtc);
  2897. /*
  2898. * On ILK+ LUT must be loaded before the pipe is running but with
  2899. * clocks enabled
  2900. */
  2901. intel_crtc_load_lut(crtc);
  2902. intel_ddi_set_pipe_settings(crtc);
  2903. intel_ddi_enable_transcoder_func(crtc);
  2904. intel_enable_pipe(dev_priv, pipe,
  2905. intel_crtc->config.has_pch_encoder);
  2906. intel_enable_plane(dev_priv, plane, pipe);
  2907. intel_enable_planes(crtc);
  2908. intel_crtc_update_cursor(crtc, true);
  2909. hsw_enable_ips(intel_crtc);
  2910. if (intel_crtc->config.has_pch_encoder)
  2911. lpt_pch_enable(crtc);
  2912. mutex_lock(&dev->struct_mutex);
  2913. intel_update_fbc(dev);
  2914. mutex_unlock(&dev->struct_mutex);
  2915. for_each_encoder_on_crtc(dev, crtc, encoder)
  2916. encoder->enable(encoder);
  2917. /*
  2918. * There seems to be a race in PCH platform hw (at least on some
  2919. * outputs) where an enabled pipe still completes any pageflip right
  2920. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2921. * as the first vblank happend, everything works as expected. Hence just
  2922. * wait for one vblank before returning to avoid strange things
  2923. * happening.
  2924. */
  2925. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2926. }
  2927. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  2928. {
  2929. struct drm_device *dev = crtc->base.dev;
  2930. struct drm_i915_private *dev_priv = dev->dev_private;
  2931. int pipe = crtc->pipe;
  2932. /* To avoid upsetting the power well on haswell only disable the pfit if
  2933. * it's in use. The hw state code will make sure we get this right. */
  2934. if (crtc->config.pch_pfit.size) {
  2935. I915_WRITE(PF_CTL(pipe), 0);
  2936. I915_WRITE(PF_WIN_POS(pipe), 0);
  2937. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2938. }
  2939. }
  2940. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2941. {
  2942. struct drm_device *dev = crtc->dev;
  2943. struct drm_i915_private *dev_priv = dev->dev_private;
  2944. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2945. struct intel_encoder *encoder;
  2946. int pipe = intel_crtc->pipe;
  2947. int plane = intel_crtc->plane;
  2948. u32 reg, temp;
  2949. if (!intel_crtc->active)
  2950. return;
  2951. for_each_encoder_on_crtc(dev, crtc, encoder)
  2952. encoder->disable(encoder);
  2953. intel_crtc_wait_for_pending_flips(crtc);
  2954. drm_vblank_off(dev, pipe);
  2955. if (dev_priv->fbc.plane == plane)
  2956. intel_disable_fbc(dev);
  2957. intel_crtc_update_cursor(crtc, false);
  2958. intel_disable_planes(crtc);
  2959. intel_disable_plane(dev_priv, plane, pipe);
  2960. if (intel_crtc->config.has_pch_encoder)
  2961. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2962. intel_disable_pipe(dev_priv, pipe);
  2963. ironlake_pfit_disable(intel_crtc);
  2964. for_each_encoder_on_crtc(dev, crtc, encoder)
  2965. if (encoder->post_disable)
  2966. encoder->post_disable(encoder);
  2967. if (intel_crtc->config.has_pch_encoder) {
  2968. ironlake_fdi_disable(crtc);
  2969. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2970. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2971. if (HAS_PCH_CPT(dev)) {
  2972. /* disable TRANS_DP_CTL */
  2973. reg = TRANS_DP_CTL(pipe);
  2974. temp = I915_READ(reg);
  2975. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  2976. TRANS_DP_PORT_SEL_MASK);
  2977. temp |= TRANS_DP_PORT_SEL_NONE;
  2978. I915_WRITE(reg, temp);
  2979. /* disable DPLL_SEL */
  2980. temp = I915_READ(PCH_DPLL_SEL);
  2981. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  2982. I915_WRITE(PCH_DPLL_SEL, temp);
  2983. }
  2984. /* disable PCH DPLL */
  2985. intel_disable_shared_dpll(intel_crtc);
  2986. ironlake_fdi_pll_disable(intel_crtc);
  2987. }
  2988. intel_crtc->active = false;
  2989. intel_update_watermarks(dev);
  2990. mutex_lock(&dev->struct_mutex);
  2991. intel_update_fbc(dev);
  2992. mutex_unlock(&dev->struct_mutex);
  2993. }
  2994. static void haswell_crtc_disable(struct drm_crtc *crtc)
  2995. {
  2996. struct drm_device *dev = crtc->dev;
  2997. struct drm_i915_private *dev_priv = dev->dev_private;
  2998. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2999. struct intel_encoder *encoder;
  3000. int pipe = intel_crtc->pipe;
  3001. int plane = intel_crtc->plane;
  3002. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3003. if (!intel_crtc->active)
  3004. return;
  3005. for_each_encoder_on_crtc(dev, crtc, encoder)
  3006. encoder->disable(encoder);
  3007. intel_crtc_wait_for_pending_flips(crtc);
  3008. drm_vblank_off(dev, pipe);
  3009. /* FBC must be disabled before disabling the plane on HSW. */
  3010. if (dev_priv->fbc.plane == plane)
  3011. intel_disable_fbc(dev);
  3012. hsw_disable_ips(intel_crtc);
  3013. intel_crtc_update_cursor(crtc, false);
  3014. intel_disable_planes(crtc);
  3015. intel_disable_plane(dev_priv, plane, pipe);
  3016. if (intel_crtc->config.has_pch_encoder)
  3017. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  3018. intel_disable_pipe(dev_priv, pipe);
  3019. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3020. ironlake_pfit_disable(intel_crtc);
  3021. intel_ddi_disable_pipe_clock(intel_crtc);
  3022. for_each_encoder_on_crtc(dev, crtc, encoder)
  3023. if (encoder->post_disable)
  3024. encoder->post_disable(encoder);
  3025. if (intel_crtc->config.has_pch_encoder) {
  3026. lpt_disable_pch_transcoder(dev_priv);
  3027. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3028. intel_ddi_fdi_disable(crtc);
  3029. }
  3030. intel_crtc->active = false;
  3031. intel_update_watermarks(dev);
  3032. mutex_lock(&dev->struct_mutex);
  3033. intel_update_fbc(dev);
  3034. mutex_unlock(&dev->struct_mutex);
  3035. }
  3036. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3037. {
  3038. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3039. intel_put_shared_dpll(intel_crtc);
  3040. }
  3041. static void haswell_crtc_off(struct drm_crtc *crtc)
  3042. {
  3043. intel_ddi_put_crtc_pll(crtc);
  3044. }
  3045. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3046. {
  3047. if (!enable && intel_crtc->overlay) {
  3048. struct drm_device *dev = intel_crtc->base.dev;
  3049. struct drm_i915_private *dev_priv = dev->dev_private;
  3050. mutex_lock(&dev->struct_mutex);
  3051. dev_priv->mm.interruptible = false;
  3052. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3053. dev_priv->mm.interruptible = true;
  3054. mutex_unlock(&dev->struct_mutex);
  3055. }
  3056. /* Let userspace switch the overlay on again. In most cases userspace
  3057. * has to recompute where to put it anyway.
  3058. */
  3059. }
  3060. /**
  3061. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3062. * cursor plane briefly if not already running after enabling the display
  3063. * plane.
  3064. * This workaround avoids occasional blank screens when self refresh is
  3065. * enabled.
  3066. */
  3067. static void
  3068. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3069. {
  3070. u32 cntl = I915_READ(CURCNTR(pipe));
  3071. if ((cntl & CURSOR_MODE) == 0) {
  3072. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3073. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3074. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3075. intel_wait_for_vblank(dev_priv->dev, pipe);
  3076. I915_WRITE(CURCNTR(pipe), cntl);
  3077. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3078. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3079. }
  3080. }
  3081. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3082. {
  3083. struct drm_device *dev = crtc->base.dev;
  3084. struct drm_i915_private *dev_priv = dev->dev_private;
  3085. struct intel_crtc_config *pipe_config = &crtc->config;
  3086. if (!crtc->config.gmch_pfit.control)
  3087. return;
  3088. /*
  3089. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3090. * according to register description and PRM.
  3091. */
  3092. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3093. assert_pipe_disabled(dev_priv, crtc->pipe);
  3094. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3095. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3096. /* Border color in case we don't scale up to the full screen. Black by
  3097. * default, change to something else for debugging. */
  3098. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3099. }
  3100. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3101. {
  3102. struct drm_device *dev = crtc->dev;
  3103. struct drm_i915_private *dev_priv = dev->dev_private;
  3104. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3105. struct intel_encoder *encoder;
  3106. int pipe = intel_crtc->pipe;
  3107. int plane = intel_crtc->plane;
  3108. WARN_ON(!crtc->enabled);
  3109. if (intel_crtc->active)
  3110. return;
  3111. intel_crtc->active = true;
  3112. intel_update_watermarks(dev);
  3113. for_each_encoder_on_crtc(dev, crtc, encoder)
  3114. if (encoder->pre_pll_enable)
  3115. encoder->pre_pll_enable(encoder);
  3116. vlv_enable_pll(intel_crtc);
  3117. for_each_encoder_on_crtc(dev, crtc, encoder)
  3118. if (encoder->pre_enable)
  3119. encoder->pre_enable(encoder);
  3120. i9xx_pfit_enable(intel_crtc);
  3121. intel_crtc_load_lut(crtc);
  3122. intel_enable_pipe(dev_priv, pipe, false);
  3123. intel_enable_plane(dev_priv, plane, pipe);
  3124. intel_enable_planes(crtc);
  3125. intel_crtc_update_cursor(crtc, true);
  3126. intel_update_fbc(dev);
  3127. for_each_encoder_on_crtc(dev, crtc, encoder)
  3128. encoder->enable(encoder);
  3129. }
  3130. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3131. {
  3132. struct drm_device *dev = crtc->dev;
  3133. struct drm_i915_private *dev_priv = dev->dev_private;
  3134. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3135. struct intel_encoder *encoder;
  3136. int pipe = intel_crtc->pipe;
  3137. int plane = intel_crtc->plane;
  3138. WARN_ON(!crtc->enabled);
  3139. if (intel_crtc->active)
  3140. return;
  3141. intel_crtc->active = true;
  3142. intel_update_watermarks(dev);
  3143. for_each_encoder_on_crtc(dev, crtc, encoder)
  3144. if (encoder->pre_enable)
  3145. encoder->pre_enable(encoder);
  3146. i9xx_enable_pll(intel_crtc);
  3147. i9xx_pfit_enable(intel_crtc);
  3148. intel_crtc_load_lut(crtc);
  3149. intel_enable_pipe(dev_priv, pipe, false);
  3150. intel_enable_plane(dev_priv, plane, pipe);
  3151. intel_enable_planes(crtc);
  3152. /* The fixup needs to happen before cursor is enabled */
  3153. if (IS_G4X(dev))
  3154. g4x_fixup_plane(dev_priv, pipe);
  3155. intel_crtc_update_cursor(crtc, true);
  3156. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3157. intel_crtc_dpms_overlay(intel_crtc, true);
  3158. intel_update_fbc(dev);
  3159. for_each_encoder_on_crtc(dev, crtc, encoder)
  3160. encoder->enable(encoder);
  3161. }
  3162. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3163. {
  3164. struct drm_device *dev = crtc->base.dev;
  3165. struct drm_i915_private *dev_priv = dev->dev_private;
  3166. if (!crtc->config.gmch_pfit.control)
  3167. return;
  3168. assert_pipe_disabled(dev_priv, crtc->pipe);
  3169. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3170. I915_READ(PFIT_CONTROL));
  3171. I915_WRITE(PFIT_CONTROL, 0);
  3172. }
  3173. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3174. {
  3175. struct drm_device *dev = crtc->dev;
  3176. struct drm_i915_private *dev_priv = dev->dev_private;
  3177. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3178. struct intel_encoder *encoder;
  3179. int pipe = intel_crtc->pipe;
  3180. int plane = intel_crtc->plane;
  3181. if (!intel_crtc->active)
  3182. return;
  3183. for_each_encoder_on_crtc(dev, crtc, encoder)
  3184. encoder->disable(encoder);
  3185. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3186. intel_crtc_wait_for_pending_flips(crtc);
  3187. drm_vblank_off(dev, pipe);
  3188. if (dev_priv->fbc.plane == plane)
  3189. intel_disable_fbc(dev);
  3190. intel_crtc_dpms_overlay(intel_crtc, false);
  3191. intel_crtc_update_cursor(crtc, false);
  3192. intel_disable_planes(crtc);
  3193. intel_disable_plane(dev_priv, plane, pipe);
  3194. intel_disable_pipe(dev_priv, pipe);
  3195. i9xx_pfit_disable(intel_crtc);
  3196. for_each_encoder_on_crtc(dev, crtc, encoder)
  3197. if (encoder->post_disable)
  3198. encoder->post_disable(encoder);
  3199. i9xx_disable_pll(dev_priv, pipe);
  3200. intel_crtc->active = false;
  3201. intel_update_fbc(dev);
  3202. intel_update_watermarks(dev);
  3203. }
  3204. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3205. {
  3206. }
  3207. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3208. bool enabled)
  3209. {
  3210. struct drm_device *dev = crtc->dev;
  3211. struct drm_i915_master_private *master_priv;
  3212. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3213. int pipe = intel_crtc->pipe;
  3214. if (!dev->primary->master)
  3215. return;
  3216. master_priv = dev->primary->master->driver_priv;
  3217. if (!master_priv->sarea_priv)
  3218. return;
  3219. switch (pipe) {
  3220. case 0:
  3221. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3222. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3223. break;
  3224. case 1:
  3225. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3226. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3227. break;
  3228. default:
  3229. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3230. break;
  3231. }
  3232. }
  3233. /**
  3234. * Sets the power management mode of the pipe and plane.
  3235. */
  3236. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3237. {
  3238. struct drm_device *dev = crtc->dev;
  3239. struct drm_i915_private *dev_priv = dev->dev_private;
  3240. struct intel_encoder *intel_encoder;
  3241. bool enable = false;
  3242. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3243. enable |= intel_encoder->connectors_active;
  3244. if (enable)
  3245. dev_priv->display.crtc_enable(crtc);
  3246. else
  3247. dev_priv->display.crtc_disable(crtc);
  3248. intel_crtc_update_sarea(crtc, enable);
  3249. }
  3250. static void intel_crtc_disable(struct drm_crtc *crtc)
  3251. {
  3252. struct drm_device *dev = crtc->dev;
  3253. struct drm_connector *connector;
  3254. struct drm_i915_private *dev_priv = dev->dev_private;
  3255. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3256. /* crtc should still be enabled when we disable it. */
  3257. WARN_ON(!crtc->enabled);
  3258. dev_priv->display.crtc_disable(crtc);
  3259. intel_crtc->eld_vld = false;
  3260. intel_crtc_update_sarea(crtc, false);
  3261. dev_priv->display.off(crtc);
  3262. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3263. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3264. if (crtc->fb) {
  3265. mutex_lock(&dev->struct_mutex);
  3266. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3267. mutex_unlock(&dev->struct_mutex);
  3268. crtc->fb = NULL;
  3269. }
  3270. /* Update computed state. */
  3271. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3272. if (!connector->encoder || !connector->encoder->crtc)
  3273. continue;
  3274. if (connector->encoder->crtc != crtc)
  3275. continue;
  3276. connector->dpms = DRM_MODE_DPMS_OFF;
  3277. to_intel_encoder(connector->encoder)->connectors_active = false;
  3278. }
  3279. }
  3280. void intel_encoder_destroy(struct drm_encoder *encoder)
  3281. {
  3282. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3283. drm_encoder_cleanup(encoder);
  3284. kfree(intel_encoder);
  3285. }
  3286. /* Simple dpms helper for encoders with just one connector, no cloning and only
  3287. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3288. * state of the entire output pipe. */
  3289. static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3290. {
  3291. if (mode == DRM_MODE_DPMS_ON) {
  3292. encoder->connectors_active = true;
  3293. intel_crtc_update_dpms(encoder->base.crtc);
  3294. } else {
  3295. encoder->connectors_active = false;
  3296. intel_crtc_update_dpms(encoder->base.crtc);
  3297. }
  3298. }
  3299. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3300. * internal consistency). */
  3301. static void intel_connector_check_state(struct intel_connector *connector)
  3302. {
  3303. if (connector->get_hw_state(connector)) {
  3304. struct intel_encoder *encoder = connector->encoder;
  3305. struct drm_crtc *crtc;
  3306. bool encoder_enabled;
  3307. enum pipe pipe;
  3308. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3309. connector->base.base.id,
  3310. drm_get_connector_name(&connector->base));
  3311. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3312. "wrong connector dpms state\n");
  3313. WARN(connector->base.encoder != &encoder->base,
  3314. "active connector not linked to encoder\n");
  3315. WARN(!encoder->connectors_active,
  3316. "encoder->connectors_active not set\n");
  3317. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3318. WARN(!encoder_enabled, "encoder not enabled\n");
  3319. if (WARN_ON(!encoder->base.crtc))
  3320. return;
  3321. crtc = encoder->base.crtc;
  3322. WARN(!crtc->enabled, "crtc not enabled\n");
  3323. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3324. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3325. "encoder active on the wrong pipe\n");
  3326. }
  3327. }
  3328. /* Even simpler default implementation, if there's really no special case to
  3329. * consider. */
  3330. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3331. {
  3332. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3333. /* All the simple cases only support two dpms states. */
  3334. if (mode != DRM_MODE_DPMS_ON)
  3335. mode = DRM_MODE_DPMS_OFF;
  3336. if (mode == connector->dpms)
  3337. return;
  3338. connector->dpms = mode;
  3339. /* Only need to change hw state when actually enabled */
  3340. if (encoder->base.crtc)
  3341. intel_encoder_dpms(encoder, mode);
  3342. else
  3343. WARN_ON(encoder->connectors_active != false);
  3344. intel_modeset_check_state(connector->dev);
  3345. }
  3346. /* Simple connector->get_hw_state implementation for encoders that support only
  3347. * one connector and no cloning and hence the encoder state determines the state
  3348. * of the connector. */
  3349. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3350. {
  3351. enum pipe pipe = 0;
  3352. struct intel_encoder *encoder = connector->encoder;
  3353. return encoder->get_hw_state(encoder, &pipe);
  3354. }
  3355. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3356. struct intel_crtc_config *pipe_config)
  3357. {
  3358. struct drm_i915_private *dev_priv = dev->dev_private;
  3359. struct intel_crtc *pipe_B_crtc =
  3360. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3361. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3362. pipe_name(pipe), pipe_config->fdi_lanes);
  3363. if (pipe_config->fdi_lanes > 4) {
  3364. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3365. pipe_name(pipe), pipe_config->fdi_lanes);
  3366. return false;
  3367. }
  3368. if (IS_HASWELL(dev)) {
  3369. if (pipe_config->fdi_lanes > 2) {
  3370. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3371. pipe_config->fdi_lanes);
  3372. return false;
  3373. } else {
  3374. return true;
  3375. }
  3376. }
  3377. if (INTEL_INFO(dev)->num_pipes == 2)
  3378. return true;
  3379. /* Ivybridge 3 pipe is really complicated */
  3380. switch (pipe) {
  3381. case PIPE_A:
  3382. return true;
  3383. case PIPE_B:
  3384. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3385. pipe_config->fdi_lanes > 2) {
  3386. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3387. pipe_name(pipe), pipe_config->fdi_lanes);
  3388. return false;
  3389. }
  3390. return true;
  3391. case PIPE_C:
  3392. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3393. pipe_B_crtc->config.fdi_lanes <= 2) {
  3394. if (pipe_config->fdi_lanes > 2) {
  3395. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3396. pipe_name(pipe), pipe_config->fdi_lanes);
  3397. return false;
  3398. }
  3399. } else {
  3400. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3401. return false;
  3402. }
  3403. return true;
  3404. default:
  3405. BUG();
  3406. }
  3407. }
  3408. #define RETRY 1
  3409. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3410. struct intel_crtc_config *pipe_config)
  3411. {
  3412. struct drm_device *dev = intel_crtc->base.dev;
  3413. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3414. int lane, link_bw, fdi_dotclock;
  3415. bool setup_ok, needs_recompute = false;
  3416. retry:
  3417. /* FDI is a binary signal running at ~2.7GHz, encoding
  3418. * each output octet as 10 bits. The actual frequency
  3419. * is stored as a divider into a 100MHz clock, and the
  3420. * mode pixel clock is stored in units of 1KHz.
  3421. * Hence the bw of each lane in terms of the mode signal
  3422. * is:
  3423. */
  3424. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3425. fdi_dotclock = adjusted_mode->clock;
  3426. fdi_dotclock /= pipe_config->pixel_multiplier;
  3427. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3428. pipe_config->pipe_bpp);
  3429. pipe_config->fdi_lanes = lane;
  3430. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3431. link_bw, &pipe_config->fdi_m_n);
  3432. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3433. intel_crtc->pipe, pipe_config);
  3434. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3435. pipe_config->pipe_bpp -= 2*3;
  3436. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3437. pipe_config->pipe_bpp);
  3438. needs_recompute = true;
  3439. pipe_config->bw_constrained = true;
  3440. goto retry;
  3441. }
  3442. if (needs_recompute)
  3443. return RETRY;
  3444. return setup_ok ? 0 : -EINVAL;
  3445. }
  3446. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3447. struct intel_crtc_config *pipe_config)
  3448. {
  3449. pipe_config->ips_enabled = i915_enable_ips &&
  3450. hsw_crtc_supports_ips(crtc) &&
  3451. pipe_config->pipe_bpp <= 24;
  3452. }
  3453. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3454. struct intel_crtc_config *pipe_config)
  3455. {
  3456. struct drm_device *dev = crtc->base.dev;
  3457. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3458. if (HAS_PCH_SPLIT(dev)) {
  3459. /* FDI link clock is fixed at 2.7G */
  3460. if (pipe_config->requested_mode.clock * 3
  3461. > IRONLAKE_FDI_FREQ * 4)
  3462. return -EINVAL;
  3463. }
  3464. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3465. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3466. */
  3467. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3468. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3469. return -EINVAL;
  3470. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3471. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3472. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3473. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3474. * for lvds. */
  3475. pipe_config->pipe_bpp = 8*3;
  3476. }
  3477. if (HAS_IPS(dev))
  3478. hsw_compute_ips_config(crtc, pipe_config);
  3479. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3480. * clock survives for now. */
  3481. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3482. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3483. if (pipe_config->has_pch_encoder)
  3484. return ironlake_fdi_compute_config(crtc, pipe_config);
  3485. return 0;
  3486. }
  3487. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3488. {
  3489. return 400000; /* FIXME */
  3490. }
  3491. static int i945_get_display_clock_speed(struct drm_device *dev)
  3492. {
  3493. return 400000;
  3494. }
  3495. static int i915_get_display_clock_speed(struct drm_device *dev)
  3496. {
  3497. return 333000;
  3498. }
  3499. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3500. {
  3501. return 200000;
  3502. }
  3503. static int pnv_get_display_clock_speed(struct drm_device *dev)
  3504. {
  3505. u16 gcfgc = 0;
  3506. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3507. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3508. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  3509. return 267000;
  3510. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  3511. return 333000;
  3512. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  3513. return 444000;
  3514. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  3515. return 200000;
  3516. default:
  3517. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  3518. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  3519. return 133000;
  3520. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  3521. return 167000;
  3522. }
  3523. }
  3524. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3525. {
  3526. u16 gcfgc = 0;
  3527. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3528. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3529. return 133000;
  3530. else {
  3531. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3532. case GC_DISPLAY_CLOCK_333_MHZ:
  3533. return 333000;
  3534. default:
  3535. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3536. return 190000;
  3537. }
  3538. }
  3539. }
  3540. static int i865_get_display_clock_speed(struct drm_device *dev)
  3541. {
  3542. return 266000;
  3543. }
  3544. static int i855_get_display_clock_speed(struct drm_device *dev)
  3545. {
  3546. u16 hpllcc = 0;
  3547. /* Assume that the hardware is in the high speed state. This
  3548. * should be the default.
  3549. */
  3550. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3551. case GC_CLOCK_133_200:
  3552. case GC_CLOCK_100_200:
  3553. return 200000;
  3554. case GC_CLOCK_166_250:
  3555. return 250000;
  3556. case GC_CLOCK_100_133:
  3557. return 133000;
  3558. }
  3559. /* Shouldn't happen */
  3560. return 0;
  3561. }
  3562. static int i830_get_display_clock_speed(struct drm_device *dev)
  3563. {
  3564. return 133000;
  3565. }
  3566. static void
  3567. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3568. {
  3569. while (*num > DATA_LINK_M_N_MASK ||
  3570. *den > DATA_LINK_M_N_MASK) {
  3571. *num >>= 1;
  3572. *den >>= 1;
  3573. }
  3574. }
  3575. static void compute_m_n(unsigned int m, unsigned int n,
  3576. uint32_t *ret_m, uint32_t *ret_n)
  3577. {
  3578. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3579. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3580. intel_reduce_m_n_ratio(ret_m, ret_n);
  3581. }
  3582. void
  3583. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3584. int pixel_clock, int link_clock,
  3585. struct intel_link_m_n *m_n)
  3586. {
  3587. m_n->tu = 64;
  3588. compute_m_n(bits_per_pixel * pixel_clock,
  3589. link_clock * nlanes * 8,
  3590. &m_n->gmch_m, &m_n->gmch_n);
  3591. compute_m_n(pixel_clock, link_clock,
  3592. &m_n->link_m, &m_n->link_n);
  3593. }
  3594. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3595. {
  3596. if (i915_panel_use_ssc >= 0)
  3597. return i915_panel_use_ssc != 0;
  3598. return dev_priv->vbt.lvds_use_ssc
  3599. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3600. }
  3601. static int vlv_get_refclk(struct drm_crtc *crtc)
  3602. {
  3603. struct drm_device *dev = crtc->dev;
  3604. struct drm_i915_private *dev_priv = dev->dev_private;
  3605. int refclk = 27000; /* for DP & HDMI */
  3606. return 100000; /* only one validated so far */
  3607. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3608. refclk = 96000;
  3609. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3610. if (intel_panel_use_ssc(dev_priv))
  3611. refclk = 100000;
  3612. else
  3613. refclk = 96000;
  3614. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3615. refclk = 100000;
  3616. }
  3617. return refclk;
  3618. }
  3619. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3620. {
  3621. struct drm_device *dev = crtc->dev;
  3622. struct drm_i915_private *dev_priv = dev->dev_private;
  3623. int refclk;
  3624. if (IS_VALLEYVIEW(dev)) {
  3625. refclk = vlv_get_refclk(crtc);
  3626. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3627. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3628. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3629. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3630. refclk / 1000);
  3631. } else if (!IS_GEN2(dev)) {
  3632. refclk = 96000;
  3633. } else {
  3634. refclk = 48000;
  3635. }
  3636. return refclk;
  3637. }
  3638. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3639. {
  3640. return (1 << dpll->n) << 16 | dpll->m2;
  3641. }
  3642. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3643. {
  3644. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3645. }
  3646. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3647. intel_clock_t *reduced_clock)
  3648. {
  3649. struct drm_device *dev = crtc->base.dev;
  3650. struct drm_i915_private *dev_priv = dev->dev_private;
  3651. int pipe = crtc->pipe;
  3652. u32 fp, fp2 = 0;
  3653. if (IS_PINEVIEW(dev)) {
  3654. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3655. if (reduced_clock)
  3656. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3657. } else {
  3658. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3659. if (reduced_clock)
  3660. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3661. }
  3662. I915_WRITE(FP0(pipe), fp);
  3663. crtc->config.dpll_hw_state.fp0 = fp;
  3664. crtc->lowfreq_avail = false;
  3665. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3666. reduced_clock && i915_powersave) {
  3667. I915_WRITE(FP1(pipe), fp2);
  3668. crtc->config.dpll_hw_state.fp1 = fp2;
  3669. crtc->lowfreq_avail = true;
  3670. } else {
  3671. I915_WRITE(FP1(pipe), fp);
  3672. crtc->config.dpll_hw_state.fp1 = fp;
  3673. }
  3674. }
  3675. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
  3676. {
  3677. u32 reg_val;
  3678. /*
  3679. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3680. * and set it to a reasonable value instead.
  3681. */
  3682. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3683. reg_val &= 0xffffff00;
  3684. reg_val |= 0x00000030;
  3685. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3686. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3687. reg_val &= 0x8cffffff;
  3688. reg_val = 0x8c000000;
  3689. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3690. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3691. reg_val &= 0xffffff00;
  3692. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3693. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3694. reg_val &= 0x00ffffff;
  3695. reg_val |= 0xb0000000;
  3696. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3697. }
  3698. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3699. struct intel_link_m_n *m_n)
  3700. {
  3701. struct drm_device *dev = crtc->base.dev;
  3702. struct drm_i915_private *dev_priv = dev->dev_private;
  3703. int pipe = crtc->pipe;
  3704. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3705. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3706. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3707. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3708. }
  3709. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3710. struct intel_link_m_n *m_n)
  3711. {
  3712. struct drm_device *dev = crtc->base.dev;
  3713. struct drm_i915_private *dev_priv = dev->dev_private;
  3714. int pipe = crtc->pipe;
  3715. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3716. if (INTEL_INFO(dev)->gen >= 5) {
  3717. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3718. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3719. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3720. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3721. } else {
  3722. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3723. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3724. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3725. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3726. }
  3727. }
  3728. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3729. {
  3730. if (crtc->config.has_pch_encoder)
  3731. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3732. else
  3733. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3734. }
  3735. static void vlv_update_pll(struct intel_crtc *crtc)
  3736. {
  3737. struct drm_device *dev = crtc->base.dev;
  3738. struct drm_i915_private *dev_priv = dev->dev_private;
  3739. int pipe = crtc->pipe;
  3740. u32 dpll, mdiv;
  3741. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3742. u32 coreclk, reg_val, dpll_md;
  3743. mutex_lock(&dev_priv->dpio_lock);
  3744. bestn = crtc->config.dpll.n;
  3745. bestm1 = crtc->config.dpll.m1;
  3746. bestm2 = crtc->config.dpll.m2;
  3747. bestp1 = crtc->config.dpll.p1;
  3748. bestp2 = crtc->config.dpll.p2;
  3749. /* See eDP HDMI DPIO driver vbios notes doc */
  3750. /* PLL B needs special handling */
  3751. if (pipe)
  3752. vlv_pllb_recal_opamp(dev_priv);
  3753. /* Set up Tx target for periodic Rcomp update */
  3754. vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
  3755. /* Disable target IRef on PLL */
  3756. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
  3757. reg_val &= 0x00ffffff;
  3758. vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
  3759. /* Disable fast lock */
  3760. vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
  3761. /* Set idtafcrecal before PLL is enabled */
  3762. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3763. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3764. mdiv |= ((bestn << DPIO_N_SHIFT));
  3765. mdiv |= (1 << DPIO_K_SHIFT);
  3766. /*
  3767. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3768. * but we don't support that).
  3769. * Note: don't use the DAC post divider as it seems unstable.
  3770. */
  3771. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3772. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3773. mdiv |= DPIO_ENABLE_CALIBRATION;
  3774. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3775. /* Set HBR and RBR LPF coefficients */
  3776. if (crtc->config.port_clock == 162000 ||
  3777. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  3778. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3779. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3780. 0x009f0003);
  3781. else
  3782. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3783. 0x00d0000f);
  3784. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3785. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3786. /* Use SSC source */
  3787. if (!pipe)
  3788. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3789. 0x0df40000);
  3790. else
  3791. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3792. 0x0df70000);
  3793. } else { /* HDMI or VGA */
  3794. /* Use bend source */
  3795. if (!pipe)
  3796. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3797. 0x0df70000);
  3798. else
  3799. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3800. 0x0df40000);
  3801. }
  3802. coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
  3803. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3804. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3805. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3806. coreclk |= 0x01000000;
  3807. vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
  3808. vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
  3809. /* Enable DPIO clock input */
  3810. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3811. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3812. if (pipe)
  3813. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3814. dpll |= DPLL_VCO_ENABLE;
  3815. crtc->config.dpll_hw_state.dpll = dpll;
  3816. dpll_md = (crtc->config.pixel_multiplier - 1)
  3817. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3818. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3819. if (crtc->config.has_dp_encoder)
  3820. intel_dp_set_m_n(crtc);
  3821. mutex_unlock(&dev_priv->dpio_lock);
  3822. }
  3823. static void i9xx_update_pll(struct intel_crtc *crtc,
  3824. intel_clock_t *reduced_clock,
  3825. int num_connectors)
  3826. {
  3827. struct drm_device *dev = crtc->base.dev;
  3828. struct drm_i915_private *dev_priv = dev->dev_private;
  3829. u32 dpll;
  3830. bool is_sdvo;
  3831. struct dpll *clock = &crtc->config.dpll;
  3832. i9xx_update_pll_dividers(crtc, reduced_clock);
  3833. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3834. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3835. dpll = DPLL_VGA_MODE_DIS;
  3836. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3837. dpll |= DPLLB_MODE_LVDS;
  3838. else
  3839. dpll |= DPLLB_MODE_DAC_SERIAL;
  3840. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  3841. dpll |= (crtc->config.pixel_multiplier - 1)
  3842. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3843. }
  3844. if (is_sdvo)
  3845. dpll |= DPLL_SDVO_HIGH_SPEED;
  3846. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3847. dpll |= DPLL_SDVO_HIGH_SPEED;
  3848. /* compute bitmask from p1 value */
  3849. if (IS_PINEVIEW(dev))
  3850. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3851. else {
  3852. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3853. if (IS_G4X(dev) && reduced_clock)
  3854. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3855. }
  3856. switch (clock->p2) {
  3857. case 5:
  3858. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3859. break;
  3860. case 7:
  3861. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3862. break;
  3863. case 10:
  3864. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3865. break;
  3866. case 14:
  3867. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3868. break;
  3869. }
  3870. if (INTEL_INFO(dev)->gen >= 4)
  3871. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3872. if (crtc->config.sdvo_tv_clock)
  3873. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3874. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3875. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3876. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3877. else
  3878. dpll |= PLL_REF_INPUT_DREFCLK;
  3879. dpll |= DPLL_VCO_ENABLE;
  3880. crtc->config.dpll_hw_state.dpll = dpll;
  3881. if (INTEL_INFO(dev)->gen >= 4) {
  3882. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  3883. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3884. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3885. }
  3886. if (crtc->config.has_dp_encoder)
  3887. intel_dp_set_m_n(crtc);
  3888. }
  3889. static void i8xx_update_pll(struct intel_crtc *crtc,
  3890. intel_clock_t *reduced_clock,
  3891. int num_connectors)
  3892. {
  3893. struct drm_device *dev = crtc->base.dev;
  3894. struct drm_i915_private *dev_priv = dev->dev_private;
  3895. u32 dpll;
  3896. struct dpll *clock = &crtc->config.dpll;
  3897. i9xx_update_pll_dividers(crtc, reduced_clock);
  3898. dpll = DPLL_VGA_MODE_DIS;
  3899. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3900. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3901. } else {
  3902. if (clock->p1 == 2)
  3903. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3904. else
  3905. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3906. if (clock->p2 == 4)
  3907. dpll |= PLL_P2_DIVIDE_BY_4;
  3908. }
  3909. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
  3910. dpll |= DPLL_DVO_2X_MODE;
  3911. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3912. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3913. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3914. else
  3915. dpll |= PLL_REF_INPUT_DREFCLK;
  3916. dpll |= DPLL_VCO_ENABLE;
  3917. crtc->config.dpll_hw_state.dpll = dpll;
  3918. }
  3919. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  3920. {
  3921. struct drm_device *dev = intel_crtc->base.dev;
  3922. struct drm_i915_private *dev_priv = dev->dev_private;
  3923. enum pipe pipe = intel_crtc->pipe;
  3924. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3925. struct drm_display_mode *adjusted_mode =
  3926. &intel_crtc->config.adjusted_mode;
  3927. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  3928. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3929. /* We need to be careful not to changed the adjusted mode, for otherwise
  3930. * the hw state checker will get angry at the mismatch. */
  3931. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3932. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3933. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3934. /* the chip adds 2 halflines automatically */
  3935. crtc_vtotal -= 1;
  3936. crtc_vblank_end -= 1;
  3937. vsyncshift = adjusted_mode->crtc_hsync_start
  3938. - adjusted_mode->crtc_htotal / 2;
  3939. } else {
  3940. vsyncshift = 0;
  3941. }
  3942. if (INTEL_INFO(dev)->gen > 3)
  3943. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3944. I915_WRITE(HTOTAL(cpu_transcoder),
  3945. (adjusted_mode->crtc_hdisplay - 1) |
  3946. ((adjusted_mode->crtc_htotal - 1) << 16));
  3947. I915_WRITE(HBLANK(cpu_transcoder),
  3948. (adjusted_mode->crtc_hblank_start - 1) |
  3949. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3950. I915_WRITE(HSYNC(cpu_transcoder),
  3951. (adjusted_mode->crtc_hsync_start - 1) |
  3952. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3953. I915_WRITE(VTOTAL(cpu_transcoder),
  3954. (adjusted_mode->crtc_vdisplay - 1) |
  3955. ((crtc_vtotal - 1) << 16));
  3956. I915_WRITE(VBLANK(cpu_transcoder),
  3957. (adjusted_mode->crtc_vblank_start - 1) |
  3958. ((crtc_vblank_end - 1) << 16));
  3959. I915_WRITE(VSYNC(cpu_transcoder),
  3960. (adjusted_mode->crtc_vsync_start - 1) |
  3961. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3962. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  3963. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  3964. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  3965. * bits. */
  3966. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  3967. (pipe == PIPE_B || pipe == PIPE_C))
  3968. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  3969. /* pipesrc controls the size that is scaled from, which should
  3970. * always be the user's requested size.
  3971. */
  3972. I915_WRITE(PIPESRC(pipe),
  3973. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3974. }
  3975. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  3976. struct intel_crtc_config *pipe_config)
  3977. {
  3978. struct drm_device *dev = crtc->base.dev;
  3979. struct drm_i915_private *dev_priv = dev->dev_private;
  3980. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  3981. uint32_t tmp;
  3982. tmp = I915_READ(HTOTAL(cpu_transcoder));
  3983. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  3984. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  3985. tmp = I915_READ(HBLANK(cpu_transcoder));
  3986. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  3987. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  3988. tmp = I915_READ(HSYNC(cpu_transcoder));
  3989. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  3990. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  3991. tmp = I915_READ(VTOTAL(cpu_transcoder));
  3992. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  3993. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  3994. tmp = I915_READ(VBLANK(cpu_transcoder));
  3995. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  3996. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  3997. tmp = I915_READ(VSYNC(cpu_transcoder));
  3998. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  3999. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  4000. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  4001. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  4002. pipe_config->adjusted_mode.crtc_vtotal += 1;
  4003. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  4004. }
  4005. tmp = I915_READ(PIPESRC(crtc->pipe));
  4006. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  4007. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  4008. }
  4009. static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
  4010. struct intel_crtc_config *pipe_config)
  4011. {
  4012. struct drm_crtc *crtc = &intel_crtc->base;
  4013. crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
  4014. crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
  4015. crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
  4016. crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
  4017. crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
  4018. crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
  4019. crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
  4020. crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
  4021. crtc->mode.flags = pipe_config->adjusted_mode.flags;
  4022. crtc->mode.clock = pipe_config->adjusted_mode.clock;
  4023. crtc->mode.flags |= pipe_config->adjusted_mode.flags;
  4024. }
  4025. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  4026. {
  4027. struct drm_device *dev = intel_crtc->base.dev;
  4028. struct drm_i915_private *dev_priv = dev->dev_private;
  4029. uint32_t pipeconf;
  4030. pipeconf = 0;
  4031. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4032. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4033. * core speed.
  4034. *
  4035. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4036. * pipe == 0 check?
  4037. */
  4038. if (intel_crtc->config.requested_mode.clock >
  4039. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4040. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4041. }
  4042. /* only g4x and later have fancy bpc/dither controls */
  4043. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4044. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4045. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4046. pipeconf |= PIPECONF_DITHER_EN |
  4047. PIPECONF_DITHER_TYPE_SP;
  4048. switch (intel_crtc->config.pipe_bpp) {
  4049. case 18:
  4050. pipeconf |= PIPECONF_6BPC;
  4051. break;
  4052. case 24:
  4053. pipeconf |= PIPECONF_8BPC;
  4054. break;
  4055. case 30:
  4056. pipeconf |= PIPECONF_10BPC;
  4057. break;
  4058. default:
  4059. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4060. BUG();
  4061. }
  4062. }
  4063. if (HAS_PIPE_CXSR(dev)) {
  4064. if (intel_crtc->lowfreq_avail) {
  4065. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4066. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4067. } else {
  4068. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4069. }
  4070. }
  4071. if (!IS_GEN2(dev) &&
  4072. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4073. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4074. else
  4075. pipeconf |= PIPECONF_PROGRESSIVE;
  4076. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4077. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4078. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4079. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4080. }
  4081. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4082. int x, int y,
  4083. struct drm_framebuffer *fb)
  4084. {
  4085. struct drm_device *dev = crtc->dev;
  4086. struct drm_i915_private *dev_priv = dev->dev_private;
  4087. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4088. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4089. int pipe = intel_crtc->pipe;
  4090. int plane = intel_crtc->plane;
  4091. int refclk, num_connectors = 0;
  4092. intel_clock_t clock, reduced_clock;
  4093. u32 dspcntr;
  4094. bool ok, has_reduced_clock = false;
  4095. bool is_lvds = false;
  4096. struct intel_encoder *encoder;
  4097. const intel_limit_t *limit;
  4098. int ret;
  4099. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4100. switch (encoder->type) {
  4101. case INTEL_OUTPUT_LVDS:
  4102. is_lvds = true;
  4103. break;
  4104. }
  4105. num_connectors++;
  4106. }
  4107. refclk = i9xx_get_refclk(crtc, num_connectors);
  4108. /*
  4109. * Returns a set of divisors for the desired target clock with the given
  4110. * refclk, or FALSE. The returned values represent the clock equation:
  4111. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4112. */
  4113. limit = intel_limit(crtc, refclk);
  4114. ok = dev_priv->display.find_dpll(limit, crtc,
  4115. intel_crtc->config.port_clock,
  4116. refclk, NULL, &clock);
  4117. if (!ok && !intel_crtc->config.clock_set) {
  4118. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4119. return -EINVAL;
  4120. }
  4121. /* Ensure that the cursor is valid for the new mode before changing... */
  4122. intel_crtc_update_cursor(crtc, true);
  4123. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4124. /*
  4125. * Ensure we match the reduced clock's P to the target clock.
  4126. * If the clocks don't match, we can't switch the display clock
  4127. * by using the FP0/FP1. In such case we will disable the LVDS
  4128. * downclock feature.
  4129. */
  4130. has_reduced_clock =
  4131. dev_priv->display.find_dpll(limit, crtc,
  4132. dev_priv->lvds_downclock,
  4133. refclk, &clock,
  4134. &reduced_clock);
  4135. }
  4136. /* Compat-code for transition, will disappear. */
  4137. if (!intel_crtc->config.clock_set) {
  4138. intel_crtc->config.dpll.n = clock.n;
  4139. intel_crtc->config.dpll.m1 = clock.m1;
  4140. intel_crtc->config.dpll.m2 = clock.m2;
  4141. intel_crtc->config.dpll.p1 = clock.p1;
  4142. intel_crtc->config.dpll.p2 = clock.p2;
  4143. }
  4144. if (IS_GEN2(dev))
  4145. i8xx_update_pll(intel_crtc,
  4146. has_reduced_clock ? &reduced_clock : NULL,
  4147. num_connectors);
  4148. else if (IS_VALLEYVIEW(dev))
  4149. vlv_update_pll(intel_crtc);
  4150. else
  4151. i9xx_update_pll(intel_crtc,
  4152. has_reduced_clock ? &reduced_clock : NULL,
  4153. num_connectors);
  4154. /* Set up the display plane register */
  4155. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4156. if (!IS_VALLEYVIEW(dev)) {
  4157. if (pipe == 0)
  4158. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4159. else
  4160. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4161. }
  4162. intel_set_pipe_timings(intel_crtc);
  4163. /* pipesrc and dspsize control the size that is scaled from,
  4164. * which should always be the user's requested size.
  4165. */
  4166. I915_WRITE(DSPSIZE(plane),
  4167. ((mode->vdisplay - 1) << 16) |
  4168. (mode->hdisplay - 1));
  4169. I915_WRITE(DSPPOS(plane), 0);
  4170. i9xx_set_pipeconf(intel_crtc);
  4171. I915_WRITE(DSPCNTR(plane), dspcntr);
  4172. POSTING_READ(DSPCNTR(plane));
  4173. ret = intel_pipe_set_base(crtc, x, y, fb);
  4174. intel_update_watermarks(dev);
  4175. return ret;
  4176. }
  4177. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4178. struct intel_crtc_config *pipe_config)
  4179. {
  4180. struct drm_device *dev = crtc->base.dev;
  4181. struct drm_i915_private *dev_priv = dev->dev_private;
  4182. uint32_t tmp;
  4183. tmp = I915_READ(PFIT_CONTROL);
  4184. if (!(tmp & PFIT_ENABLE))
  4185. return;
  4186. /* Check whether the pfit is attached to our pipe. */
  4187. if (INTEL_INFO(dev)->gen < 4) {
  4188. if (crtc->pipe != PIPE_B)
  4189. return;
  4190. } else {
  4191. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4192. return;
  4193. }
  4194. pipe_config->gmch_pfit.control = tmp;
  4195. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4196. if (INTEL_INFO(dev)->gen < 5)
  4197. pipe_config->gmch_pfit.lvds_border_bits =
  4198. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4199. }
  4200. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4201. struct intel_crtc_config *pipe_config)
  4202. {
  4203. struct drm_device *dev = crtc->base.dev;
  4204. struct drm_i915_private *dev_priv = dev->dev_private;
  4205. uint32_t tmp;
  4206. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4207. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4208. tmp = I915_READ(PIPECONF(crtc->pipe));
  4209. if (!(tmp & PIPECONF_ENABLE))
  4210. return false;
  4211. intel_get_pipe_timings(crtc, pipe_config);
  4212. i9xx_get_pfit_config(crtc, pipe_config);
  4213. if (INTEL_INFO(dev)->gen >= 4) {
  4214. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4215. pipe_config->pixel_multiplier =
  4216. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4217. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4218. pipe_config->dpll_hw_state.dpll_md = tmp;
  4219. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4220. tmp = I915_READ(DPLL(crtc->pipe));
  4221. pipe_config->pixel_multiplier =
  4222. ((tmp & SDVO_MULTIPLIER_MASK)
  4223. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4224. } else {
  4225. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4226. * port and will be fixed up in the encoder->get_config
  4227. * function. */
  4228. pipe_config->pixel_multiplier = 1;
  4229. }
  4230. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  4231. if (!IS_VALLEYVIEW(dev)) {
  4232. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  4233. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  4234. } else {
  4235. /* Mask out read-only status bits. */
  4236. pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
  4237. DPLL_PORTC_READY_MASK |
  4238. DPLL_PORTB_READY_MASK);
  4239. }
  4240. return true;
  4241. }
  4242. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4243. {
  4244. struct drm_i915_private *dev_priv = dev->dev_private;
  4245. struct drm_mode_config *mode_config = &dev->mode_config;
  4246. struct intel_encoder *encoder;
  4247. u32 val, final;
  4248. bool has_lvds = false;
  4249. bool has_cpu_edp = false;
  4250. bool has_panel = false;
  4251. bool has_ck505 = false;
  4252. bool can_ssc = false;
  4253. /* We need to take the global config into account */
  4254. list_for_each_entry(encoder, &mode_config->encoder_list,
  4255. base.head) {
  4256. switch (encoder->type) {
  4257. case INTEL_OUTPUT_LVDS:
  4258. has_panel = true;
  4259. has_lvds = true;
  4260. break;
  4261. case INTEL_OUTPUT_EDP:
  4262. has_panel = true;
  4263. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4264. has_cpu_edp = true;
  4265. break;
  4266. }
  4267. }
  4268. if (HAS_PCH_IBX(dev)) {
  4269. has_ck505 = dev_priv->vbt.display_clock_mode;
  4270. can_ssc = has_ck505;
  4271. } else {
  4272. has_ck505 = false;
  4273. can_ssc = true;
  4274. }
  4275. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4276. has_panel, has_lvds, has_ck505);
  4277. /* Ironlake: try to setup display ref clock before DPLL
  4278. * enabling. This is only under driver's control after
  4279. * PCH B stepping, previous chipset stepping should be
  4280. * ignoring this setting.
  4281. */
  4282. val = I915_READ(PCH_DREF_CONTROL);
  4283. /* As we must carefully and slowly disable/enable each source in turn,
  4284. * compute the final state we want first and check if we need to
  4285. * make any changes at all.
  4286. */
  4287. final = val;
  4288. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4289. if (has_ck505)
  4290. final |= DREF_NONSPREAD_CK505_ENABLE;
  4291. else
  4292. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4293. final &= ~DREF_SSC_SOURCE_MASK;
  4294. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4295. final &= ~DREF_SSC1_ENABLE;
  4296. if (has_panel) {
  4297. final |= DREF_SSC_SOURCE_ENABLE;
  4298. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4299. final |= DREF_SSC1_ENABLE;
  4300. if (has_cpu_edp) {
  4301. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4302. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4303. else
  4304. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4305. } else
  4306. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4307. } else {
  4308. final |= DREF_SSC_SOURCE_DISABLE;
  4309. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4310. }
  4311. if (final == val)
  4312. return;
  4313. /* Always enable nonspread source */
  4314. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4315. if (has_ck505)
  4316. val |= DREF_NONSPREAD_CK505_ENABLE;
  4317. else
  4318. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4319. if (has_panel) {
  4320. val &= ~DREF_SSC_SOURCE_MASK;
  4321. val |= DREF_SSC_SOURCE_ENABLE;
  4322. /* SSC must be turned on before enabling the CPU output */
  4323. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4324. DRM_DEBUG_KMS("Using SSC on panel\n");
  4325. val |= DREF_SSC1_ENABLE;
  4326. } else
  4327. val &= ~DREF_SSC1_ENABLE;
  4328. /* Get SSC going before enabling the outputs */
  4329. I915_WRITE(PCH_DREF_CONTROL, val);
  4330. POSTING_READ(PCH_DREF_CONTROL);
  4331. udelay(200);
  4332. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4333. /* Enable CPU source on CPU attached eDP */
  4334. if (has_cpu_edp) {
  4335. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4336. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4337. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4338. }
  4339. else
  4340. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4341. } else
  4342. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4343. I915_WRITE(PCH_DREF_CONTROL, val);
  4344. POSTING_READ(PCH_DREF_CONTROL);
  4345. udelay(200);
  4346. } else {
  4347. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4348. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4349. /* Turn off CPU output */
  4350. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4351. I915_WRITE(PCH_DREF_CONTROL, val);
  4352. POSTING_READ(PCH_DREF_CONTROL);
  4353. udelay(200);
  4354. /* Turn off the SSC source */
  4355. val &= ~DREF_SSC_SOURCE_MASK;
  4356. val |= DREF_SSC_SOURCE_DISABLE;
  4357. /* Turn off SSC1 */
  4358. val &= ~DREF_SSC1_ENABLE;
  4359. I915_WRITE(PCH_DREF_CONTROL, val);
  4360. POSTING_READ(PCH_DREF_CONTROL);
  4361. udelay(200);
  4362. }
  4363. BUG_ON(val != final);
  4364. }
  4365. static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
  4366. {
  4367. uint32_t tmp;
  4368. tmp = I915_READ(SOUTH_CHICKEN2);
  4369. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4370. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4371. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4372. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4373. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4374. tmp = I915_READ(SOUTH_CHICKEN2);
  4375. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4376. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4377. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4378. FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
  4379. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4380. }
  4381. /* WaMPhyProgramming:hsw */
  4382. static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
  4383. {
  4384. uint32_t tmp;
  4385. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4386. tmp &= ~(0xFF << 24);
  4387. tmp |= (0x12 << 24);
  4388. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4389. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4390. tmp |= (1 << 11);
  4391. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4392. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4393. tmp |= (1 << 11);
  4394. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4395. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4396. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4397. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4398. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4399. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4400. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4401. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4402. tmp &= ~(7 << 13);
  4403. tmp |= (5 << 13);
  4404. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4405. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4406. tmp &= ~(7 << 13);
  4407. tmp |= (5 << 13);
  4408. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4409. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4410. tmp &= ~0xFF;
  4411. tmp |= 0x1C;
  4412. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4413. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4414. tmp &= ~0xFF;
  4415. tmp |= 0x1C;
  4416. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4417. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4418. tmp &= ~(0xFF << 16);
  4419. tmp |= (0x1C << 16);
  4420. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4421. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4422. tmp &= ~(0xFF << 16);
  4423. tmp |= (0x1C << 16);
  4424. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4425. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4426. tmp |= (1 << 27);
  4427. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4428. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4429. tmp |= (1 << 27);
  4430. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4431. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4432. tmp &= ~(0xF << 28);
  4433. tmp |= (4 << 28);
  4434. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4435. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4436. tmp &= ~(0xF << 28);
  4437. tmp |= (4 << 28);
  4438. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4439. }
  4440. /* Implements 3 different sequences from BSpec chapter "Display iCLK
  4441. * Programming" based on the parameters passed:
  4442. * - Sequence to enable CLKOUT_DP
  4443. * - Sequence to enable CLKOUT_DP without spread
  4444. * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
  4445. */
  4446. static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
  4447. bool with_fdi)
  4448. {
  4449. struct drm_i915_private *dev_priv = dev->dev_private;
  4450. uint32_t reg, tmp;
  4451. if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
  4452. with_spread = true;
  4453. if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
  4454. with_fdi, "LP PCH doesn't have FDI\n"))
  4455. with_fdi = false;
  4456. mutex_lock(&dev_priv->dpio_lock);
  4457. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4458. tmp &= ~SBI_SSCCTL_DISABLE;
  4459. tmp |= SBI_SSCCTL_PATHALT;
  4460. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4461. udelay(24);
  4462. if (with_spread) {
  4463. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4464. tmp &= ~SBI_SSCCTL_PATHALT;
  4465. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4466. if (with_fdi) {
  4467. lpt_reset_fdi_mphy(dev_priv);
  4468. lpt_program_fdi_mphy(dev_priv);
  4469. }
  4470. }
  4471. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4472. SBI_GEN0 : SBI_DBUFF0;
  4473. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4474. tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4475. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4476. mutex_unlock(&dev_priv->dpio_lock);
  4477. }
  4478. /* Sequence to disable CLKOUT_DP */
  4479. static void lpt_disable_clkout_dp(struct drm_device *dev)
  4480. {
  4481. struct drm_i915_private *dev_priv = dev->dev_private;
  4482. uint32_t reg, tmp;
  4483. mutex_lock(&dev_priv->dpio_lock);
  4484. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4485. SBI_GEN0 : SBI_DBUFF0;
  4486. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4487. tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4488. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4489. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4490. if (!(tmp & SBI_SSCCTL_DISABLE)) {
  4491. if (!(tmp & SBI_SSCCTL_PATHALT)) {
  4492. tmp |= SBI_SSCCTL_PATHALT;
  4493. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4494. udelay(32);
  4495. }
  4496. tmp |= SBI_SSCCTL_DISABLE;
  4497. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4498. }
  4499. mutex_unlock(&dev_priv->dpio_lock);
  4500. }
  4501. static void lpt_init_pch_refclk(struct drm_device *dev)
  4502. {
  4503. struct drm_mode_config *mode_config = &dev->mode_config;
  4504. struct intel_encoder *encoder;
  4505. bool has_vga = false;
  4506. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4507. switch (encoder->type) {
  4508. case INTEL_OUTPUT_ANALOG:
  4509. has_vga = true;
  4510. break;
  4511. }
  4512. }
  4513. if (has_vga)
  4514. lpt_enable_clkout_dp(dev, true, true);
  4515. else
  4516. lpt_disable_clkout_dp(dev);
  4517. }
  4518. /*
  4519. * Initialize reference clocks when the driver loads
  4520. */
  4521. void intel_init_pch_refclk(struct drm_device *dev)
  4522. {
  4523. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4524. ironlake_init_pch_refclk(dev);
  4525. else if (HAS_PCH_LPT(dev))
  4526. lpt_init_pch_refclk(dev);
  4527. }
  4528. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4529. {
  4530. struct drm_device *dev = crtc->dev;
  4531. struct drm_i915_private *dev_priv = dev->dev_private;
  4532. struct intel_encoder *encoder;
  4533. int num_connectors = 0;
  4534. bool is_lvds = false;
  4535. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4536. switch (encoder->type) {
  4537. case INTEL_OUTPUT_LVDS:
  4538. is_lvds = true;
  4539. break;
  4540. }
  4541. num_connectors++;
  4542. }
  4543. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4544. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4545. dev_priv->vbt.lvds_ssc_freq);
  4546. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4547. }
  4548. return 120000;
  4549. }
  4550. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4551. {
  4552. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4553. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4554. int pipe = intel_crtc->pipe;
  4555. uint32_t val;
  4556. val = 0;
  4557. switch (intel_crtc->config.pipe_bpp) {
  4558. case 18:
  4559. val |= PIPECONF_6BPC;
  4560. break;
  4561. case 24:
  4562. val |= PIPECONF_8BPC;
  4563. break;
  4564. case 30:
  4565. val |= PIPECONF_10BPC;
  4566. break;
  4567. case 36:
  4568. val |= PIPECONF_12BPC;
  4569. break;
  4570. default:
  4571. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4572. BUG();
  4573. }
  4574. if (intel_crtc->config.dither)
  4575. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4576. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4577. val |= PIPECONF_INTERLACED_ILK;
  4578. else
  4579. val |= PIPECONF_PROGRESSIVE;
  4580. if (intel_crtc->config.limited_color_range)
  4581. val |= PIPECONF_COLOR_RANGE_SELECT;
  4582. I915_WRITE(PIPECONF(pipe), val);
  4583. POSTING_READ(PIPECONF(pipe));
  4584. }
  4585. /*
  4586. * Set up the pipe CSC unit.
  4587. *
  4588. * Currently only full range RGB to limited range RGB conversion
  4589. * is supported, but eventually this should handle various
  4590. * RGB<->YCbCr scenarios as well.
  4591. */
  4592. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4593. {
  4594. struct drm_device *dev = crtc->dev;
  4595. struct drm_i915_private *dev_priv = dev->dev_private;
  4596. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4597. int pipe = intel_crtc->pipe;
  4598. uint16_t coeff = 0x7800; /* 1.0 */
  4599. /*
  4600. * TODO: Check what kind of values actually come out of the pipe
  4601. * with these coeff/postoff values and adjust to get the best
  4602. * accuracy. Perhaps we even need to take the bpc value into
  4603. * consideration.
  4604. */
  4605. if (intel_crtc->config.limited_color_range)
  4606. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4607. /*
  4608. * GY/GU and RY/RU should be the other way around according
  4609. * to BSpec, but reality doesn't agree. Just set them up in
  4610. * a way that results in the correct picture.
  4611. */
  4612. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4613. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4614. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4615. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4616. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4617. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4618. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4619. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4620. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4621. if (INTEL_INFO(dev)->gen > 6) {
  4622. uint16_t postoff = 0;
  4623. if (intel_crtc->config.limited_color_range)
  4624. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4625. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4626. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4627. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4628. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4629. } else {
  4630. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4631. if (intel_crtc->config.limited_color_range)
  4632. mode |= CSC_BLACK_SCREEN_OFFSET;
  4633. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4634. }
  4635. }
  4636. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4637. {
  4638. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4639. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4640. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4641. uint32_t val;
  4642. val = 0;
  4643. if (intel_crtc->config.dither)
  4644. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4645. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4646. val |= PIPECONF_INTERLACED_ILK;
  4647. else
  4648. val |= PIPECONF_PROGRESSIVE;
  4649. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4650. POSTING_READ(PIPECONF(cpu_transcoder));
  4651. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4652. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4653. }
  4654. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4655. intel_clock_t *clock,
  4656. bool *has_reduced_clock,
  4657. intel_clock_t *reduced_clock)
  4658. {
  4659. struct drm_device *dev = crtc->dev;
  4660. struct drm_i915_private *dev_priv = dev->dev_private;
  4661. struct intel_encoder *intel_encoder;
  4662. int refclk;
  4663. const intel_limit_t *limit;
  4664. bool ret, is_lvds = false;
  4665. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4666. switch (intel_encoder->type) {
  4667. case INTEL_OUTPUT_LVDS:
  4668. is_lvds = true;
  4669. break;
  4670. }
  4671. }
  4672. refclk = ironlake_get_refclk(crtc);
  4673. /*
  4674. * Returns a set of divisors for the desired target clock with the given
  4675. * refclk, or FALSE. The returned values represent the clock equation:
  4676. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4677. */
  4678. limit = intel_limit(crtc, refclk);
  4679. ret = dev_priv->display.find_dpll(limit, crtc,
  4680. to_intel_crtc(crtc)->config.port_clock,
  4681. refclk, NULL, clock);
  4682. if (!ret)
  4683. return false;
  4684. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4685. /*
  4686. * Ensure we match the reduced clock's P to the target clock.
  4687. * If the clocks don't match, we can't switch the display clock
  4688. * by using the FP0/FP1. In such case we will disable the LVDS
  4689. * downclock feature.
  4690. */
  4691. *has_reduced_clock =
  4692. dev_priv->display.find_dpll(limit, crtc,
  4693. dev_priv->lvds_downclock,
  4694. refclk, clock,
  4695. reduced_clock);
  4696. }
  4697. return true;
  4698. }
  4699. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4700. {
  4701. struct drm_i915_private *dev_priv = dev->dev_private;
  4702. uint32_t temp;
  4703. temp = I915_READ(SOUTH_CHICKEN1);
  4704. if (temp & FDI_BC_BIFURCATION_SELECT)
  4705. return;
  4706. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4707. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4708. temp |= FDI_BC_BIFURCATION_SELECT;
  4709. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4710. I915_WRITE(SOUTH_CHICKEN1, temp);
  4711. POSTING_READ(SOUTH_CHICKEN1);
  4712. }
  4713. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4714. {
  4715. struct drm_device *dev = intel_crtc->base.dev;
  4716. struct drm_i915_private *dev_priv = dev->dev_private;
  4717. switch (intel_crtc->pipe) {
  4718. case PIPE_A:
  4719. break;
  4720. case PIPE_B:
  4721. if (intel_crtc->config.fdi_lanes > 2)
  4722. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4723. else
  4724. cpt_enable_fdi_bc_bifurcation(dev);
  4725. break;
  4726. case PIPE_C:
  4727. cpt_enable_fdi_bc_bifurcation(dev);
  4728. break;
  4729. default:
  4730. BUG();
  4731. }
  4732. }
  4733. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4734. {
  4735. /*
  4736. * Account for spread spectrum to avoid
  4737. * oversubscribing the link. Max center spread
  4738. * is 2.5%; use 5% for safety's sake.
  4739. */
  4740. u32 bps = target_clock * bpp * 21 / 20;
  4741. return bps / (link_bw * 8) + 1;
  4742. }
  4743. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4744. {
  4745. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4746. }
  4747. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4748. u32 *fp,
  4749. intel_clock_t *reduced_clock, u32 *fp2)
  4750. {
  4751. struct drm_crtc *crtc = &intel_crtc->base;
  4752. struct drm_device *dev = crtc->dev;
  4753. struct drm_i915_private *dev_priv = dev->dev_private;
  4754. struct intel_encoder *intel_encoder;
  4755. uint32_t dpll;
  4756. int factor, num_connectors = 0;
  4757. bool is_lvds = false, is_sdvo = false;
  4758. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4759. switch (intel_encoder->type) {
  4760. case INTEL_OUTPUT_LVDS:
  4761. is_lvds = true;
  4762. break;
  4763. case INTEL_OUTPUT_SDVO:
  4764. case INTEL_OUTPUT_HDMI:
  4765. is_sdvo = true;
  4766. break;
  4767. }
  4768. num_connectors++;
  4769. }
  4770. /* Enable autotuning of the PLL clock (if permissible) */
  4771. factor = 21;
  4772. if (is_lvds) {
  4773. if ((intel_panel_use_ssc(dev_priv) &&
  4774. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4775. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4776. factor = 25;
  4777. } else if (intel_crtc->config.sdvo_tv_clock)
  4778. factor = 20;
  4779. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4780. *fp |= FP_CB_TUNE;
  4781. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4782. *fp2 |= FP_CB_TUNE;
  4783. dpll = 0;
  4784. if (is_lvds)
  4785. dpll |= DPLLB_MODE_LVDS;
  4786. else
  4787. dpll |= DPLLB_MODE_DAC_SERIAL;
  4788. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4789. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4790. if (is_sdvo)
  4791. dpll |= DPLL_SDVO_HIGH_SPEED;
  4792. if (intel_crtc->config.has_dp_encoder)
  4793. dpll |= DPLL_SDVO_HIGH_SPEED;
  4794. /* compute bitmask from p1 value */
  4795. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4796. /* also FPA1 */
  4797. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4798. switch (intel_crtc->config.dpll.p2) {
  4799. case 5:
  4800. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4801. break;
  4802. case 7:
  4803. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4804. break;
  4805. case 10:
  4806. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4807. break;
  4808. case 14:
  4809. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4810. break;
  4811. }
  4812. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4813. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4814. else
  4815. dpll |= PLL_REF_INPUT_DREFCLK;
  4816. return dpll | DPLL_VCO_ENABLE;
  4817. }
  4818. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4819. int x, int y,
  4820. struct drm_framebuffer *fb)
  4821. {
  4822. struct drm_device *dev = crtc->dev;
  4823. struct drm_i915_private *dev_priv = dev->dev_private;
  4824. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4825. int pipe = intel_crtc->pipe;
  4826. int plane = intel_crtc->plane;
  4827. int num_connectors = 0;
  4828. intel_clock_t clock, reduced_clock;
  4829. u32 dpll = 0, fp = 0, fp2 = 0;
  4830. bool ok, has_reduced_clock = false;
  4831. bool is_lvds = false;
  4832. struct intel_encoder *encoder;
  4833. struct intel_shared_dpll *pll;
  4834. int ret;
  4835. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4836. switch (encoder->type) {
  4837. case INTEL_OUTPUT_LVDS:
  4838. is_lvds = true;
  4839. break;
  4840. }
  4841. num_connectors++;
  4842. }
  4843. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4844. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4845. ok = ironlake_compute_clocks(crtc, &clock,
  4846. &has_reduced_clock, &reduced_clock);
  4847. if (!ok && !intel_crtc->config.clock_set) {
  4848. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4849. return -EINVAL;
  4850. }
  4851. /* Compat-code for transition, will disappear. */
  4852. if (!intel_crtc->config.clock_set) {
  4853. intel_crtc->config.dpll.n = clock.n;
  4854. intel_crtc->config.dpll.m1 = clock.m1;
  4855. intel_crtc->config.dpll.m2 = clock.m2;
  4856. intel_crtc->config.dpll.p1 = clock.p1;
  4857. intel_crtc->config.dpll.p2 = clock.p2;
  4858. }
  4859. /* Ensure that the cursor is valid for the new mode before changing... */
  4860. intel_crtc_update_cursor(crtc, true);
  4861. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4862. if (intel_crtc->config.has_pch_encoder) {
  4863. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4864. if (has_reduced_clock)
  4865. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4866. dpll = ironlake_compute_dpll(intel_crtc,
  4867. &fp, &reduced_clock,
  4868. has_reduced_clock ? &fp2 : NULL);
  4869. intel_crtc->config.dpll_hw_state.dpll = dpll;
  4870. intel_crtc->config.dpll_hw_state.fp0 = fp;
  4871. if (has_reduced_clock)
  4872. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  4873. else
  4874. intel_crtc->config.dpll_hw_state.fp1 = fp;
  4875. pll = intel_get_shared_dpll(intel_crtc);
  4876. if (pll == NULL) {
  4877. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4878. pipe_name(pipe));
  4879. return -EINVAL;
  4880. }
  4881. } else
  4882. intel_put_shared_dpll(intel_crtc);
  4883. if (intel_crtc->config.has_dp_encoder)
  4884. intel_dp_set_m_n(intel_crtc);
  4885. if (is_lvds && has_reduced_clock && i915_powersave)
  4886. intel_crtc->lowfreq_avail = true;
  4887. else
  4888. intel_crtc->lowfreq_avail = false;
  4889. if (intel_crtc->config.has_pch_encoder) {
  4890. pll = intel_crtc_to_shared_dpll(intel_crtc);
  4891. }
  4892. intel_set_pipe_timings(intel_crtc);
  4893. if (intel_crtc->config.has_pch_encoder) {
  4894. intel_cpu_transcoder_set_m_n(intel_crtc,
  4895. &intel_crtc->config.fdi_m_n);
  4896. }
  4897. if (IS_IVYBRIDGE(dev))
  4898. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4899. ironlake_set_pipeconf(crtc);
  4900. /* Set up the display plane register */
  4901. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4902. POSTING_READ(DSPCNTR(plane));
  4903. ret = intel_pipe_set_base(crtc, x, y, fb);
  4904. intel_update_watermarks(dev);
  4905. return ret;
  4906. }
  4907. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  4908. struct intel_crtc_config *pipe_config)
  4909. {
  4910. struct drm_device *dev = crtc->base.dev;
  4911. struct drm_i915_private *dev_priv = dev->dev_private;
  4912. enum transcoder transcoder = pipe_config->cpu_transcoder;
  4913. pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4914. pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4915. pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4916. & ~TU_SIZE_MASK;
  4917. pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4918. pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4919. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4920. }
  4921. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  4922. struct intel_crtc_config *pipe_config)
  4923. {
  4924. struct drm_device *dev = crtc->base.dev;
  4925. struct drm_i915_private *dev_priv = dev->dev_private;
  4926. uint32_t tmp;
  4927. tmp = I915_READ(PF_CTL(crtc->pipe));
  4928. if (tmp & PF_ENABLE) {
  4929. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  4930. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  4931. /* We currently do not free assignements of panel fitters on
  4932. * ivb/hsw (since we don't use the higher upscaling modes which
  4933. * differentiates them) so just WARN about this case for now. */
  4934. if (IS_GEN7(dev)) {
  4935. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  4936. PF_PIPE_SEL_IVB(crtc->pipe));
  4937. }
  4938. }
  4939. }
  4940. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  4941. struct intel_crtc_config *pipe_config)
  4942. {
  4943. struct drm_device *dev = crtc->base.dev;
  4944. struct drm_i915_private *dev_priv = dev->dev_private;
  4945. uint32_t tmp;
  4946. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4947. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4948. tmp = I915_READ(PIPECONF(crtc->pipe));
  4949. if (!(tmp & PIPECONF_ENABLE))
  4950. return false;
  4951. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  4952. struct intel_shared_dpll *pll;
  4953. pipe_config->has_pch_encoder = true;
  4954. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  4955. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4956. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4957. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4958. if (HAS_PCH_IBX(dev_priv->dev)) {
  4959. pipe_config->shared_dpll =
  4960. (enum intel_dpll_id) crtc->pipe;
  4961. } else {
  4962. tmp = I915_READ(PCH_DPLL_SEL);
  4963. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  4964. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  4965. else
  4966. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  4967. }
  4968. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  4969. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  4970. &pipe_config->dpll_hw_state));
  4971. tmp = pipe_config->dpll_hw_state.dpll;
  4972. pipe_config->pixel_multiplier =
  4973. ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
  4974. >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
  4975. } else {
  4976. pipe_config->pixel_multiplier = 1;
  4977. }
  4978. intel_get_pipe_timings(crtc, pipe_config);
  4979. ironlake_get_pfit_config(crtc, pipe_config);
  4980. return true;
  4981. }
  4982. static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
  4983. {
  4984. struct drm_device *dev = dev_priv->dev;
  4985. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  4986. struct intel_crtc *crtc;
  4987. unsigned long irqflags;
  4988. uint32_t val, pch_hpd_mask;
  4989. pch_hpd_mask = SDE_PORTB_HOTPLUG_CPT | SDE_PORTC_HOTPLUG_CPT;
  4990. if (!(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE))
  4991. pch_hpd_mask |= SDE_PORTD_HOTPLUG_CPT | SDE_CRT_HOTPLUG_CPT;
  4992. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  4993. WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
  4994. pipe_name(crtc->pipe));
  4995. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
  4996. WARN(plls->spll_refcount, "SPLL enabled\n");
  4997. WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
  4998. WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
  4999. WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
  5000. WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
  5001. "CPU PWM1 enabled\n");
  5002. WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
  5003. "CPU PWM2 enabled\n");
  5004. WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
  5005. "PCH PWM1 enabled\n");
  5006. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  5007. "Utility pin enabled\n");
  5008. WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
  5009. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  5010. val = I915_READ(DEIMR);
  5011. WARN((val & ~DE_PCH_EVENT_IVB) != val,
  5012. "Unexpected DEIMR bits enabled: 0x%x\n", val);
  5013. val = I915_READ(SDEIMR);
  5014. WARN((val & ~pch_hpd_mask) != val,
  5015. "Unexpected SDEIMR bits enabled: 0x%x\n", val);
  5016. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  5017. }
  5018. /*
  5019. * This function implements pieces of two sequences from BSpec:
  5020. * - Sequence for display software to disable LCPLL
  5021. * - Sequence for display software to allow package C8+
  5022. * The steps implemented here are just the steps that actually touch the LCPLL
  5023. * register. Callers should take care of disabling all the display engine
  5024. * functions, doing the mode unset, fixing interrupts, etc.
  5025. */
  5026. void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
  5027. bool switch_to_fclk, bool allow_power_down)
  5028. {
  5029. uint32_t val;
  5030. assert_can_disable_lcpll(dev_priv);
  5031. val = I915_READ(LCPLL_CTL);
  5032. if (switch_to_fclk) {
  5033. val |= LCPLL_CD_SOURCE_FCLK;
  5034. I915_WRITE(LCPLL_CTL, val);
  5035. if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
  5036. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  5037. DRM_ERROR("Switching to FCLK failed\n");
  5038. val = I915_READ(LCPLL_CTL);
  5039. }
  5040. val |= LCPLL_PLL_DISABLE;
  5041. I915_WRITE(LCPLL_CTL, val);
  5042. POSTING_READ(LCPLL_CTL);
  5043. if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
  5044. DRM_ERROR("LCPLL still locked\n");
  5045. val = I915_READ(D_COMP);
  5046. val |= D_COMP_COMP_DISABLE;
  5047. I915_WRITE(D_COMP, val);
  5048. POSTING_READ(D_COMP);
  5049. ndelay(100);
  5050. if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
  5051. DRM_ERROR("D_COMP RCOMP still in progress\n");
  5052. if (allow_power_down) {
  5053. val = I915_READ(LCPLL_CTL);
  5054. val |= LCPLL_POWER_DOWN_ALLOW;
  5055. I915_WRITE(LCPLL_CTL, val);
  5056. POSTING_READ(LCPLL_CTL);
  5057. }
  5058. }
  5059. /*
  5060. * Fully restores LCPLL, disallowing power down and switching back to LCPLL
  5061. * source.
  5062. */
  5063. void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
  5064. {
  5065. uint32_t val;
  5066. val = I915_READ(LCPLL_CTL);
  5067. if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
  5068. LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
  5069. return;
  5070. if (val & LCPLL_POWER_DOWN_ALLOW) {
  5071. val &= ~LCPLL_POWER_DOWN_ALLOW;
  5072. I915_WRITE(LCPLL_CTL, val);
  5073. }
  5074. val = I915_READ(D_COMP);
  5075. val |= D_COMP_COMP_FORCE;
  5076. val &= ~D_COMP_COMP_DISABLE;
  5077. I915_WRITE(D_COMP, val);
  5078. I915_READ(D_COMP);
  5079. val = I915_READ(LCPLL_CTL);
  5080. val &= ~LCPLL_PLL_DISABLE;
  5081. I915_WRITE(LCPLL_CTL, val);
  5082. if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
  5083. DRM_ERROR("LCPLL not locked yet\n");
  5084. if (val & LCPLL_CD_SOURCE_FCLK) {
  5085. val = I915_READ(LCPLL_CTL);
  5086. val &= ~LCPLL_CD_SOURCE_FCLK;
  5087. I915_WRITE(LCPLL_CTL, val);
  5088. if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
  5089. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  5090. DRM_ERROR("Switching back to LCPLL failed\n");
  5091. }
  5092. }
  5093. static void haswell_modeset_global_resources(struct drm_device *dev)
  5094. {
  5095. bool enable = false;
  5096. struct intel_crtc *crtc;
  5097. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  5098. if (!crtc->base.enabled)
  5099. continue;
  5100. if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
  5101. crtc->config.cpu_transcoder != TRANSCODER_EDP)
  5102. enable = true;
  5103. }
  5104. intel_set_power_well(dev, enable);
  5105. }
  5106. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  5107. int x, int y,
  5108. struct drm_framebuffer *fb)
  5109. {
  5110. struct drm_device *dev = crtc->dev;
  5111. struct drm_i915_private *dev_priv = dev->dev_private;
  5112. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5113. int plane = intel_crtc->plane;
  5114. int ret;
  5115. if (!intel_ddi_pll_mode_set(crtc))
  5116. return -EINVAL;
  5117. /* Ensure that the cursor is valid for the new mode before changing... */
  5118. intel_crtc_update_cursor(crtc, true);
  5119. if (intel_crtc->config.has_dp_encoder)
  5120. intel_dp_set_m_n(intel_crtc);
  5121. intel_crtc->lowfreq_avail = false;
  5122. intel_set_pipe_timings(intel_crtc);
  5123. if (intel_crtc->config.has_pch_encoder) {
  5124. intel_cpu_transcoder_set_m_n(intel_crtc,
  5125. &intel_crtc->config.fdi_m_n);
  5126. }
  5127. haswell_set_pipeconf(crtc);
  5128. intel_set_pipe_csc(crtc);
  5129. /* Set up the display plane register */
  5130. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  5131. POSTING_READ(DSPCNTR(plane));
  5132. ret = intel_pipe_set_base(crtc, x, y, fb);
  5133. intel_update_watermarks(dev);
  5134. return ret;
  5135. }
  5136. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  5137. struct intel_crtc_config *pipe_config)
  5138. {
  5139. struct drm_device *dev = crtc->base.dev;
  5140. struct drm_i915_private *dev_priv = dev->dev_private;
  5141. enum intel_display_power_domain pfit_domain;
  5142. uint32_t tmp;
  5143. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5144. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5145. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  5146. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  5147. enum pipe trans_edp_pipe;
  5148. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  5149. default:
  5150. WARN(1, "unknown pipe linked to edp transcoder\n");
  5151. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  5152. case TRANS_DDI_EDP_INPUT_A_ON:
  5153. trans_edp_pipe = PIPE_A;
  5154. break;
  5155. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  5156. trans_edp_pipe = PIPE_B;
  5157. break;
  5158. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  5159. trans_edp_pipe = PIPE_C;
  5160. break;
  5161. }
  5162. if (trans_edp_pipe == crtc->pipe)
  5163. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  5164. }
  5165. if (!intel_display_power_enabled(dev,
  5166. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  5167. return false;
  5168. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  5169. if (!(tmp & PIPECONF_ENABLE))
  5170. return false;
  5171. /*
  5172. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5173. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5174. * the PCH transcoder is on.
  5175. */
  5176. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  5177. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5178. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5179. pipe_config->has_pch_encoder = true;
  5180. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5181. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5182. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5183. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5184. }
  5185. intel_get_pipe_timings(crtc, pipe_config);
  5186. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5187. if (intel_display_power_enabled(dev, pfit_domain))
  5188. ironlake_get_pfit_config(crtc, pipe_config);
  5189. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5190. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5191. pipe_config->pixel_multiplier = 1;
  5192. return true;
  5193. }
  5194. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5195. int x, int y,
  5196. struct drm_framebuffer *fb)
  5197. {
  5198. struct drm_device *dev = crtc->dev;
  5199. struct drm_i915_private *dev_priv = dev->dev_private;
  5200. struct intel_encoder *encoder;
  5201. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5202. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5203. int pipe = intel_crtc->pipe;
  5204. int ret;
  5205. drm_vblank_pre_modeset(dev, pipe);
  5206. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5207. drm_vblank_post_modeset(dev, pipe);
  5208. if (ret != 0)
  5209. return ret;
  5210. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5211. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5212. encoder->base.base.id,
  5213. drm_get_encoder_name(&encoder->base),
  5214. mode->base.id, mode->name);
  5215. encoder->mode_set(encoder);
  5216. }
  5217. return 0;
  5218. }
  5219. static bool intel_eld_uptodate(struct drm_connector *connector,
  5220. int reg_eldv, uint32_t bits_eldv,
  5221. int reg_elda, uint32_t bits_elda,
  5222. int reg_edid)
  5223. {
  5224. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5225. uint8_t *eld = connector->eld;
  5226. uint32_t i;
  5227. i = I915_READ(reg_eldv);
  5228. i &= bits_eldv;
  5229. if (!eld[0])
  5230. return !i;
  5231. if (!i)
  5232. return false;
  5233. i = I915_READ(reg_elda);
  5234. i &= ~bits_elda;
  5235. I915_WRITE(reg_elda, i);
  5236. for (i = 0; i < eld[2]; i++)
  5237. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5238. return false;
  5239. return true;
  5240. }
  5241. static void g4x_write_eld(struct drm_connector *connector,
  5242. struct drm_crtc *crtc)
  5243. {
  5244. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5245. uint8_t *eld = connector->eld;
  5246. uint32_t eldv;
  5247. uint32_t len;
  5248. uint32_t i;
  5249. i = I915_READ(G4X_AUD_VID_DID);
  5250. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5251. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5252. else
  5253. eldv = G4X_ELDV_DEVCTG;
  5254. if (intel_eld_uptodate(connector,
  5255. G4X_AUD_CNTL_ST, eldv,
  5256. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5257. G4X_HDMIW_HDMIEDID))
  5258. return;
  5259. i = I915_READ(G4X_AUD_CNTL_ST);
  5260. i &= ~(eldv | G4X_ELD_ADDR);
  5261. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5262. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5263. if (!eld[0])
  5264. return;
  5265. len = min_t(uint8_t, eld[2], len);
  5266. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5267. for (i = 0; i < len; i++)
  5268. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5269. i = I915_READ(G4X_AUD_CNTL_ST);
  5270. i |= eldv;
  5271. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5272. }
  5273. static void haswell_write_eld(struct drm_connector *connector,
  5274. struct drm_crtc *crtc)
  5275. {
  5276. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5277. uint8_t *eld = connector->eld;
  5278. struct drm_device *dev = crtc->dev;
  5279. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5280. uint32_t eldv;
  5281. uint32_t i;
  5282. int len;
  5283. int pipe = to_intel_crtc(crtc)->pipe;
  5284. int tmp;
  5285. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5286. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5287. int aud_config = HSW_AUD_CFG(pipe);
  5288. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5289. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5290. /* Audio output enable */
  5291. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5292. tmp = I915_READ(aud_cntrl_st2);
  5293. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5294. I915_WRITE(aud_cntrl_st2, tmp);
  5295. /* Wait for 1 vertical blank */
  5296. intel_wait_for_vblank(dev, pipe);
  5297. /* Set ELD valid state */
  5298. tmp = I915_READ(aud_cntrl_st2);
  5299. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5300. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5301. I915_WRITE(aud_cntrl_st2, tmp);
  5302. tmp = I915_READ(aud_cntrl_st2);
  5303. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5304. /* Enable HDMI mode */
  5305. tmp = I915_READ(aud_config);
  5306. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5307. /* clear N_programing_enable and N_value_index */
  5308. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5309. I915_WRITE(aud_config, tmp);
  5310. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5311. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5312. intel_crtc->eld_vld = true;
  5313. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5314. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5315. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5316. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5317. } else
  5318. I915_WRITE(aud_config, 0);
  5319. if (intel_eld_uptodate(connector,
  5320. aud_cntrl_st2, eldv,
  5321. aud_cntl_st, IBX_ELD_ADDRESS,
  5322. hdmiw_hdmiedid))
  5323. return;
  5324. i = I915_READ(aud_cntrl_st2);
  5325. i &= ~eldv;
  5326. I915_WRITE(aud_cntrl_st2, i);
  5327. if (!eld[0])
  5328. return;
  5329. i = I915_READ(aud_cntl_st);
  5330. i &= ~IBX_ELD_ADDRESS;
  5331. I915_WRITE(aud_cntl_st, i);
  5332. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5333. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5334. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5335. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5336. for (i = 0; i < len; i++)
  5337. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5338. i = I915_READ(aud_cntrl_st2);
  5339. i |= eldv;
  5340. I915_WRITE(aud_cntrl_st2, i);
  5341. }
  5342. static void ironlake_write_eld(struct drm_connector *connector,
  5343. struct drm_crtc *crtc)
  5344. {
  5345. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5346. uint8_t *eld = connector->eld;
  5347. uint32_t eldv;
  5348. uint32_t i;
  5349. int len;
  5350. int hdmiw_hdmiedid;
  5351. int aud_config;
  5352. int aud_cntl_st;
  5353. int aud_cntrl_st2;
  5354. int pipe = to_intel_crtc(crtc)->pipe;
  5355. if (HAS_PCH_IBX(connector->dev)) {
  5356. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5357. aud_config = IBX_AUD_CFG(pipe);
  5358. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5359. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5360. } else {
  5361. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5362. aud_config = CPT_AUD_CFG(pipe);
  5363. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5364. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5365. }
  5366. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5367. i = I915_READ(aud_cntl_st);
  5368. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5369. if (!i) {
  5370. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5371. /* operate blindly on all ports */
  5372. eldv = IBX_ELD_VALIDB;
  5373. eldv |= IBX_ELD_VALIDB << 4;
  5374. eldv |= IBX_ELD_VALIDB << 8;
  5375. } else {
  5376. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5377. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5378. }
  5379. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5380. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5381. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5382. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5383. } else
  5384. I915_WRITE(aud_config, 0);
  5385. if (intel_eld_uptodate(connector,
  5386. aud_cntrl_st2, eldv,
  5387. aud_cntl_st, IBX_ELD_ADDRESS,
  5388. hdmiw_hdmiedid))
  5389. return;
  5390. i = I915_READ(aud_cntrl_st2);
  5391. i &= ~eldv;
  5392. I915_WRITE(aud_cntrl_st2, i);
  5393. if (!eld[0])
  5394. return;
  5395. i = I915_READ(aud_cntl_st);
  5396. i &= ~IBX_ELD_ADDRESS;
  5397. I915_WRITE(aud_cntl_st, i);
  5398. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5399. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5400. for (i = 0; i < len; i++)
  5401. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5402. i = I915_READ(aud_cntrl_st2);
  5403. i |= eldv;
  5404. I915_WRITE(aud_cntrl_st2, i);
  5405. }
  5406. void intel_write_eld(struct drm_encoder *encoder,
  5407. struct drm_display_mode *mode)
  5408. {
  5409. struct drm_crtc *crtc = encoder->crtc;
  5410. struct drm_connector *connector;
  5411. struct drm_device *dev = encoder->dev;
  5412. struct drm_i915_private *dev_priv = dev->dev_private;
  5413. connector = drm_select_eld(encoder, mode);
  5414. if (!connector)
  5415. return;
  5416. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5417. connector->base.id,
  5418. drm_get_connector_name(connector),
  5419. connector->encoder->base.id,
  5420. drm_get_encoder_name(connector->encoder));
  5421. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5422. if (dev_priv->display.write_eld)
  5423. dev_priv->display.write_eld(connector, crtc);
  5424. }
  5425. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5426. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5427. {
  5428. struct drm_device *dev = crtc->dev;
  5429. struct drm_i915_private *dev_priv = dev->dev_private;
  5430. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5431. enum pipe pipe = intel_crtc->pipe;
  5432. int palreg = PALETTE(pipe);
  5433. int i;
  5434. bool reenable_ips = false;
  5435. /* The clocks have to be on to load the palette. */
  5436. if (!crtc->enabled || !intel_crtc->active)
  5437. return;
  5438. if (!HAS_PCH_SPLIT(dev_priv->dev))
  5439. assert_pll_enabled(dev_priv, pipe);
  5440. /* use legacy palette for Ironlake */
  5441. if (HAS_PCH_SPLIT(dev))
  5442. palreg = LGC_PALETTE(pipe);
  5443. /* Workaround : Do not read or write the pipe palette/gamma data while
  5444. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  5445. */
  5446. if (intel_crtc->config.ips_enabled &&
  5447. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  5448. GAMMA_MODE_MODE_SPLIT)) {
  5449. hsw_disable_ips(intel_crtc);
  5450. reenable_ips = true;
  5451. }
  5452. for (i = 0; i < 256; i++) {
  5453. I915_WRITE(palreg + 4 * i,
  5454. (intel_crtc->lut_r[i] << 16) |
  5455. (intel_crtc->lut_g[i] << 8) |
  5456. intel_crtc->lut_b[i]);
  5457. }
  5458. if (reenable_ips)
  5459. hsw_enable_ips(intel_crtc);
  5460. }
  5461. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5462. {
  5463. struct drm_device *dev = crtc->dev;
  5464. struct drm_i915_private *dev_priv = dev->dev_private;
  5465. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5466. bool visible = base != 0;
  5467. u32 cntl;
  5468. if (intel_crtc->cursor_visible == visible)
  5469. return;
  5470. cntl = I915_READ(_CURACNTR);
  5471. if (visible) {
  5472. /* On these chipsets we can only modify the base whilst
  5473. * the cursor is disabled.
  5474. */
  5475. I915_WRITE(_CURABASE, base);
  5476. cntl &= ~(CURSOR_FORMAT_MASK);
  5477. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5478. cntl |= CURSOR_ENABLE |
  5479. CURSOR_GAMMA_ENABLE |
  5480. CURSOR_FORMAT_ARGB;
  5481. } else
  5482. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5483. I915_WRITE(_CURACNTR, cntl);
  5484. intel_crtc->cursor_visible = visible;
  5485. }
  5486. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5487. {
  5488. struct drm_device *dev = crtc->dev;
  5489. struct drm_i915_private *dev_priv = dev->dev_private;
  5490. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5491. int pipe = intel_crtc->pipe;
  5492. bool visible = base != 0;
  5493. if (intel_crtc->cursor_visible != visible) {
  5494. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5495. if (base) {
  5496. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5497. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5498. cntl |= pipe << 28; /* Connect to correct pipe */
  5499. } else {
  5500. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5501. cntl |= CURSOR_MODE_DISABLE;
  5502. }
  5503. I915_WRITE(CURCNTR(pipe), cntl);
  5504. intel_crtc->cursor_visible = visible;
  5505. }
  5506. /* and commit changes on next vblank */
  5507. I915_WRITE(CURBASE(pipe), base);
  5508. }
  5509. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5510. {
  5511. struct drm_device *dev = crtc->dev;
  5512. struct drm_i915_private *dev_priv = dev->dev_private;
  5513. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5514. int pipe = intel_crtc->pipe;
  5515. bool visible = base != 0;
  5516. if (intel_crtc->cursor_visible != visible) {
  5517. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5518. if (base) {
  5519. cntl &= ~CURSOR_MODE;
  5520. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5521. } else {
  5522. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5523. cntl |= CURSOR_MODE_DISABLE;
  5524. }
  5525. if (IS_HASWELL(dev))
  5526. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5527. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5528. intel_crtc->cursor_visible = visible;
  5529. }
  5530. /* and commit changes on next vblank */
  5531. I915_WRITE(CURBASE_IVB(pipe), base);
  5532. }
  5533. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5534. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5535. bool on)
  5536. {
  5537. struct drm_device *dev = crtc->dev;
  5538. struct drm_i915_private *dev_priv = dev->dev_private;
  5539. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5540. int pipe = intel_crtc->pipe;
  5541. int x = intel_crtc->cursor_x;
  5542. int y = intel_crtc->cursor_y;
  5543. u32 base, pos;
  5544. bool visible;
  5545. pos = 0;
  5546. if (on && crtc->enabled && crtc->fb) {
  5547. base = intel_crtc->cursor_addr;
  5548. if (x > (int) crtc->fb->width)
  5549. base = 0;
  5550. if (y > (int) crtc->fb->height)
  5551. base = 0;
  5552. } else
  5553. base = 0;
  5554. if (x < 0) {
  5555. if (x + intel_crtc->cursor_width < 0)
  5556. base = 0;
  5557. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5558. x = -x;
  5559. }
  5560. pos |= x << CURSOR_X_SHIFT;
  5561. if (y < 0) {
  5562. if (y + intel_crtc->cursor_height < 0)
  5563. base = 0;
  5564. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5565. y = -y;
  5566. }
  5567. pos |= y << CURSOR_Y_SHIFT;
  5568. visible = base != 0;
  5569. if (!visible && !intel_crtc->cursor_visible)
  5570. return;
  5571. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5572. I915_WRITE(CURPOS_IVB(pipe), pos);
  5573. ivb_update_cursor(crtc, base);
  5574. } else {
  5575. I915_WRITE(CURPOS(pipe), pos);
  5576. if (IS_845G(dev) || IS_I865G(dev))
  5577. i845_update_cursor(crtc, base);
  5578. else
  5579. i9xx_update_cursor(crtc, base);
  5580. }
  5581. }
  5582. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5583. struct drm_file *file,
  5584. uint32_t handle,
  5585. uint32_t width, uint32_t height)
  5586. {
  5587. struct drm_device *dev = crtc->dev;
  5588. struct drm_i915_private *dev_priv = dev->dev_private;
  5589. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5590. struct drm_i915_gem_object *obj;
  5591. uint32_t addr;
  5592. int ret;
  5593. /* if we want to turn off the cursor ignore width and height */
  5594. if (!handle) {
  5595. DRM_DEBUG_KMS("cursor off\n");
  5596. addr = 0;
  5597. obj = NULL;
  5598. mutex_lock(&dev->struct_mutex);
  5599. goto finish;
  5600. }
  5601. /* Currently we only support 64x64 cursors */
  5602. if (width != 64 || height != 64) {
  5603. DRM_ERROR("we currently only support 64x64 cursors\n");
  5604. return -EINVAL;
  5605. }
  5606. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5607. if (&obj->base == NULL)
  5608. return -ENOENT;
  5609. if (obj->base.size < width * height * 4) {
  5610. DRM_ERROR("buffer is to small\n");
  5611. ret = -ENOMEM;
  5612. goto fail;
  5613. }
  5614. /* we only need to pin inside GTT if cursor is non-phy */
  5615. mutex_lock(&dev->struct_mutex);
  5616. if (!dev_priv->info->cursor_needs_physical) {
  5617. unsigned alignment;
  5618. if (obj->tiling_mode) {
  5619. DRM_ERROR("cursor cannot be tiled\n");
  5620. ret = -EINVAL;
  5621. goto fail_locked;
  5622. }
  5623. /* Note that the w/a also requires 2 PTE of padding following
  5624. * the bo. We currently fill all unused PTE with the shadow
  5625. * page and so we should always have valid PTE following the
  5626. * cursor preventing the VT-d warning.
  5627. */
  5628. alignment = 0;
  5629. if (need_vtd_wa(dev))
  5630. alignment = 64*1024;
  5631. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5632. if (ret) {
  5633. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5634. goto fail_locked;
  5635. }
  5636. ret = i915_gem_object_put_fence(obj);
  5637. if (ret) {
  5638. DRM_ERROR("failed to release fence for cursor");
  5639. goto fail_unpin;
  5640. }
  5641. addr = i915_gem_obj_ggtt_offset(obj);
  5642. } else {
  5643. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5644. ret = i915_gem_attach_phys_object(dev, obj,
  5645. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5646. align);
  5647. if (ret) {
  5648. DRM_ERROR("failed to attach phys object\n");
  5649. goto fail_locked;
  5650. }
  5651. addr = obj->phys_obj->handle->busaddr;
  5652. }
  5653. if (IS_GEN2(dev))
  5654. I915_WRITE(CURSIZE, (height << 12) | width);
  5655. finish:
  5656. if (intel_crtc->cursor_bo) {
  5657. if (dev_priv->info->cursor_needs_physical) {
  5658. if (intel_crtc->cursor_bo != obj)
  5659. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5660. } else
  5661. i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
  5662. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5663. }
  5664. mutex_unlock(&dev->struct_mutex);
  5665. intel_crtc->cursor_addr = addr;
  5666. intel_crtc->cursor_bo = obj;
  5667. intel_crtc->cursor_width = width;
  5668. intel_crtc->cursor_height = height;
  5669. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5670. return 0;
  5671. fail_unpin:
  5672. i915_gem_object_unpin_from_display_plane(obj);
  5673. fail_locked:
  5674. mutex_unlock(&dev->struct_mutex);
  5675. fail:
  5676. drm_gem_object_unreference_unlocked(&obj->base);
  5677. return ret;
  5678. }
  5679. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5680. {
  5681. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5682. intel_crtc->cursor_x = x;
  5683. intel_crtc->cursor_y = y;
  5684. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5685. return 0;
  5686. }
  5687. /** Sets the color ramps on behalf of RandR */
  5688. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5689. u16 blue, int regno)
  5690. {
  5691. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5692. intel_crtc->lut_r[regno] = red >> 8;
  5693. intel_crtc->lut_g[regno] = green >> 8;
  5694. intel_crtc->lut_b[regno] = blue >> 8;
  5695. }
  5696. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5697. u16 *blue, int regno)
  5698. {
  5699. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5700. *red = intel_crtc->lut_r[regno] << 8;
  5701. *green = intel_crtc->lut_g[regno] << 8;
  5702. *blue = intel_crtc->lut_b[regno] << 8;
  5703. }
  5704. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5705. u16 *blue, uint32_t start, uint32_t size)
  5706. {
  5707. int end = (start + size > 256) ? 256 : start + size, i;
  5708. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5709. for (i = start; i < end; i++) {
  5710. intel_crtc->lut_r[i] = red[i] >> 8;
  5711. intel_crtc->lut_g[i] = green[i] >> 8;
  5712. intel_crtc->lut_b[i] = blue[i] >> 8;
  5713. }
  5714. intel_crtc_load_lut(crtc);
  5715. }
  5716. /* VESA 640x480x72Hz mode to set on the pipe */
  5717. static struct drm_display_mode load_detect_mode = {
  5718. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5719. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5720. };
  5721. static struct drm_framebuffer *
  5722. intel_framebuffer_create(struct drm_device *dev,
  5723. struct drm_mode_fb_cmd2 *mode_cmd,
  5724. struct drm_i915_gem_object *obj)
  5725. {
  5726. struct intel_framebuffer *intel_fb;
  5727. int ret;
  5728. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5729. if (!intel_fb) {
  5730. drm_gem_object_unreference_unlocked(&obj->base);
  5731. return ERR_PTR(-ENOMEM);
  5732. }
  5733. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5734. if (ret) {
  5735. drm_gem_object_unreference_unlocked(&obj->base);
  5736. kfree(intel_fb);
  5737. return ERR_PTR(ret);
  5738. }
  5739. return &intel_fb->base;
  5740. }
  5741. static u32
  5742. intel_framebuffer_pitch_for_width(int width, int bpp)
  5743. {
  5744. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5745. return ALIGN(pitch, 64);
  5746. }
  5747. static u32
  5748. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5749. {
  5750. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5751. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5752. }
  5753. static struct drm_framebuffer *
  5754. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5755. struct drm_display_mode *mode,
  5756. int depth, int bpp)
  5757. {
  5758. struct drm_i915_gem_object *obj;
  5759. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5760. obj = i915_gem_alloc_object(dev,
  5761. intel_framebuffer_size_for_mode(mode, bpp));
  5762. if (obj == NULL)
  5763. return ERR_PTR(-ENOMEM);
  5764. mode_cmd.width = mode->hdisplay;
  5765. mode_cmd.height = mode->vdisplay;
  5766. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5767. bpp);
  5768. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5769. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5770. }
  5771. static struct drm_framebuffer *
  5772. mode_fits_in_fbdev(struct drm_device *dev,
  5773. struct drm_display_mode *mode)
  5774. {
  5775. struct drm_i915_private *dev_priv = dev->dev_private;
  5776. struct drm_i915_gem_object *obj;
  5777. struct drm_framebuffer *fb;
  5778. if (dev_priv->fbdev == NULL)
  5779. return NULL;
  5780. obj = dev_priv->fbdev->ifb.obj;
  5781. if (obj == NULL)
  5782. return NULL;
  5783. fb = &dev_priv->fbdev->ifb.base;
  5784. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5785. fb->bits_per_pixel))
  5786. return NULL;
  5787. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5788. return NULL;
  5789. return fb;
  5790. }
  5791. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5792. struct drm_display_mode *mode,
  5793. struct intel_load_detect_pipe *old)
  5794. {
  5795. struct intel_crtc *intel_crtc;
  5796. struct intel_encoder *intel_encoder =
  5797. intel_attached_encoder(connector);
  5798. struct drm_crtc *possible_crtc;
  5799. struct drm_encoder *encoder = &intel_encoder->base;
  5800. struct drm_crtc *crtc = NULL;
  5801. struct drm_device *dev = encoder->dev;
  5802. struct drm_framebuffer *fb;
  5803. int i = -1;
  5804. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5805. connector->base.id, drm_get_connector_name(connector),
  5806. encoder->base.id, drm_get_encoder_name(encoder));
  5807. /*
  5808. * Algorithm gets a little messy:
  5809. *
  5810. * - if the connector already has an assigned crtc, use it (but make
  5811. * sure it's on first)
  5812. *
  5813. * - try to find the first unused crtc that can drive this connector,
  5814. * and use that if we find one
  5815. */
  5816. /* See if we already have a CRTC for this connector */
  5817. if (encoder->crtc) {
  5818. crtc = encoder->crtc;
  5819. mutex_lock(&crtc->mutex);
  5820. old->dpms_mode = connector->dpms;
  5821. old->load_detect_temp = false;
  5822. /* Make sure the crtc and connector are running */
  5823. if (connector->dpms != DRM_MODE_DPMS_ON)
  5824. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5825. return true;
  5826. }
  5827. /* Find an unused one (if possible) */
  5828. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5829. i++;
  5830. if (!(encoder->possible_crtcs & (1 << i)))
  5831. continue;
  5832. if (!possible_crtc->enabled) {
  5833. crtc = possible_crtc;
  5834. break;
  5835. }
  5836. }
  5837. /*
  5838. * If we didn't find an unused CRTC, don't use any.
  5839. */
  5840. if (!crtc) {
  5841. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5842. return false;
  5843. }
  5844. mutex_lock(&crtc->mutex);
  5845. intel_encoder->new_crtc = to_intel_crtc(crtc);
  5846. to_intel_connector(connector)->new_encoder = intel_encoder;
  5847. intel_crtc = to_intel_crtc(crtc);
  5848. old->dpms_mode = connector->dpms;
  5849. old->load_detect_temp = true;
  5850. old->release_fb = NULL;
  5851. if (!mode)
  5852. mode = &load_detect_mode;
  5853. /* We need a framebuffer large enough to accommodate all accesses
  5854. * that the plane may generate whilst we perform load detection.
  5855. * We can not rely on the fbcon either being present (we get called
  5856. * during its initialisation to detect all boot displays, or it may
  5857. * not even exist) or that it is large enough to satisfy the
  5858. * requested mode.
  5859. */
  5860. fb = mode_fits_in_fbdev(dev, mode);
  5861. if (fb == NULL) {
  5862. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5863. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5864. old->release_fb = fb;
  5865. } else
  5866. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5867. if (IS_ERR(fb)) {
  5868. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5869. mutex_unlock(&crtc->mutex);
  5870. return false;
  5871. }
  5872. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  5873. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5874. if (old->release_fb)
  5875. old->release_fb->funcs->destroy(old->release_fb);
  5876. mutex_unlock(&crtc->mutex);
  5877. return false;
  5878. }
  5879. /* let the connector get through one full cycle before testing */
  5880. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5881. return true;
  5882. }
  5883. void intel_release_load_detect_pipe(struct drm_connector *connector,
  5884. struct intel_load_detect_pipe *old)
  5885. {
  5886. struct intel_encoder *intel_encoder =
  5887. intel_attached_encoder(connector);
  5888. struct drm_encoder *encoder = &intel_encoder->base;
  5889. struct drm_crtc *crtc = encoder->crtc;
  5890. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5891. connector->base.id, drm_get_connector_name(connector),
  5892. encoder->base.id, drm_get_encoder_name(encoder));
  5893. if (old->load_detect_temp) {
  5894. to_intel_connector(connector)->new_encoder = NULL;
  5895. intel_encoder->new_crtc = NULL;
  5896. intel_set_mode(crtc, NULL, 0, 0, NULL);
  5897. if (old->release_fb) {
  5898. drm_framebuffer_unregister_private(old->release_fb);
  5899. drm_framebuffer_unreference(old->release_fb);
  5900. }
  5901. mutex_unlock(&crtc->mutex);
  5902. return;
  5903. }
  5904. /* Switch crtc and encoder back off if necessary */
  5905. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  5906. connector->funcs->dpms(connector, old->dpms_mode);
  5907. mutex_unlock(&crtc->mutex);
  5908. }
  5909. /* Returns the clock of the currently programmed mode of the given pipe. */
  5910. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  5911. struct intel_crtc_config *pipe_config)
  5912. {
  5913. struct drm_device *dev = crtc->base.dev;
  5914. struct drm_i915_private *dev_priv = dev->dev_private;
  5915. int pipe = pipe_config->cpu_transcoder;
  5916. u32 dpll = I915_READ(DPLL(pipe));
  5917. u32 fp;
  5918. intel_clock_t clock;
  5919. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5920. fp = I915_READ(FP0(pipe));
  5921. else
  5922. fp = I915_READ(FP1(pipe));
  5923. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5924. if (IS_PINEVIEW(dev)) {
  5925. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5926. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5927. } else {
  5928. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5929. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5930. }
  5931. if (!IS_GEN2(dev)) {
  5932. if (IS_PINEVIEW(dev))
  5933. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5934. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5935. else
  5936. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5937. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5938. switch (dpll & DPLL_MODE_MASK) {
  5939. case DPLLB_MODE_DAC_SERIAL:
  5940. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5941. 5 : 10;
  5942. break;
  5943. case DPLLB_MODE_LVDS:
  5944. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5945. 7 : 14;
  5946. break;
  5947. default:
  5948. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5949. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5950. pipe_config->adjusted_mode.clock = 0;
  5951. return;
  5952. }
  5953. if (IS_PINEVIEW(dev))
  5954. pineview_clock(96000, &clock);
  5955. else
  5956. i9xx_clock(96000, &clock);
  5957. } else {
  5958. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5959. if (is_lvds) {
  5960. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5961. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5962. clock.p2 = 14;
  5963. if ((dpll & PLL_REF_INPUT_MASK) ==
  5964. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5965. /* XXX: might not be 66MHz */
  5966. i9xx_clock(66000, &clock);
  5967. } else
  5968. i9xx_clock(48000, &clock);
  5969. } else {
  5970. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5971. clock.p1 = 2;
  5972. else {
  5973. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5974. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5975. }
  5976. if (dpll & PLL_P2_DIVIDE_BY_4)
  5977. clock.p2 = 4;
  5978. else
  5979. clock.p2 = 2;
  5980. i9xx_clock(48000, &clock);
  5981. }
  5982. }
  5983. pipe_config->adjusted_mode.clock = clock.dot *
  5984. pipe_config->pixel_multiplier;
  5985. }
  5986. static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
  5987. struct intel_crtc_config *pipe_config)
  5988. {
  5989. struct drm_device *dev = crtc->base.dev;
  5990. struct drm_i915_private *dev_priv = dev->dev_private;
  5991. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  5992. int link_freq, repeat;
  5993. u64 clock;
  5994. u32 link_m, link_n;
  5995. repeat = pipe_config->pixel_multiplier;
  5996. /*
  5997. * The calculation for the data clock is:
  5998. * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
  5999. * But we want to avoid losing precison if possible, so:
  6000. * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
  6001. *
  6002. * and the link clock is simpler:
  6003. * link_clock = (m * link_clock * repeat) / n
  6004. */
  6005. /*
  6006. * We need to get the FDI or DP link clock here to derive
  6007. * the M/N dividers.
  6008. *
  6009. * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
  6010. * For DP, it's either 1.62GHz or 2.7GHz.
  6011. * We do our calculations in 10*MHz since we don't need much precison.
  6012. */
  6013. if (pipe_config->has_pch_encoder)
  6014. link_freq = intel_fdi_link_freq(dev) * 10000;
  6015. else
  6016. link_freq = pipe_config->port_clock;
  6017. link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
  6018. link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
  6019. if (!link_m || !link_n)
  6020. return;
  6021. clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
  6022. do_div(clock, link_n);
  6023. pipe_config->adjusted_mode.clock = clock;
  6024. }
  6025. /** Returns the currently programmed mode of the given pipe. */
  6026. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  6027. struct drm_crtc *crtc)
  6028. {
  6029. struct drm_i915_private *dev_priv = dev->dev_private;
  6030. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6031. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  6032. struct drm_display_mode *mode;
  6033. struct intel_crtc_config pipe_config;
  6034. int htot = I915_READ(HTOTAL(cpu_transcoder));
  6035. int hsync = I915_READ(HSYNC(cpu_transcoder));
  6036. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  6037. int vsync = I915_READ(VSYNC(cpu_transcoder));
  6038. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  6039. if (!mode)
  6040. return NULL;
  6041. /*
  6042. * Construct a pipe_config sufficient for getting the clock info
  6043. * back out of crtc_clock_get.
  6044. *
  6045. * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
  6046. * to use a real value here instead.
  6047. */
  6048. pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
  6049. pipe_config.pixel_multiplier = 1;
  6050. i9xx_crtc_clock_get(intel_crtc, &pipe_config);
  6051. mode->clock = pipe_config.adjusted_mode.clock;
  6052. mode->hdisplay = (htot & 0xffff) + 1;
  6053. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  6054. mode->hsync_start = (hsync & 0xffff) + 1;
  6055. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  6056. mode->vdisplay = (vtot & 0xffff) + 1;
  6057. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  6058. mode->vsync_start = (vsync & 0xffff) + 1;
  6059. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  6060. drm_mode_set_name(mode);
  6061. return mode;
  6062. }
  6063. static void intel_increase_pllclock(struct drm_crtc *crtc)
  6064. {
  6065. struct drm_device *dev = crtc->dev;
  6066. drm_i915_private_t *dev_priv = dev->dev_private;
  6067. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6068. int pipe = intel_crtc->pipe;
  6069. int dpll_reg = DPLL(pipe);
  6070. int dpll;
  6071. if (HAS_PCH_SPLIT(dev))
  6072. return;
  6073. if (!dev_priv->lvds_downclock_avail)
  6074. return;
  6075. dpll = I915_READ(dpll_reg);
  6076. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  6077. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  6078. assert_panel_unlocked(dev_priv, pipe);
  6079. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  6080. I915_WRITE(dpll_reg, dpll);
  6081. intel_wait_for_vblank(dev, pipe);
  6082. dpll = I915_READ(dpll_reg);
  6083. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  6084. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  6085. }
  6086. }
  6087. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  6088. {
  6089. struct drm_device *dev = crtc->dev;
  6090. drm_i915_private_t *dev_priv = dev->dev_private;
  6091. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6092. if (HAS_PCH_SPLIT(dev))
  6093. return;
  6094. if (!dev_priv->lvds_downclock_avail)
  6095. return;
  6096. /*
  6097. * Since this is called by a timer, we should never get here in
  6098. * the manual case.
  6099. */
  6100. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  6101. int pipe = intel_crtc->pipe;
  6102. int dpll_reg = DPLL(pipe);
  6103. int dpll;
  6104. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  6105. assert_panel_unlocked(dev_priv, pipe);
  6106. dpll = I915_READ(dpll_reg);
  6107. dpll |= DISPLAY_RATE_SELECT_FPA1;
  6108. I915_WRITE(dpll_reg, dpll);
  6109. intel_wait_for_vblank(dev, pipe);
  6110. dpll = I915_READ(dpll_reg);
  6111. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  6112. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  6113. }
  6114. }
  6115. void intel_mark_busy(struct drm_device *dev)
  6116. {
  6117. i915_update_gfx_val(dev->dev_private);
  6118. }
  6119. void intel_mark_idle(struct drm_device *dev)
  6120. {
  6121. struct drm_crtc *crtc;
  6122. if (!i915_powersave)
  6123. return;
  6124. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6125. if (!crtc->fb)
  6126. continue;
  6127. intel_decrease_pllclock(crtc);
  6128. }
  6129. }
  6130. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  6131. struct intel_ring_buffer *ring)
  6132. {
  6133. struct drm_device *dev = obj->base.dev;
  6134. struct drm_crtc *crtc;
  6135. if (!i915_powersave)
  6136. return;
  6137. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6138. if (!crtc->fb)
  6139. continue;
  6140. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  6141. continue;
  6142. intel_increase_pllclock(crtc);
  6143. if (ring && intel_fbc_enabled(dev))
  6144. ring->fbc_dirty = true;
  6145. }
  6146. }
  6147. static void intel_crtc_destroy(struct drm_crtc *crtc)
  6148. {
  6149. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6150. struct drm_device *dev = crtc->dev;
  6151. struct intel_unpin_work *work;
  6152. unsigned long flags;
  6153. spin_lock_irqsave(&dev->event_lock, flags);
  6154. work = intel_crtc->unpin_work;
  6155. intel_crtc->unpin_work = NULL;
  6156. spin_unlock_irqrestore(&dev->event_lock, flags);
  6157. if (work) {
  6158. cancel_work_sync(&work->work);
  6159. kfree(work);
  6160. }
  6161. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  6162. drm_crtc_cleanup(crtc);
  6163. kfree(intel_crtc);
  6164. }
  6165. static void intel_unpin_work_fn(struct work_struct *__work)
  6166. {
  6167. struct intel_unpin_work *work =
  6168. container_of(__work, struct intel_unpin_work, work);
  6169. struct drm_device *dev = work->crtc->dev;
  6170. mutex_lock(&dev->struct_mutex);
  6171. intel_unpin_fb_obj(work->old_fb_obj);
  6172. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6173. drm_gem_object_unreference(&work->old_fb_obj->base);
  6174. intel_update_fbc(dev);
  6175. mutex_unlock(&dev->struct_mutex);
  6176. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  6177. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  6178. kfree(work);
  6179. }
  6180. static void do_intel_finish_page_flip(struct drm_device *dev,
  6181. struct drm_crtc *crtc)
  6182. {
  6183. drm_i915_private_t *dev_priv = dev->dev_private;
  6184. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6185. struct intel_unpin_work *work;
  6186. unsigned long flags;
  6187. /* Ignore early vblank irqs */
  6188. if (intel_crtc == NULL)
  6189. return;
  6190. spin_lock_irqsave(&dev->event_lock, flags);
  6191. work = intel_crtc->unpin_work;
  6192. /* Ensure we don't miss a work->pending update ... */
  6193. smp_rmb();
  6194. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6195. spin_unlock_irqrestore(&dev->event_lock, flags);
  6196. return;
  6197. }
  6198. /* and that the unpin work is consistent wrt ->pending. */
  6199. smp_rmb();
  6200. intel_crtc->unpin_work = NULL;
  6201. if (work->event)
  6202. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6203. drm_vblank_put(dev, intel_crtc->pipe);
  6204. spin_unlock_irqrestore(&dev->event_lock, flags);
  6205. wake_up_all(&dev_priv->pending_flip_queue);
  6206. queue_work(dev_priv->wq, &work->work);
  6207. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6208. }
  6209. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6210. {
  6211. drm_i915_private_t *dev_priv = dev->dev_private;
  6212. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6213. do_intel_finish_page_flip(dev, crtc);
  6214. }
  6215. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6216. {
  6217. drm_i915_private_t *dev_priv = dev->dev_private;
  6218. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6219. do_intel_finish_page_flip(dev, crtc);
  6220. }
  6221. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6222. {
  6223. drm_i915_private_t *dev_priv = dev->dev_private;
  6224. struct intel_crtc *intel_crtc =
  6225. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6226. unsigned long flags;
  6227. /* NB: An MMIO update of the plane base pointer will also
  6228. * generate a page-flip completion irq, i.e. every modeset
  6229. * is also accompanied by a spurious intel_prepare_page_flip().
  6230. */
  6231. spin_lock_irqsave(&dev->event_lock, flags);
  6232. if (intel_crtc->unpin_work)
  6233. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6234. spin_unlock_irqrestore(&dev->event_lock, flags);
  6235. }
  6236. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6237. {
  6238. /* Ensure that the work item is consistent when activating it ... */
  6239. smp_wmb();
  6240. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6241. /* and that it is marked active as soon as the irq could fire. */
  6242. smp_wmb();
  6243. }
  6244. static int intel_gen2_queue_flip(struct drm_device *dev,
  6245. struct drm_crtc *crtc,
  6246. struct drm_framebuffer *fb,
  6247. struct drm_i915_gem_object *obj)
  6248. {
  6249. struct drm_i915_private *dev_priv = dev->dev_private;
  6250. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6251. u32 flip_mask;
  6252. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6253. int ret;
  6254. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6255. if (ret)
  6256. goto err;
  6257. ret = intel_ring_begin(ring, 6);
  6258. if (ret)
  6259. goto err_unpin;
  6260. /* Can't queue multiple flips, so wait for the previous
  6261. * one to finish before executing the next.
  6262. */
  6263. if (intel_crtc->plane)
  6264. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6265. else
  6266. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6267. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6268. intel_ring_emit(ring, MI_NOOP);
  6269. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6270. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6271. intel_ring_emit(ring, fb->pitches[0]);
  6272. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6273. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6274. intel_mark_page_flip_active(intel_crtc);
  6275. intel_ring_advance(ring);
  6276. return 0;
  6277. err_unpin:
  6278. intel_unpin_fb_obj(obj);
  6279. err:
  6280. return ret;
  6281. }
  6282. static int intel_gen3_queue_flip(struct drm_device *dev,
  6283. struct drm_crtc *crtc,
  6284. struct drm_framebuffer *fb,
  6285. struct drm_i915_gem_object *obj)
  6286. {
  6287. struct drm_i915_private *dev_priv = dev->dev_private;
  6288. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6289. u32 flip_mask;
  6290. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6291. int ret;
  6292. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6293. if (ret)
  6294. goto err;
  6295. ret = intel_ring_begin(ring, 6);
  6296. if (ret)
  6297. goto err_unpin;
  6298. if (intel_crtc->plane)
  6299. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6300. else
  6301. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6302. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6303. intel_ring_emit(ring, MI_NOOP);
  6304. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6305. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6306. intel_ring_emit(ring, fb->pitches[0]);
  6307. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6308. intel_ring_emit(ring, MI_NOOP);
  6309. intel_mark_page_flip_active(intel_crtc);
  6310. intel_ring_advance(ring);
  6311. return 0;
  6312. err_unpin:
  6313. intel_unpin_fb_obj(obj);
  6314. err:
  6315. return ret;
  6316. }
  6317. static int intel_gen4_queue_flip(struct drm_device *dev,
  6318. struct drm_crtc *crtc,
  6319. struct drm_framebuffer *fb,
  6320. struct drm_i915_gem_object *obj)
  6321. {
  6322. struct drm_i915_private *dev_priv = dev->dev_private;
  6323. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6324. uint32_t pf, pipesrc;
  6325. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6326. int ret;
  6327. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6328. if (ret)
  6329. goto err;
  6330. ret = intel_ring_begin(ring, 4);
  6331. if (ret)
  6332. goto err_unpin;
  6333. /* i965+ uses the linear or tiled offsets from the
  6334. * Display Registers (which do not change across a page-flip)
  6335. * so we need only reprogram the base address.
  6336. */
  6337. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6338. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6339. intel_ring_emit(ring, fb->pitches[0]);
  6340. intel_ring_emit(ring,
  6341. (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
  6342. obj->tiling_mode);
  6343. /* XXX Enabling the panel-fitter across page-flip is so far
  6344. * untested on non-native modes, so ignore it for now.
  6345. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6346. */
  6347. pf = 0;
  6348. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6349. intel_ring_emit(ring, pf | pipesrc);
  6350. intel_mark_page_flip_active(intel_crtc);
  6351. intel_ring_advance(ring);
  6352. return 0;
  6353. err_unpin:
  6354. intel_unpin_fb_obj(obj);
  6355. err:
  6356. return ret;
  6357. }
  6358. static int intel_gen6_queue_flip(struct drm_device *dev,
  6359. struct drm_crtc *crtc,
  6360. struct drm_framebuffer *fb,
  6361. struct drm_i915_gem_object *obj)
  6362. {
  6363. struct drm_i915_private *dev_priv = dev->dev_private;
  6364. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6365. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6366. uint32_t pf, pipesrc;
  6367. int ret;
  6368. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6369. if (ret)
  6370. goto err;
  6371. ret = intel_ring_begin(ring, 4);
  6372. if (ret)
  6373. goto err_unpin;
  6374. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6375. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6376. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6377. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6378. /* Contrary to the suggestions in the documentation,
  6379. * "Enable Panel Fitter" does not seem to be required when page
  6380. * flipping with a non-native mode, and worse causes a normal
  6381. * modeset to fail.
  6382. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6383. */
  6384. pf = 0;
  6385. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6386. intel_ring_emit(ring, pf | pipesrc);
  6387. intel_mark_page_flip_active(intel_crtc);
  6388. intel_ring_advance(ring);
  6389. return 0;
  6390. err_unpin:
  6391. intel_unpin_fb_obj(obj);
  6392. err:
  6393. return ret;
  6394. }
  6395. /*
  6396. * On gen7 we currently use the blit ring because (in early silicon at least)
  6397. * the render ring doesn't give us interrpts for page flip completion, which
  6398. * means clients will hang after the first flip is queued. Fortunately the
  6399. * blit ring generates interrupts properly, so use it instead.
  6400. */
  6401. static int intel_gen7_queue_flip(struct drm_device *dev,
  6402. struct drm_crtc *crtc,
  6403. struct drm_framebuffer *fb,
  6404. struct drm_i915_gem_object *obj)
  6405. {
  6406. struct drm_i915_private *dev_priv = dev->dev_private;
  6407. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6408. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  6409. uint32_t plane_bit = 0;
  6410. int ret;
  6411. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6412. if (ret)
  6413. goto err;
  6414. switch(intel_crtc->plane) {
  6415. case PLANE_A:
  6416. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6417. break;
  6418. case PLANE_B:
  6419. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6420. break;
  6421. case PLANE_C:
  6422. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6423. break;
  6424. default:
  6425. WARN_ONCE(1, "unknown plane in flip command\n");
  6426. ret = -ENODEV;
  6427. goto err_unpin;
  6428. }
  6429. ret = intel_ring_begin(ring, 4);
  6430. if (ret)
  6431. goto err_unpin;
  6432. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6433. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6434. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6435. intel_ring_emit(ring, (MI_NOOP));
  6436. intel_mark_page_flip_active(intel_crtc);
  6437. intel_ring_advance(ring);
  6438. return 0;
  6439. err_unpin:
  6440. intel_unpin_fb_obj(obj);
  6441. err:
  6442. return ret;
  6443. }
  6444. static int intel_default_queue_flip(struct drm_device *dev,
  6445. struct drm_crtc *crtc,
  6446. struct drm_framebuffer *fb,
  6447. struct drm_i915_gem_object *obj)
  6448. {
  6449. return -ENODEV;
  6450. }
  6451. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6452. struct drm_framebuffer *fb,
  6453. struct drm_pending_vblank_event *event)
  6454. {
  6455. struct drm_device *dev = crtc->dev;
  6456. struct drm_i915_private *dev_priv = dev->dev_private;
  6457. struct drm_framebuffer *old_fb = crtc->fb;
  6458. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6459. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6460. struct intel_unpin_work *work;
  6461. unsigned long flags;
  6462. int ret;
  6463. /* Can't change pixel format via MI display flips. */
  6464. if (fb->pixel_format != crtc->fb->pixel_format)
  6465. return -EINVAL;
  6466. /*
  6467. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6468. * Note that pitch changes could also affect these register.
  6469. */
  6470. if (INTEL_INFO(dev)->gen > 3 &&
  6471. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6472. fb->pitches[0] != crtc->fb->pitches[0]))
  6473. return -EINVAL;
  6474. work = kzalloc(sizeof *work, GFP_KERNEL);
  6475. if (work == NULL)
  6476. return -ENOMEM;
  6477. work->event = event;
  6478. work->crtc = crtc;
  6479. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6480. INIT_WORK(&work->work, intel_unpin_work_fn);
  6481. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6482. if (ret)
  6483. goto free_work;
  6484. /* We borrow the event spin lock for protecting unpin_work */
  6485. spin_lock_irqsave(&dev->event_lock, flags);
  6486. if (intel_crtc->unpin_work) {
  6487. spin_unlock_irqrestore(&dev->event_lock, flags);
  6488. kfree(work);
  6489. drm_vblank_put(dev, intel_crtc->pipe);
  6490. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6491. return -EBUSY;
  6492. }
  6493. intel_crtc->unpin_work = work;
  6494. spin_unlock_irqrestore(&dev->event_lock, flags);
  6495. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6496. flush_workqueue(dev_priv->wq);
  6497. ret = i915_mutex_lock_interruptible(dev);
  6498. if (ret)
  6499. goto cleanup;
  6500. /* Reference the objects for the scheduled work. */
  6501. drm_gem_object_reference(&work->old_fb_obj->base);
  6502. drm_gem_object_reference(&obj->base);
  6503. crtc->fb = fb;
  6504. work->pending_flip_obj = obj;
  6505. work->enable_stall_check = true;
  6506. atomic_inc(&intel_crtc->unpin_work_count);
  6507. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6508. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6509. if (ret)
  6510. goto cleanup_pending;
  6511. intel_disable_fbc(dev);
  6512. intel_mark_fb_busy(obj, NULL);
  6513. mutex_unlock(&dev->struct_mutex);
  6514. trace_i915_flip_request(intel_crtc->plane, obj);
  6515. return 0;
  6516. cleanup_pending:
  6517. atomic_dec(&intel_crtc->unpin_work_count);
  6518. crtc->fb = old_fb;
  6519. drm_gem_object_unreference(&work->old_fb_obj->base);
  6520. drm_gem_object_unreference(&obj->base);
  6521. mutex_unlock(&dev->struct_mutex);
  6522. cleanup:
  6523. spin_lock_irqsave(&dev->event_lock, flags);
  6524. intel_crtc->unpin_work = NULL;
  6525. spin_unlock_irqrestore(&dev->event_lock, flags);
  6526. drm_vblank_put(dev, intel_crtc->pipe);
  6527. free_work:
  6528. kfree(work);
  6529. return ret;
  6530. }
  6531. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6532. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6533. .load_lut = intel_crtc_load_lut,
  6534. };
  6535. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6536. struct drm_crtc *crtc)
  6537. {
  6538. struct drm_device *dev;
  6539. struct drm_crtc *tmp;
  6540. int crtc_mask = 1;
  6541. WARN(!crtc, "checking null crtc?\n");
  6542. dev = crtc->dev;
  6543. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6544. if (tmp == crtc)
  6545. break;
  6546. crtc_mask <<= 1;
  6547. }
  6548. if (encoder->possible_crtcs & crtc_mask)
  6549. return true;
  6550. return false;
  6551. }
  6552. /**
  6553. * intel_modeset_update_staged_output_state
  6554. *
  6555. * Updates the staged output configuration state, e.g. after we've read out the
  6556. * current hw state.
  6557. */
  6558. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6559. {
  6560. struct intel_encoder *encoder;
  6561. struct intel_connector *connector;
  6562. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6563. base.head) {
  6564. connector->new_encoder =
  6565. to_intel_encoder(connector->base.encoder);
  6566. }
  6567. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6568. base.head) {
  6569. encoder->new_crtc =
  6570. to_intel_crtc(encoder->base.crtc);
  6571. }
  6572. }
  6573. /**
  6574. * intel_modeset_commit_output_state
  6575. *
  6576. * This function copies the stage display pipe configuration to the real one.
  6577. */
  6578. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6579. {
  6580. struct intel_encoder *encoder;
  6581. struct intel_connector *connector;
  6582. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6583. base.head) {
  6584. connector->base.encoder = &connector->new_encoder->base;
  6585. }
  6586. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6587. base.head) {
  6588. encoder->base.crtc = &encoder->new_crtc->base;
  6589. }
  6590. }
  6591. static void
  6592. connected_sink_compute_bpp(struct intel_connector * connector,
  6593. struct intel_crtc_config *pipe_config)
  6594. {
  6595. int bpp = pipe_config->pipe_bpp;
  6596. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  6597. connector->base.base.id,
  6598. drm_get_connector_name(&connector->base));
  6599. /* Don't use an invalid EDID bpc value */
  6600. if (connector->base.display_info.bpc &&
  6601. connector->base.display_info.bpc * 3 < bpp) {
  6602. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6603. bpp, connector->base.display_info.bpc*3);
  6604. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  6605. }
  6606. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6607. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  6608. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6609. bpp);
  6610. pipe_config->pipe_bpp = 24;
  6611. }
  6612. }
  6613. static int
  6614. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  6615. struct drm_framebuffer *fb,
  6616. struct intel_crtc_config *pipe_config)
  6617. {
  6618. struct drm_device *dev = crtc->base.dev;
  6619. struct intel_connector *connector;
  6620. int bpp;
  6621. switch (fb->pixel_format) {
  6622. case DRM_FORMAT_C8:
  6623. bpp = 8*3; /* since we go through a colormap */
  6624. break;
  6625. case DRM_FORMAT_XRGB1555:
  6626. case DRM_FORMAT_ARGB1555:
  6627. /* checked in intel_framebuffer_init already */
  6628. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6629. return -EINVAL;
  6630. case DRM_FORMAT_RGB565:
  6631. bpp = 6*3; /* min is 18bpp */
  6632. break;
  6633. case DRM_FORMAT_XBGR8888:
  6634. case DRM_FORMAT_ABGR8888:
  6635. /* checked in intel_framebuffer_init already */
  6636. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6637. return -EINVAL;
  6638. case DRM_FORMAT_XRGB8888:
  6639. case DRM_FORMAT_ARGB8888:
  6640. bpp = 8*3;
  6641. break;
  6642. case DRM_FORMAT_XRGB2101010:
  6643. case DRM_FORMAT_ARGB2101010:
  6644. case DRM_FORMAT_XBGR2101010:
  6645. case DRM_FORMAT_ABGR2101010:
  6646. /* checked in intel_framebuffer_init already */
  6647. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6648. return -EINVAL;
  6649. bpp = 10*3;
  6650. break;
  6651. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6652. default:
  6653. DRM_DEBUG_KMS("unsupported depth\n");
  6654. return -EINVAL;
  6655. }
  6656. pipe_config->pipe_bpp = bpp;
  6657. /* Clamp display bpp to EDID value */
  6658. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6659. base.head) {
  6660. if (!connector->new_encoder ||
  6661. connector->new_encoder->new_crtc != crtc)
  6662. continue;
  6663. connected_sink_compute_bpp(connector, pipe_config);
  6664. }
  6665. return bpp;
  6666. }
  6667. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  6668. struct intel_crtc_config *pipe_config,
  6669. const char *context)
  6670. {
  6671. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  6672. context, pipe_name(crtc->pipe));
  6673. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  6674. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  6675. pipe_config->pipe_bpp, pipe_config->dither);
  6676. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  6677. pipe_config->has_pch_encoder,
  6678. pipe_config->fdi_lanes,
  6679. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  6680. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  6681. pipe_config->fdi_m_n.tu);
  6682. DRM_DEBUG_KMS("requested mode:\n");
  6683. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  6684. DRM_DEBUG_KMS("adjusted mode:\n");
  6685. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  6686. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  6687. pipe_config->gmch_pfit.control,
  6688. pipe_config->gmch_pfit.pgm_ratios,
  6689. pipe_config->gmch_pfit.lvds_border_bits);
  6690. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
  6691. pipe_config->pch_pfit.pos,
  6692. pipe_config->pch_pfit.size);
  6693. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  6694. }
  6695. static bool check_encoder_cloning(struct drm_crtc *crtc)
  6696. {
  6697. int num_encoders = 0;
  6698. bool uncloneable_encoders = false;
  6699. struct intel_encoder *encoder;
  6700. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  6701. base.head) {
  6702. if (&encoder->new_crtc->base != crtc)
  6703. continue;
  6704. num_encoders++;
  6705. if (!encoder->cloneable)
  6706. uncloneable_encoders = true;
  6707. }
  6708. return !(num_encoders > 1 && uncloneable_encoders);
  6709. }
  6710. static struct intel_crtc_config *
  6711. intel_modeset_pipe_config(struct drm_crtc *crtc,
  6712. struct drm_framebuffer *fb,
  6713. struct drm_display_mode *mode)
  6714. {
  6715. struct drm_device *dev = crtc->dev;
  6716. struct intel_encoder *encoder;
  6717. struct intel_crtc_config *pipe_config;
  6718. int plane_bpp, ret = -EINVAL;
  6719. bool retry = true;
  6720. if (!check_encoder_cloning(crtc)) {
  6721. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  6722. return ERR_PTR(-EINVAL);
  6723. }
  6724. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6725. if (!pipe_config)
  6726. return ERR_PTR(-ENOMEM);
  6727. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  6728. drm_mode_copy(&pipe_config->requested_mode, mode);
  6729. pipe_config->cpu_transcoder =
  6730. (enum transcoder) to_intel_crtc(crtc)->pipe;
  6731. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  6732. /*
  6733. * Sanitize sync polarity flags based on requested ones. If neither
  6734. * positive or negative polarity is requested, treat this as meaning
  6735. * negative polarity.
  6736. */
  6737. if (!(pipe_config->adjusted_mode.flags &
  6738. (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
  6739. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  6740. if (!(pipe_config->adjusted_mode.flags &
  6741. (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
  6742. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  6743. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  6744. * plane pixel format and any sink constraints into account. Returns the
  6745. * source plane bpp so that dithering can be selected on mismatches
  6746. * after encoders and crtc also have had their say. */
  6747. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  6748. fb, pipe_config);
  6749. if (plane_bpp < 0)
  6750. goto fail;
  6751. encoder_retry:
  6752. /* Ensure the port clock defaults are reset when retrying. */
  6753. pipe_config->port_clock = 0;
  6754. pipe_config->pixel_multiplier = 1;
  6755. /* Fill in default crtc timings, allow encoders to overwrite them. */
  6756. drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
  6757. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6758. * adjust it according to limitations or connector properties, and also
  6759. * a chance to reject the mode entirely.
  6760. */
  6761. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6762. base.head) {
  6763. if (&encoder->new_crtc->base != crtc)
  6764. continue;
  6765. if (!(encoder->compute_config(encoder, pipe_config))) {
  6766. DRM_DEBUG_KMS("Encoder config failure\n");
  6767. goto fail;
  6768. }
  6769. }
  6770. /* Set default port clock if not overwritten by the encoder. Needs to be
  6771. * done afterwards in case the encoder adjusts the mode. */
  6772. if (!pipe_config->port_clock)
  6773. pipe_config->port_clock = pipe_config->adjusted_mode.clock;
  6774. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  6775. if (ret < 0) {
  6776. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6777. goto fail;
  6778. }
  6779. if (ret == RETRY) {
  6780. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  6781. ret = -EINVAL;
  6782. goto fail;
  6783. }
  6784. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  6785. retry = false;
  6786. goto encoder_retry;
  6787. }
  6788. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  6789. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  6790. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  6791. return pipe_config;
  6792. fail:
  6793. kfree(pipe_config);
  6794. return ERR_PTR(ret);
  6795. }
  6796. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6797. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6798. static void
  6799. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  6800. unsigned *prepare_pipes, unsigned *disable_pipes)
  6801. {
  6802. struct intel_crtc *intel_crtc;
  6803. struct drm_device *dev = crtc->dev;
  6804. struct intel_encoder *encoder;
  6805. struct intel_connector *connector;
  6806. struct drm_crtc *tmp_crtc;
  6807. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  6808. /* Check which crtcs have changed outputs connected to them, these need
  6809. * to be part of the prepare_pipes mask. We don't (yet) support global
  6810. * modeset across multiple crtcs, so modeset_pipes will only have one
  6811. * bit set at most. */
  6812. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6813. base.head) {
  6814. if (connector->base.encoder == &connector->new_encoder->base)
  6815. continue;
  6816. if (connector->base.encoder) {
  6817. tmp_crtc = connector->base.encoder->crtc;
  6818. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6819. }
  6820. if (connector->new_encoder)
  6821. *prepare_pipes |=
  6822. 1 << connector->new_encoder->new_crtc->pipe;
  6823. }
  6824. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6825. base.head) {
  6826. if (encoder->base.crtc == &encoder->new_crtc->base)
  6827. continue;
  6828. if (encoder->base.crtc) {
  6829. tmp_crtc = encoder->base.crtc;
  6830. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6831. }
  6832. if (encoder->new_crtc)
  6833. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  6834. }
  6835. /* Check for any pipes that will be fully disabled ... */
  6836. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6837. base.head) {
  6838. bool used = false;
  6839. /* Don't try to disable disabled crtcs. */
  6840. if (!intel_crtc->base.enabled)
  6841. continue;
  6842. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6843. base.head) {
  6844. if (encoder->new_crtc == intel_crtc)
  6845. used = true;
  6846. }
  6847. if (!used)
  6848. *disable_pipes |= 1 << intel_crtc->pipe;
  6849. }
  6850. /* set_mode is also used to update properties on life display pipes. */
  6851. intel_crtc = to_intel_crtc(crtc);
  6852. if (crtc->enabled)
  6853. *prepare_pipes |= 1 << intel_crtc->pipe;
  6854. /*
  6855. * For simplicity do a full modeset on any pipe where the output routing
  6856. * changed. We could be more clever, but that would require us to be
  6857. * more careful with calling the relevant encoder->mode_set functions.
  6858. */
  6859. if (*prepare_pipes)
  6860. *modeset_pipes = *prepare_pipes;
  6861. /* ... and mask these out. */
  6862. *modeset_pipes &= ~(*disable_pipes);
  6863. *prepare_pipes &= ~(*disable_pipes);
  6864. /*
  6865. * HACK: We don't (yet) fully support global modesets. intel_set_config
  6866. * obies this rule, but the modeset restore mode of
  6867. * intel_modeset_setup_hw_state does not.
  6868. */
  6869. *modeset_pipes &= 1 << intel_crtc->pipe;
  6870. *prepare_pipes &= 1 << intel_crtc->pipe;
  6871. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  6872. *modeset_pipes, *prepare_pipes, *disable_pipes);
  6873. }
  6874. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  6875. {
  6876. struct drm_encoder *encoder;
  6877. struct drm_device *dev = crtc->dev;
  6878. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  6879. if (encoder->crtc == crtc)
  6880. return true;
  6881. return false;
  6882. }
  6883. static void
  6884. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  6885. {
  6886. struct intel_encoder *intel_encoder;
  6887. struct intel_crtc *intel_crtc;
  6888. struct drm_connector *connector;
  6889. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  6890. base.head) {
  6891. if (!intel_encoder->base.crtc)
  6892. continue;
  6893. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  6894. if (prepare_pipes & (1 << intel_crtc->pipe))
  6895. intel_encoder->connectors_active = false;
  6896. }
  6897. intel_modeset_commit_output_state(dev);
  6898. /* Update computed state. */
  6899. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6900. base.head) {
  6901. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  6902. }
  6903. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6904. if (!connector->encoder || !connector->encoder->crtc)
  6905. continue;
  6906. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  6907. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  6908. struct drm_property *dpms_property =
  6909. dev->mode_config.dpms_property;
  6910. connector->dpms = DRM_MODE_DPMS_ON;
  6911. drm_object_property_set_value(&connector->base,
  6912. dpms_property,
  6913. DRM_MODE_DPMS_ON);
  6914. intel_encoder = to_intel_encoder(connector->encoder);
  6915. intel_encoder->connectors_active = true;
  6916. }
  6917. }
  6918. }
  6919. static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
  6920. struct intel_crtc_config *new)
  6921. {
  6922. int clock1, clock2, diff;
  6923. clock1 = cur->adjusted_mode.clock;
  6924. clock2 = new->adjusted_mode.clock;
  6925. if (clock1 == clock2)
  6926. return true;
  6927. if (!clock1 || !clock2)
  6928. return false;
  6929. diff = abs(clock1 - clock2);
  6930. if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
  6931. return true;
  6932. return false;
  6933. }
  6934. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  6935. list_for_each_entry((intel_crtc), \
  6936. &(dev)->mode_config.crtc_list, \
  6937. base.head) \
  6938. if (mask & (1 <<(intel_crtc)->pipe))
  6939. static bool
  6940. intel_pipe_config_compare(struct drm_device *dev,
  6941. struct intel_crtc_config *current_config,
  6942. struct intel_crtc_config *pipe_config)
  6943. {
  6944. #define PIPE_CONF_CHECK_X(name) \
  6945. if (current_config->name != pipe_config->name) { \
  6946. DRM_ERROR("mismatch in " #name " " \
  6947. "(expected 0x%08x, found 0x%08x)\n", \
  6948. current_config->name, \
  6949. pipe_config->name); \
  6950. return false; \
  6951. }
  6952. #define PIPE_CONF_CHECK_I(name) \
  6953. if (current_config->name != pipe_config->name) { \
  6954. DRM_ERROR("mismatch in " #name " " \
  6955. "(expected %i, found %i)\n", \
  6956. current_config->name, \
  6957. pipe_config->name); \
  6958. return false; \
  6959. }
  6960. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  6961. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  6962. DRM_ERROR("mismatch in " #name "(" #mask ") " \
  6963. "(expected %i, found %i)\n", \
  6964. current_config->name & (mask), \
  6965. pipe_config->name & (mask)); \
  6966. return false; \
  6967. }
  6968. #define PIPE_CONF_QUIRK(quirk) \
  6969. ((current_config->quirks | pipe_config->quirks) & (quirk))
  6970. PIPE_CONF_CHECK_I(cpu_transcoder);
  6971. PIPE_CONF_CHECK_I(has_pch_encoder);
  6972. PIPE_CONF_CHECK_I(fdi_lanes);
  6973. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  6974. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  6975. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  6976. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  6977. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  6978. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  6979. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  6980. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  6981. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  6982. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  6983. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  6984. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  6985. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  6986. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  6987. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  6988. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  6989. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  6990. PIPE_CONF_CHECK_I(pixel_multiplier);
  6991. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6992. DRM_MODE_FLAG_INTERLACE);
  6993. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  6994. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6995. DRM_MODE_FLAG_PHSYNC);
  6996. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6997. DRM_MODE_FLAG_NHSYNC);
  6998. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6999. DRM_MODE_FLAG_PVSYNC);
  7000. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7001. DRM_MODE_FLAG_NVSYNC);
  7002. }
  7003. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  7004. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  7005. PIPE_CONF_CHECK_I(gmch_pfit.control);
  7006. /* pfit ratios are autocomputed by the hw on gen4+ */
  7007. if (INTEL_INFO(dev)->gen < 4)
  7008. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  7009. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  7010. PIPE_CONF_CHECK_I(pch_pfit.pos);
  7011. PIPE_CONF_CHECK_I(pch_pfit.size);
  7012. PIPE_CONF_CHECK_I(ips_enabled);
  7013. PIPE_CONF_CHECK_I(shared_dpll);
  7014. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  7015. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  7016. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  7017. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  7018. #undef PIPE_CONF_CHECK_X
  7019. #undef PIPE_CONF_CHECK_I
  7020. #undef PIPE_CONF_CHECK_FLAGS
  7021. #undef PIPE_CONF_QUIRK
  7022. if (!IS_HASWELL(dev)) {
  7023. if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
  7024. DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
  7025. current_config->adjusted_mode.clock,
  7026. pipe_config->adjusted_mode.clock);
  7027. return false;
  7028. }
  7029. }
  7030. return true;
  7031. }
  7032. static void
  7033. check_connector_state(struct drm_device *dev)
  7034. {
  7035. struct intel_connector *connector;
  7036. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7037. base.head) {
  7038. /* This also checks the encoder/connector hw state with the
  7039. * ->get_hw_state callbacks. */
  7040. intel_connector_check_state(connector);
  7041. WARN(&connector->new_encoder->base != connector->base.encoder,
  7042. "connector's staged encoder doesn't match current encoder\n");
  7043. }
  7044. }
  7045. static void
  7046. check_encoder_state(struct drm_device *dev)
  7047. {
  7048. struct intel_encoder *encoder;
  7049. struct intel_connector *connector;
  7050. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7051. base.head) {
  7052. bool enabled = false;
  7053. bool active = false;
  7054. enum pipe pipe, tracked_pipe;
  7055. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  7056. encoder->base.base.id,
  7057. drm_get_encoder_name(&encoder->base));
  7058. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  7059. "encoder's stage crtc doesn't match current crtc\n");
  7060. WARN(encoder->connectors_active && !encoder->base.crtc,
  7061. "encoder's active_connectors set, but no crtc\n");
  7062. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7063. base.head) {
  7064. if (connector->base.encoder != &encoder->base)
  7065. continue;
  7066. enabled = true;
  7067. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  7068. active = true;
  7069. }
  7070. WARN(!!encoder->base.crtc != enabled,
  7071. "encoder's enabled state mismatch "
  7072. "(expected %i, found %i)\n",
  7073. !!encoder->base.crtc, enabled);
  7074. WARN(active && !encoder->base.crtc,
  7075. "active encoder with no crtc\n");
  7076. WARN(encoder->connectors_active != active,
  7077. "encoder's computed active state doesn't match tracked active state "
  7078. "(expected %i, found %i)\n", active, encoder->connectors_active);
  7079. active = encoder->get_hw_state(encoder, &pipe);
  7080. WARN(active != encoder->connectors_active,
  7081. "encoder's hw state doesn't match sw tracking "
  7082. "(expected %i, found %i)\n",
  7083. encoder->connectors_active, active);
  7084. if (!encoder->base.crtc)
  7085. continue;
  7086. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  7087. WARN(active && pipe != tracked_pipe,
  7088. "active encoder's pipe doesn't match"
  7089. "(expected %i, found %i)\n",
  7090. tracked_pipe, pipe);
  7091. }
  7092. }
  7093. static void
  7094. check_crtc_state(struct drm_device *dev)
  7095. {
  7096. drm_i915_private_t *dev_priv = dev->dev_private;
  7097. struct intel_crtc *crtc;
  7098. struct intel_encoder *encoder;
  7099. struct intel_crtc_config pipe_config;
  7100. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7101. base.head) {
  7102. bool enabled = false;
  7103. bool active = false;
  7104. memset(&pipe_config, 0, sizeof(pipe_config));
  7105. DRM_DEBUG_KMS("[CRTC:%d]\n",
  7106. crtc->base.base.id);
  7107. WARN(crtc->active && !crtc->base.enabled,
  7108. "active crtc, but not enabled in sw tracking\n");
  7109. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7110. base.head) {
  7111. if (encoder->base.crtc != &crtc->base)
  7112. continue;
  7113. enabled = true;
  7114. if (encoder->connectors_active)
  7115. active = true;
  7116. }
  7117. WARN(active != crtc->active,
  7118. "crtc's computed active state doesn't match tracked active state "
  7119. "(expected %i, found %i)\n", active, crtc->active);
  7120. WARN(enabled != crtc->base.enabled,
  7121. "crtc's computed enabled state doesn't match tracked enabled state "
  7122. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  7123. active = dev_priv->display.get_pipe_config(crtc,
  7124. &pipe_config);
  7125. /* hw state is inconsistent with the pipe A quirk */
  7126. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  7127. active = crtc->active;
  7128. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7129. base.head) {
  7130. if (encoder->base.crtc != &crtc->base)
  7131. continue;
  7132. if (encoder->get_config)
  7133. encoder->get_config(encoder, &pipe_config);
  7134. }
  7135. if (dev_priv->display.get_clock)
  7136. dev_priv->display.get_clock(crtc, &pipe_config);
  7137. WARN(crtc->active != active,
  7138. "crtc active state doesn't match with hw state "
  7139. "(expected %i, found %i)\n", crtc->active, active);
  7140. if (active &&
  7141. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  7142. WARN(1, "pipe state doesn't match!\n");
  7143. intel_dump_pipe_config(crtc, &pipe_config,
  7144. "[hw state]");
  7145. intel_dump_pipe_config(crtc, &crtc->config,
  7146. "[sw state]");
  7147. }
  7148. }
  7149. }
  7150. static void
  7151. check_shared_dpll_state(struct drm_device *dev)
  7152. {
  7153. drm_i915_private_t *dev_priv = dev->dev_private;
  7154. struct intel_crtc *crtc;
  7155. struct intel_dpll_hw_state dpll_hw_state;
  7156. int i;
  7157. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7158. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  7159. int enabled_crtcs = 0, active_crtcs = 0;
  7160. bool active;
  7161. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  7162. DRM_DEBUG_KMS("%s\n", pll->name);
  7163. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  7164. WARN(pll->active > pll->refcount,
  7165. "more active pll users than references: %i vs %i\n",
  7166. pll->active, pll->refcount);
  7167. WARN(pll->active && !pll->on,
  7168. "pll in active use but not on in sw tracking\n");
  7169. WARN(pll->on && !pll->active,
  7170. "pll in on but not on in use in sw tracking\n");
  7171. WARN(pll->on != active,
  7172. "pll on state mismatch (expected %i, found %i)\n",
  7173. pll->on, active);
  7174. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7175. base.head) {
  7176. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  7177. enabled_crtcs++;
  7178. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  7179. active_crtcs++;
  7180. }
  7181. WARN(pll->active != active_crtcs,
  7182. "pll active crtcs mismatch (expected %i, found %i)\n",
  7183. pll->active, active_crtcs);
  7184. WARN(pll->refcount != enabled_crtcs,
  7185. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  7186. pll->refcount, enabled_crtcs);
  7187. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  7188. sizeof(dpll_hw_state)),
  7189. "pll hw state mismatch\n");
  7190. }
  7191. }
  7192. void
  7193. intel_modeset_check_state(struct drm_device *dev)
  7194. {
  7195. check_connector_state(dev);
  7196. check_encoder_state(dev);
  7197. check_crtc_state(dev);
  7198. check_shared_dpll_state(dev);
  7199. }
  7200. static int __intel_set_mode(struct drm_crtc *crtc,
  7201. struct drm_display_mode *mode,
  7202. int x, int y, struct drm_framebuffer *fb)
  7203. {
  7204. struct drm_device *dev = crtc->dev;
  7205. drm_i915_private_t *dev_priv = dev->dev_private;
  7206. struct drm_display_mode *saved_mode, *saved_hwmode;
  7207. struct intel_crtc_config *pipe_config = NULL;
  7208. struct intel_crtc *intel_crtc;
  7209. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  7210. int ret = 0;
  7211. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  7212. if (!saved_mode)
  7213. return -ENOMEM;
  7214. saved_hwmode = saved_mode + 1;
  7215. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  7216. &prepare_pipes, &disable_pipes);
  7217. *saved_hwmode = crtc->hwmode;
  7218. *saved_mode = crtc->mode;
  7219. /* Hack: Because we don't (yet) support global modeset on multiple
  7220. * crtcs, we don't keep track of the new mode for more than one crtc.
  7221. * Hence simply check whether any bit is set in modeset_pipes in all the
  7222. * pieces of code that are not yet converted to deal with mutliple crtcs
  7223. * changing their mode at the same time. */
  7224. if (modeset_pipes) {
  7225. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  7226. if (IS_ERR(pipe_config)) {
  7227. ret = PTR_ERR(pipe_config);
  7228. pipe_config = NULL;
  7229. goto out;
  7230. }
  7231. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  7232. "[modeset]");
  7233. }
  7234. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  7235. intel_crtc_disable(&intel_crtc->base);
  7236. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  7237. if (intel_crtc->base.enabled)
  7238. dev_priv->display.crtc_disable(&intel_crtc->base);
  7239. }
  7240. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  7241. * to set it here already despite that we pass it down the callchain.
  7242. */
  7243. if (modeset_pipes) {
  7244. crtc->mode = *mode;
  7245. /* mode_set/enable/disable functions rely on a correct pipe
  7246. * config. */
  7247. to_intel_crtc(crtc)->config = *pipe_config;
  7248. }
  7249. /* Only after disabling all output pipelines that will be changed can we
  7250. * update the the output configuration. */
  7251. intel_modeset_update_state(dev, prepare_pipes);
  7252. if (dev_priv->display.modeset_global_resources)
  7253. dev_priv->display.modeset_global_resources(dev);
  7254. /* Set up the DPLL and any encoders state that needs to adjust or depend
  7255. * on the DPLL.
  7256. */
  7257. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7258. ret = intel_crtc_mode_set(&intel_crtc->base,
  7259. x, y, fb);
  7260. if (ret)
  7261. goto done;
  7262. }
  7263. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7264. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7265. dev_priv->display.crtc_enable(&intel_crtc->base);
  7266. if (modeset_pipes) {
  7267. /* Store real post-adjustment hardware mode. */
  7268. crtc->hwmode = pipe_config->adjusted_mode;
  7269. /* Calculate and store various constants which
  7270. * are later needed by vblank and swap-completion
  7271. * timestamping. They are derived from true hwmode.
  7272. */
  7273. drm_calc_timestamping_constants(crtc);
  7274. }
  7275. /* FIXME: add subpixel order */
  7276. done:
  7277. if (ret && crtc->enabled) {
  7278. crtc->hwmode = *saved_hwmode;
  7279. crtc->mode = *saved_mode;
  7280. }
  7281. out:
  7282. kfree(pipe_config);
  7283. kfree(saved_mode);
  7284. return ret;
  7285. }
  7286. static int intel_set_mode(struct drm_crtc *crtc,
  7287. struct drm_display_mode *mode,
  7288. int x, int y, struct drm_framebuffer *fb)
  7289. {
  7290. int ret;
  7291. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7292. if (ret == 0)
  7293. intel_modeset_check_state(crtc->dev);
  7294. return ret;
  7295. }
  7296. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7297. {
  7298. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7299. }
  7300. #undef for_each_intel_crtc_masked
  7301. static void intel_set_config_free(struct intel_set_config *config)
  7302. {
  7303. if (!config)
  7304. return;
  7305. kfree(config->save_connector_encoders);
  7306. kfree(config->save_encoder_crtcs);
  7307. kfree(config);
  7308. }
  7309. static int intel_set_config_save_state(struct drm_device *dev,
  7310. struct intel_set_config *config)
  7311. {
  7312. struct drm_encoder *encoder;
  7313. struct drm_connector *connector;
  7314. int count;
  7315. config->save_encoder_crtcs =
  7316. kcalloc(dev->mode_config.num_encoder,
  7317. sizeof(struct drm_crtc *), GFP_KERNEL);
  7318. if (!config->save_encoder_crtcs)
  7319. return -ENOMEM;
  7320. config->save_connector_encoders =
  7321. kcalloc(dev->mode_config.num_connector,
  7322. sizeof(struct drm_encoder *), GFP_KERNEL);
  7323. if (!config->save_connector_encoders)
  7324. return -ENOMEM;
  7325. /* Copy data. Note that driver private data is not affected.
  7326. * Should anything bad happen only the expected state is
  7327. * restored, not the drivers personal bookkeeping.
  7328. */
  7329. count = 0;
  7330. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7331. config->save_encoder_crtcs[count++] = encoder->crtc;
  7332. }
  7333. count = 0;
  7334. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7335. config->save_connector_encoders[count++] = connector->encoder;
  7336. }
  7337. return 0;
  7338. }
  7339. static void intel_set_config_restore_state(struct drm_device *dev,
  7340. struct intel_set_config *config)
  7341. {
  7342. struct intel_encoder *encoder;
  7343. struct intel_connector *connector;
  7344. int count;
  7345. count = 0;
  7346. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7347. encoder->new_crtc =
  7348. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7349. }
  7350. count = 0;
  7351. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7352. connector->new_encoder =
  7353. to_intel_encoder(config->save_connector_encoders[count++]);
  7354. }
  7355. }
  7356. static bool
  7357. is_crtc_connector_off(struct drm_mode_set *set)
  7358. {
  7359. int i;
  7360. if (set->num_connectors == 0)
  7361. return false;
  7362. if (WARN_ON(set->connectors == NULL))
  7363. return false;
  7364. for (i = 0; i < set->num_connectors; i++)
  7365. if (set->connectors[i]->encoder &&
  7366. set->connectors[i]->encoder->crtc == set->crtc &&
  7367. set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
  7368. return true;
  7369. return false;
  7370. }
  7371. static void
  7372. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7373. struct intel_set_config *config)
  7374. {
  7375. /* We should be able to check here if the fb has the same properties
  7376. * and then just flip_or_move it */
  7377. if (is_crtc_connector_off(set)) {
  7378. config->mode_changed = true;
  7379. } else if (set->crtc->fb != set->fb) {
  7380. /* If we have no fb then treat it as a full mode set */
  7381. if (set->crtc->fb == NULL) {
  7382. struct intel_crtc *intel_crtc =
  7383. to_intel_crtc(set->crtc);
  7384. if (intel_crtc->active && i915_fastboot) {
  7385. DRM_DEBUG_KMS("crtc has no fb, will flip\n");
  7386. config->fb_changed = true;
  7387. } else {
  7388. DRM_DEBUG_KMS("inactive crtc, full mode set\n");
  7389. config->mode_changed = true;
  7390. }
  7391. } else if (set->fb == NULL) {
  7392. config->mode_changed = true;
  7393. } else if (set->fb->pixel_format !=
  7394. set->crtc->fb->pixel_format) {
  7395. config->mode_changed = true;
  7396. } else {
  7397. config->fb_changed = true;
  7398. }
  7399. }
  7400. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7401. config->fb_changed = true;
  7402. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7403. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7404. drm_mode_debug_printmodeline(&set->crtc->mode);
  7405. drm_mode_debug_printmodeline(set->mode);
  7406. config->mode_changed = true;
  7407. }
  7408. DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
  7409. set->crtc->base.id, config->mode_changed, config->fb_changed);
  7410. }
  7411. static int
  7412. intel_modeset_stage_output_state(struct drm_device *dev,
  7413. struct drm_mode_set *set,
  7414. struct intel_set_config *config)
  7415. {
  7416. struct drm_crtc *new_crtc;
  7417. struct intel_connector *connector;
  7418. struct intel_encoder *encoder;
  7419. int ro;
  7420. /* The upper layers ensure that we either disable a crtc or have a list
  7421. * of connectors. For paranoia, double-check this. */
  7422. WARN_ON(!set->fb && (set->num_connectors != 0));
  7423. WARN_ON(set->fb && (set->num_connectors == 0));
  7424. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7425. base.head) {
  7426. /* Otherwise traverse passed in connector list and get encoders
  7427. * for them. */
  7428. for (ro = 0; ro < set->num_connectors; ro++) {
  7429. if (set->connectors[ro] == &connector->base) {
  7430. connector->new_encoder = connector->encoder;
  7431. break;
  7432. }
  7433. }
  7434. /* If we disable the crtc, disable all its connectors. Also, if
  7435. * the connector is on the changing crtc but not on the new
  7436. * connector list, disable it. */
  7437. if ((!set->fb || ro == set->num_connectors) &&
  7438. connector->base.encoder &&
  7439. connector->base.encoder->crtc == set->crtc) {
  7440. connector->new_encoder = NULL;
  7441. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7442. connector->base.base.id,
  7443. drm_get_connector_name(&connector->base));
  7444. }
  7445. if (&connector->new_encoder->base != connector->base.encoder) {
  7446. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7447. config->mode_changed = true;
  7448. }
  7449. }
  7450. /* connector->new_encoder is now updated for all connectors. */
  7451. /* Update crtc of enabled connectors. */
  7452. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7453. base.head) {
  7454. if (!connector->new_encoder)
  7455. continue;
  7456. new_crtc = connector->new_encoder->base.crtc;
  7457. for (ro = 0; ro < set->num_connectors; ro++) {
  7458. if (set->connectors[ro] == &connector->base)
  7459. new_crtc = set->crtc;
  7460. }
  7461. /* Make sure the new CRTC will work with the encoder */
  7462. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7463. new_crtc)) {
  7464. return -EINVAL;
  7465. }
  7466. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7467. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7468. connector->base.base.id,
  7469. drm_get_connector_name(&connector->base),
  7470. new_crtc->base.id);
  7471. }
  7472. /* Check for any encoders that needs to be disabled. */
  7473. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7474. base.head) {
  7475. list_for_each_entry(connector,
  7476. &dev->mode_config.connector_list,
  7477. base.head) {
  7478. if (connector->new_encoder == encoder) {
  7479. WARN_ON(!connector->new_encoder->new_crtc);
  7480. goto next_encoder;
  7481. }
  7482. }
  7483. encoder->new_crtc = NULL;
  7484. next_encoder:
  7485. /* Only now check for crtc changes so we don't miss encoders
  7486. * that will be disabled. */
  7487. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7488. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7489. config->mode_changed = true;
  7490. }
  7491. }
  7492. /* Now we've also updated encoder->new_crtc for all encoders. */
  7493. return 0;
  7494. }
  7495. static int intel_crtc_set_config(struct drm_mode_set *set)
  7496. {
  7497. struct drm_device *dev;
  7498. struct drm_mode_set save_set;
  7499. struct intel_set_config *config;
  7500. int ret;
  7501. BUG_ON(!set);
  7502. BUG_ON(!set->crtc);
  7503. BUG_ON(!set->crtc->helper_private);
  7504. /* Enforce sane interface api - has been abused by the fb helper. */
  7505. BUG_ON(!set->mode && set->fb);
  7506. BUG_ON(set->fb && set->num_connectors == 0);
  7507. if (set->fb) {
  7508. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7509. set->crtc->base.id, set->fb->base.id,
  7510. (int)set->num_connectors, set->x, set->y);
  7511. } else {
  7512. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7513. }
  7514. dev = set->crtc->dev;
  7515. ret = -ENOMEM;
  7516. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7517. if (!config)
  7518. goto out_config;
  7519. ret = intel_set_config_save_state(dev, config);
  7520. if (ret)
  7521. goto out_config;
  7522. save_set.crtc = set->crtc;
  7523. save_set.mode = &set->crtc->mode;
  7524. save_set.x = set->crtc->x;
  7525. save_set.y = set->crtc->y;
  7526. save_set.fb = set->crtc->fb;
  7527. /* Compute whether we need a full modeset, only an fb base update or no
  7528. * change at all. In the future we might also check whether only the
  7529. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7530. * such cases. */
  7531. intel_set_config_compute_mode_changes(set, config);
  7532. ret = intel_modeset_stage_output_state(dev, set, config);
  7533. if (ret)
  7534. goto fail;
  7535. if (config->mode_changed) {
  7536. ret = intel_set_mode(set->crtc, set->mode,
  7537. set->x, set->y, set->fb);
  7538. } else if (config->fb_changed) {
  7539. intel_crtc_wait_for_pending_flips(set->crtc);
  7540. ret = intel_pipe_set_base(set->crtc,
  7541. set->x, set->y, set->fb);
  7542. }
  7543. if (ret) {
  7544. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  7545. set->crtc->base.id, ret);
  7546. fail:
  7547. intel_set_config_restore_state(dev, config);
  7548. /* Try to restore the config */
  7549. if (config->mode_changed &&
  7550. intel_set_mode(save_set.crtc, save_set.mode,
  7551. save_set.x, save_set.y, save_set.fb))
  7552. DRM_ERROR("failed to restore config after modeset failure\n");
  7553. }
  7554. out_config:
  7555. intel_set_config_free(config);
  7556. return ret;
  7557. }
  7558. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7559. .cursor_set = intel_crtc_cursor_set,
  7560. .cursor_move = intel_crtc_cursor_move,
  7561. .gamma_set = intel_crtc_gamma_set,
  7562. .set_config = intel_crtc_set_config,
  7563. .destroy = intel_crtc_destroy,
  7564. .page_flip = intel_crtc_page_flip,
  7565. };
  7566. static void intel_cpu_pll_init(struct drm_device *dev)
  7567. {
  7568. if (HAS_DDI(dev))
  7569. intel_ddi_pll_init(dev);
  7570. }
  7571. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  7572. struct intel_shared_dpll *pll,
  7573. struct intel_dpll_hw_state *hw_state)
  7574. {
  7575. uint32_t val;
  7576. val = I915_READ(PCH_DPLL(pll->id));
  7577. hw_state->dpll = val;
  7578. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  7579. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  7580. return val & DPLL_VCO_ENABLE;
  7581. }
  7582. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  7583. struct intel_shared_dpll *pll)
  7584. {
  7585. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  7586. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  7587. }
  7588. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  7589. struct intel_shared_dpll *pll)
  7590. {
  7591. /* PCH refclock must be enabled first */
  7592. assert_pch_refclk_enabled(dev_priv);
  7593. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7594. /* Wait for the clocks to stabilize. */
  7595. POSTING_READ(PCH_DPLL(pll->id));
  7596. udelay(150);
  7597. /* The pixel multiplier can only be updated once the
  7598. * DPLL is enabled and the clocks are stable.
  7599. *
  7600. * So write it again.
  7601. */
  7602. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7603. POSTING_READ(PCH_DPLL(pll->id));
  7604. udelay(200);
  7605. }
  7606. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  7607. struct intel_shared_dpll *pll)
  7608. {
  7609. struct drm_device *dev = dev_priv->dev;
  7610. struct intel_crtc *crtc;
  7611. /* Make sure no transcoder isn't still depending on us. */
  7612. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  7613. if (intel_crtc_to_shared_dpll(crtc) == pll)
  7614. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  7615. }
  7616. I915_WRITE(PCH_DPLL(pll->id), 0);
  7617. POSTING_READ(PCH_DPLL(pll->id));
  7618. udelay(200);
  7619. }
  7620. static char *ibx_pch_dpll_names[] = {
  7621. "PCH DPLL A",
  7622. "PCH DPLL B",
  7623. };
  7624. static void ibx_pch_dpll_init(struct drm_device *dev)
  7625. {
  7626. struct drm_i915_private *dev_priv = dev->dev_private;
  7627. int i;
  7628. dev_priv->num_shared_dpll = 2;
  7629. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7630. dev_priv->shared_dplls[i].id = i;
  7631. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  7632. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  7633. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  7634. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  7635. dev_priv->shared_dplls[i].get_hw_state =
  7636. ibx_pch_dpll_get_hw_state;
  7637. }
  7638. }
  7639. static void intel_shared_dpll_init(struct drm_device *dev)
  7640. {
  7641. struct drm_i915_private *dev_priv = dev->dev_private;
  7642. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  7643. ibx_pch_dpll_init(dev);
  7644. else
  7645. dev_priv->num_shared_dpll = 0;
  7646. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  7647. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  7648. dev_priv->num_shared_dpll);
  7649. }
  7650. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7651. {
  7652. drm_i915_private_t *dev_priv = dev->dev_private;
  7653. struct intel_crtc *intel_crtc;
  7654. int i;
  7655. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7656. if (intel_crtc == NULL)
  7657. return;
  7658. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7659. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7660. for (i = 0; i < 256; i++) {
  7661. intel_crtc->lut_r[i] = i;
  7662. intel_crtc->lut_g[i] = i;
  7663. intel_crtc->lut_b[i] = i;
  7664. }
  7665. /* Swap pipes & planes for FBC on pre-965 */
  7666. intel_crtc->pipe = pipe;
  7667. intel_crtc->plane = pipe;
  7668. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7669. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7670. intel_crtc->plane = !pipe;
  7671. }
  7672. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7673. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7674. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7675. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7676. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7677. }
  7678. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7679. struct drm_file *file)
  7680. {
  7681. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7682. struct drm_mode_object *drmmode_obj;
  7683. struct intel_crtc *crtc;
  7684. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7685. return -ENODEV;
  7686. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  7687. DRM_MODE_OBJECT_CRTC);
  7688. if (!drmmode_obj) {
  7689. DRM_ERROR("no such CRTC id\n");
  7690. return -EINVAL;
  7691. }
  7692. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  7693. pipe_from_crtc_id->pipe = crtc->pipe;
  7694. return 0;
  7695. }
  7696. static int intel_encoder_clones(struct intel_encoder *encoder)
  7697. {
  7698. struct drm_device *dev = encoder->base.dev;
  7699. struct intel_encoder *source_encoder;
  7700. int index_mask = 0;
  7701. int entry = 0;
  7702. list_for_each_entry(source_encoder,
  7703. &dev->mode_config.encoder_list, base.head) {
  7704. if (encoder == source_encoder)
  7705. index_mask |= (1 << entry);
  7706. /* Intel hw has only one MUX where enocoders could be cloned. */
  7707. if (encoder->cloneable && source_encoder->cloneable)
  7708. index_mask |= (1 << entry);
  7709. entry++;
  7710. }
  7711. return index_mask;
  7712. }
  7713. static bool has_edp_a(struct drm_device *dev)
  7714. {
  7715. struct drm_i915_private *dev_priv = dev->dev_private;
  7716. if (!IS_MOBILE(dev))
  7717. return false;
  7718. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  7719. return false;
  7720. if (IS_GEN5(dev) &&
  7721. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  7722. return false;
  7723. return true;
  7724. }
  7725. static void intel_setup_outputs(struct drm_device *dev)
  7726. {
  7727. struct drm_i915_private *dev_priv = dev->dev_private;
  7728. struct intel_encoder *encoder;
  7729. bool dpd_is_edp = false;
  7730. intel_lvds_init(dev);
  7731. if (!IS_ULT(dev))
  7732. intel_crt_init(dev);
  7733. if (HAS_DDI(dev)) {
  7734. int found;
  7735. /* Haswell uses DDI functions to detect digital outputs */
  7736. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  7737. /* DDI A only supports eDP */
  7738. if (found)
  7739. intel_ddi_init(dev, PORT_A);
  7740. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  7741. * register */
  7742. found = I915_READ(SFUSE_STRAP);
  7743. if (found & SFUSE_STRAP_DDIB_DETECTED)
  7744. intel_ddi_init(dev, PORT_B);
  7745. if (found & SFUSE_STRAP_DDIC_DETECTED)
  7746. intel_ddi_init(dev, PORT_C);
  7747. if (found & SFUSE_STRAP_DDID_DETECTED)
  7748. intel_ddi_init(dev, PORT_D);
  7749. } else if (HAS_PCH_SPLIT(dev)) {
  7750. int found;
  7751. dpd_is_edp = intel_dpd_is_edp(dev);
  7752. if (has_edp_a(dev))
  7753. intel_dp_init(dev, DP_A, PORT_A);
  7754. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  7755. /* PCH SDVOB multiplex with HDMIB */
  7756. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  7757. if (!found)
  7758. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  7759. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  7760. intel_dp_init(dev, PCH_DP_B, PORT_B);
  7761. }
  7762. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  7763. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  7764. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  7765. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  7766. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  7767. intel_dp_init(dev, PCH_DP_C, PORT_C);
  7768. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  7769. intel_dp_init(dev, PCH_DP_D, PORT_D);
  7770. } else if (IS_VALLEYVIEW(dev)) {
  7771. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  7772. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
  7773. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
  7774. PORT_C);
  7775. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  7776. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
  7777. PORT_C);
  7778. }
  7779. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  7780. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  7781. PORT_B);
  7782. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  7783. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  7784. }
  7785. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  7786. bool found = false;
  7787. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7788. DRM_DEBUG_KMS("probing SDVOB\n");
  7789. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  7790. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  7791. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  7792. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  7793. }
  7794. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  7795. intel_dp_init(dev, DP_B, PORT_B);
  7796. }
  7797. /* Before G4X SDVOC doesn't have its own detect register */
  7798. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7799. DRM_DEBUG_KMS("probing SDVOC\n");
  7800. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  7801. }
  7802. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  7803. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  7804. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  7805. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  7806. }
  7807. if (SUPPORTS_INTEGRATED_DP(dev))
  7808. intel_dp_init(dev, DP_C, PORT_C);
  7809. }
  7810. if (SUPPORTS_INTEGRATED_DP(dev) &&
  7811. (I915_READ(DP_D) & DP_DETECTED))
  7812. intel_dp_init(dev, DP_D, PORT_D);
  7813. } else if (IS_GEN2(dev))
  7814. intel_dvo_init(dev);
  7815. if (SUPPORTS_TV(dev))
  7816. intel_tv_init(dev);
  7817. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7818. encoder->base.possible_crtcs = encoder->crtc_mask;
  7819. encoder->base.possible_clones =
  7820. intel_encoder_clones(encoder);
  7821. }
  7822. intel_init_pch_refclk(dev);
  7823. drm_helper_move_panel_connectors_to_head(dev);
  7824. }
  7825. void intel_framebuffer_fini(struct intel_framebuffer *fb)
  7826. {
  7827. drm_framebuffer_cleanup(&fb->base);
  7828. drm_gem_object_unreference_unlocked(&fb->obj->base);
  7829. }
  7830. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  7831. {
  7832. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7833. intel_framebuffer_fini(intel_fb);
  7834. kfree(intel_fb);
  7835. }
  7836. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  7837. struct drm_file *file,
  7838. unsigned int *handle)
  7839. {
  7840. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7841. struct drm_i915_gem_object *obj = intel_fb->obj;
  7842. return drm_gem_handle_create(file, &obj->base, handle);
  7843. }
  7844. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  7845. .destroy = intel_user_framebuffer_destroy,
  7846. .create_handle = intel_user_framebuffer_create_handle,
  7847. };
  7848. int intel_framebuffer_init(struct drm_device *dev,
  7849. struct intel_framebuffer *intel_fb,
  7850. struct drm_mode_fb_cmd2 *mode_cmd,
  7851. struct drm_i915_gem_object *obj)
  7852. {
  7853. int pitch_limit;
  7854. int ret;
  7855. if (obj->tiling_mode == I915_TILING_Y) {
  7856. DRM_DEBUG("hardware does not support tiling Y\n");
  7857. return -EINVAL;
  7858. }
  7859. if (mode_cmd->pitches[0] & 63) {
  7860. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  7861. mode_cmd->pitches[0]);
  7862. return -EINVAL;
  7863. }
  7864. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  7865. pitch_limit = 32*1024;
  7866. } else if (INTEL_INFO(dev)->gen >= 4) {
  7867. if (obj->tiling_mode)
  7868. pitch_limit = 16*1024;
  7869. else
  7870. pitch_limit = 32*1024;
  7871. } else if (INTEL_INFO(dev)->gen >= 3) {
  7872. if (obj->tiling_mode)
  7873. pitch_limit = 8*1024;
  7874. else
  7875. pitch_limit = 16*1024;
  7876. } else
  7877. /* XXX DSPC is limited to 4k tiled */
  7878. pitch_limit = 8*1024;
  7879. if (mode_cmd->pitches[0] > pitch_limit) {
  7880. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  7881. obj->tiling_mode ? "tiled" : "linear",
  7882. mode_cmd->pitches[0], pitch_limit);
  7883. return -EINVAL;
  7884. }
  7885. if (obj->tiling_mode != I915_TILING_NONE &&
  7886. mode_cmd->pitches[0] != obj->stride) {
  7887. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  7888. mode_cmd->pitches[0], obj->stride);
  7889. return -EINVAL;
  7890. }
  7891. /* Reject formats not supported by any plane early. */
  7892. switch (mode_cmd->pixel_format) {
  7893. case DRM_FORMAT_C8:
  7894. case DRM_FORMAT_RGB565:
  7895. case DRM_FORMAT_XRGB8888:
  7896. case DRM_FORMAT_ARGB8888:
  7897. break;
  7898. case DRM_FORMAT_XRGB1555:
  7899. case DRM_FORMAT_ARGB1555:
  7900. if (INTEL_INFO(dev)->gen > 3) {
  7901. DRM_DEBUG("unsupported pixel format: %s\n",
  7902. drm_get_format_name(mode_cmd->pixel_format));
  7903. return -EINVAL;
  7904. }
  7905. break;
  7906. case DRM_FORMAT_XBGR8888:
  7907. case DRM_FORMAT_ABGR8888:
  7908. case DRM_FORMAT_XRGB2101010:
  7909. case DRM_FORMAT_ARGB2101010:
  7910. case DRM_FORMAT_XBGR2101010:
  7911. case DRM_FORMAT_ABGR2101010:
  7912. if (INTEL_INFO(dev)->gen < 4) {
  7913. DRM_DEBUG("unsupported pixel format: %s\n",
  7914. drm_get_format_name(mode_cmd->pixel_format));
  7915. return -EINVAL;
  7916. }
  7917. break;
  7918. case DRM_FORMAT_YUYV:
  7919. case DRM_FORMAT_UYVY:
  7920. case DRM_FORMAT_YVYU:
  7921. case DRM_FORMAT_VYUY:
  7922. if (INTEL_INFO(dev)->gen < 5) {
  7923. DRM_DEBUG("unsupported pixel format: %s\n",
  7924. drm_get_format_name(mode_cmd->pixel_format));
  7925. return -EINVAL;
  7926. }
  7927. break;
  7928. default:
  7929. DRM_DEBUG("unsupported pixel format: %s\n",
  7930. drm_get_format_name(mode_cmd->pixel_format));
  7931. return -EINVAL;
  7932. }
  7933. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  7934. if (mode_cmd->offsets[0] != 0)
  7935. return -EINVAL;
  7936. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  7937. intel_fb->obj = obj;
  7938. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  7939. if (ret) {
  7940. DRM_ERROR("framebuffer init failed %d\n", ret);
  7941. return ret;
  7942. }
  7943. return 0;
  7944. }
  7945. static struct drm_framebuffer *
  7946. intel_user_framebuffer_create(struct drm_device *dev,
  7947. struct drm_file *filp,
  7948. struct drm_mode_fb_cmd2 *mode_cmd)
  7949. {
  7950. struct drm_i915_gem_object *obj;
  7951. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  7952. mode_cmd->handles[0]));
  7953. if (&obj->base == NULL)
  7954. return ERR_PTR(-ENOENT);
  7955. return intel_framebuffer_create(dev, mode_cmd, obj);
  7956. }
  7957. static const struct drm_mode_config_funcs intel_mode_funcs = {
  7958. .fb_create = intel_user_framebuffer_create,
  7959. .output_poll_changed = intel_fb_output_poll_changed,
  7960. };
  7961. /* Set up chip specific display functions */
  7962. static void intel_init_display(struct drm_device *dev)
  7963. {
  7964. struct drm_i915_private *dev_priv = dev->dev_private;
  7965. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  7966. dev_priv->display.find_dpll = g4x_find_best_dpll;
  7967. else if (IS_VALLEYVIEW(dev))
  7968. dev_priv->display.find_dpll = vlv_find_best_dpll;
  7969. else if (IS_PINEVIEW(dev))
  7970. dev_priv->display.find_dpll = pnv_find_best_dpll;
  7971. else
  7972. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  7973. if (HAS_DDI(dev)) {
  7974. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  7975. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  7976. dev_priv->display.crtc_enable = haswell_crtc_enable;
  7977. dev_priv->display.crtc_disable = haswell_crtc_disable;
  7978. dev_priv->display.off = haswell_crtc_off;
  7979. dev_priv->display.update_plane = ironlake_update_plane;
  7980. } else if (HAS_PCH_SPLIT(dev)) {
  7981. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  7982. dev_priv->display.get_clock = ironlake_crtc_clock_get;
  7983. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7984. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  7985. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  7986. dev_priv->display.off = ironlake_crtc_off;
  7987. dev_priv->display.update_plane = ironlake_update_plane;
  7988. } else if (IS_VALLEYVIEW(dev)) {
  7989. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7990. dev_priv->display.get_clock = i9xx_crtc_clock_get;
  7991. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7992. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  7993. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7994. dev_priv->display.off = i9xx_crtc_off;
  7995. dev_priv->display.update_plane = i9xx_update_plane;
  7996. } else {
  7997. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7998. dev_priv->display.get_clock = i9xx_crtc_clock_get;
  7999. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8000. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  8001. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8002. dev_priv->display.off = i9xx_crtc_off;
  8003. dev_priv->display.update_plane = i9xx_update_plane;
  8004. }
  8005. /* Returns the core display clock speed */
  8006. if (IS_VALLEYVIEW(dev))
  8007. dev_priv->display.get_display_clock_speed =
  8008. valleyview_get_display_clock_speed;
  8009. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  8010. dev_priv->display.get_display_clock_speed =
  8011. i945_get_display_clock_speed;
  8012. else if (IS_I915G(dev))
  8013. dev_priv->display.get_display_clock_speed =
  8014. i915_get_display_clock_speed;
  8015. else if (IS_I945GM(dev) || IS_845G(dev))
  8016. dev_priv->display.get_display_clock_speed =
  8017. i9xx_misc_get_display_clock_speed;
  8018. else if (IS_PINEVIEW(dev))
  8019. dev_priv->display.get_display_clock_speed =
  8020. pnv_get_display_clock_speed;
  8021. else if (IS_I915GM(dev))
  8022. dev_priv->display.get_display_clock_speed =
  8023. i915gm_get_display_clock_speed;
  8024. else if (IS_I865G(dev))
  8025. dev_priv->display.get_display_clock_speed =
  8026. i865_get_display_clock_speed;
  8027. else if (IS_I85X(dev))
  8028. dev_priv->display.get_display_clock_speed =
  8029. i855_get_display_clock_speed;
  8030. else /* 852, 830 */
  8031. dev_priv->display.get_display_clock_speed =
  8032. i830_get_display_clock_speed;
  8033. if (HAS_PCH_SPLIT(dev)) {
  8034. if (IS_GEN5(dev)) {
  8035. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  8036. dev_priv->display.write_eld = ironlake_write_eld;
  8037. } else if (IS_GEN6(dev)) {
  8038. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  8039. dev_priv->display.write_eld = ironlake_write_eld;
  8040. } else if (IS_IVYBRIDGE(dev)) {
  8041. /* FIXME: detect B0+ stepping and use auto training */
  8042. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  8043. dev_priv->display.write_eld = ironlake_write_eld;
  8044. dev_priv->display.modeset_global_resources =
  8045. ivb_modeset_global_resources;
  8046. } else if (IS_HASWELL(dev)) {
  8047. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  8048. dev_priv->display.write_eld = haswell_write_eld;
  8049. dev_priv->display.modeset_global_resources =
  8050. haswell_modeset_global_resources;
  8051. }
  8052. } else if (IS_G4X(dev)) {
  8053. dev_priv->display.write_eld = g4x_write_eld;
  8054. }
  8055. /* Default just returns -ENODEV to indicate unsupported */
  8056. dev_priv->display.queue_flip = intel_default_queue_flip;
  8057. switch (INTEL_INFO(dev)->gen) {
  8058. case 2:
  8059. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  8060. break;
  8061. case 3:
  8062. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  8063. break;
  8064. case 4:
  8065. case 5:
  8066. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  8067. break;
  8068. case 6:
  8069. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  8070. break;
  8071. case 7:
  8072. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  8073. break;
  8074. }
  8075. }
  8076. /*
  8077. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  8078. * resume, or other times. This quirk makes sure that's the case for
  8079. * affected systems.
  8080. */
  8081. static void quirk_pipea_force(struct drm_device *dev)
  8082. {
  8083. struct drm_i915_private *dev_priv = dev->dev_private;
  8084. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  8085. DRM_INFO("applying pipe a force quirk\n");
  8086. }
  8087. /*
  8088. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  8089. */
  8090. static void quirk_ssc_force_disable(struct drm_device *dev)
  8091. {
  8092. struct drm_i915_private *dev_priv = dev->dev_private;
  8093. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  8094. DRM_INFO("applying lvds SSC disable quirk\n");
  8095. }
  8096. /*
  8097. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  8098. * brightness value
  8099. */
  8100. static void quirk_invert_brightness(struct drm_device *dev)
  8101. {
  8102. struct drm_i915_private *dev_priv = dev->dev_private;
  8103. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  8104. DRM_INFO("applying inverted panel brightness quirk\n");
  8105. }
  8106. /*
  8107. * Some machines (Dell XPS13) suffer broken backlight controls if
  8108. * BLM_PCH_PWM_ENABLE is set.
  8109. */
  8110. static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
  8111. {
  8112. struct drm_i915_private *dev_priv = dev->dev_private;
  8113. dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
  8114. DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
  8115. }
  8116. struct intel_quirk {
  8117. int device;
  8118. int subsystem_vendor;
  8119. int subsystem_device;
  8120. void (*hook)(struct drm_device *dev);
  8121. };
  8122. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  8123. struct intel_dmi_quirk {
  8124. void (*hook)(struct drm_device *dev);
  8125. const struct dmi_system_id (*dmi_id_list)[];
  8126. };
  8127. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  8128. {
  8129. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  8130. return 1;
  8131. }
  8132. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  8133. {
  8134. .dmi_id_list = &(const struct dmi_system_id[]) {
  8135. {
  8136. .callback = intel_dmi_reverse_brightness,
  8137. .ident = "NCR Corporation",
  8138. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  8139. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  8140. },
  8141. },
  8142. { } /* terminating entry */
  8143. },
  8144. .hook = quirk_invert_brightness,
  8145. },
  8146. };
  8147. static struct intel_quirk intel_quirks[] = {
  8148. /* HP Mini needs pipe A force quirk (LP: #322104) */
  8149. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  8150. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  8151. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  8152. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  8153. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  8154. /* 830/845 need to leave pipe A & dpll A up */
  8155. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8156. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8157. /* Lenovo U160 cannot use SSC on LVDS */
  8158. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  8159. /* Sony Vaio Y cannot use SSC on LVDS */
  8160. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  8161. /* Acer Aspire 5734Z must invert backlight brightness */
  8162. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  8163. /* Acer/eMachines G725 */
  8164. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  8165. /* Acer/eMachines e725 */
  8166. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  8167. /* Acer/Packard Bell NCL20 */
  8168. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  8169. /* Acer Aspire 4736Z */
  8170. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  8171. /* Dell XPS13 HD Sandy Bridge */
  8172. { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
  8173. /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
  8174. { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
  8175. };
  8176. static void intel_init_quirks(struct drm_device *dev)
  8177. {
  8178. struct pci_dev *d = dev->pdev;
  8179. int i;
  8180. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  8181. struct intel_quirk *q = &intel_quirks[i];
  8182. if (d->device == q->device &&
  8183. (d->subsystem_vendor == q->subsystem_vendor ||
  8184. q->subsystem_vendor == PCI_ANY_ID) &&
  8185. (d->subsystem_device == q->subsystem_device ||
  8186. q->subsystem_device == PCI_ANY_ID))
  8187. q->hook(dev);
  8188. }
  8189. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  8190. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  8191. intel_dmi_quirks[i].hook(dev);
  8192. }
  8193. }
  8194. /* Disable the VGA plane that we never use */
  8195. static void i915_disable_vga(struct drm_device *dev)
  8196. {
  8197. struct drm_i915_private *dev_priv = dev->dev_private;
  8198. u8 sr1;
  8199. u32 vga_reg = i915_vgacntrl_reg(dev);
  8200. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8201. outb(SR01, VGA_SR_INDEX);
  8202. sr1 = inb(VGA_SR_DATA);
  8203. outb(sr1 | 1<<5, VGA_SR_DATA);
  8204. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8205. udelay(300);
  8206. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  8207. POSTING_READ(vga_reg);
  8208. }
  8209. void intel_modeset_init_hw(struct drm_device *dev)
  8210. {
  8211. intel_init_power_well(dev);
  8212. intel_prepare_ddi(dev);
  8213. intel_init_clock_gating(dev);
  8214. mutex_lock(&dev->struct_mutex);
  8215. intel_enable_gt_powersave(dev);
  8216. mutex_unlock(&dev->struct_mutex);
  8217. }
  8218. void intel_modeset_suspend_hw(struct drm_device *dev)
  8219. {
  8220. intel_suspend_hw(dev);
  8221. }
  8222. void intel_modeset_init(struct drm_device *dev)
  8223. {
  8224. struct drm_i915_private *dev_priv = dev->dev_private;
  8225. int i, j, ret;
  8226. drm_mode_config_init(dev);
  8227. dev->mode_config.min_width = 0;
  8228. dev->mode_config.min_height = 0;
  8229. dev->mode_config.preferred_depth = 24;
  8230. dev->mode_config.prefer_shadow = 1;
  8231. dev->mode_config.funcs = &intel_mode_funcs;
  8232. intel_init_quirks(dev);
  8233. intel_init_pm(dev);
  8234. if (INTEL_INFO(dev)->num_pipes == 0)
  8235. return;
  8236. intel_init_display(dev);
  8237. if (IS_GEN2(dev)) {
  8238. dev->mode_config.max_width = 2048;
  8239. dev->mode_config.max_height = 2048;
  8240. } else if (IS_GEN3(dev)) {
  8241. dev->mode_config.max_width = 4096;
  8242. dev->mode_config.max_height = 4096;
  8243. } else {
  8244. dev->mode_config.max_width = 8192;
  8245. dev->mode_config.max_height = 8192;
  8246. }
  8247. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  8248. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  8249. INTEL_INFO(dev)->num_pipes,
  8250. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  8251. for_each_pipe(i) {
  8252. intel_crtc_init(dev, i);
  8253. for (j = 0; j < dev_priv->num_plane; j++) {
  8254. ret = intel_plane_init(dev, i, j);
  8255. if (ret)
  8256. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  8257. pipe_name(i), sprite_name(i, j), ret);
  8258. }
  8259. }
  8260. intel_cpu_pll_init(dev);
  8261. intel_shared_dpll_init(dev);
  8262. /* Just disable it once at startup */
  8263. i915_disable_vga(dev);
  8264. intel_setup_outputs(dev);
  8265. /* Just in case the BIOS is doing something questionable. */
  8266. intel_disable_fbc(dev);
  8267. }
  8268. static void
  8269. intel_connector_break_all_links(struct intel_connector *connector)
  8270. {
  8271. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8272. connector->base.encoder = NULL;
  8273. connector->encoder->connectors_active = false;
  8274. connector->encoder->base.crtc = NULL;
  8275. }
  8276. static void intel_enable_pipe_a(struct drm_device *dev)
  8277. {
  8278. struct intel_connector *connector;
  8279. struct drm_connector *crt = NULL;
  8280. struct intel_load_detect_pipe load_detect_temp;
  8281. /* We can't just switch on the pipe A, we need to set things up with a
  8282. * proper mode and output configuration. As a gross hack, enable pipe A
  8283. * by enabling the load detect pipe once. */
  8284. list_for_each_entry(connector,
  8285. &dev->mode_config.connector_list,
  8286. base.head) {
  8287. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  8288. crt = &connector->base;
  8289. break;
  8290. }
  8291. }
  8292. if (!crt)
  8293. return;
  8294. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8295. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8296. }
  8297. static bool
  8298. intel_check_plane_mapping(struct intel_crtc *crtc)
  8299. {
  8300. struct drm_device *dev = crtc->base.dev;
  8301. struct drm_i915_private *dev_priv = dev->dev_private;
  8302. u32 reg, val;
  8303. if (INTEL_INFO(dev)->num_pipes == 1)
  8304. return true;
  8305. reg = DSPCNTR(!crtc->plane);
  8306. val = I915_READ(reg);
  8307. if ((val & DISPLAY_PLANE_ENABLE) &&
  8308. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8309. return false;
  8310. return true;
  8311. }
  8312. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8313. {
  8314. struct drm_device *dev = crtc->base.dev;
  8315. struct drm_i915_private *dev_priv = dev->dev_private;
  8316. u32 reg;
  8317. /* Clear any frame start delays used for debugging left by the BIOS */
  8318. reg = PIPECONF(crtc->config.cpu_transcoder);
  8319. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8320. /* We need to sanitize the plane -> pipe mapping first because this will
  8321. * disable the crtc (and hence change the state) if it is wrong. Note
  8322. * that gen4+ has a fixed plane -> pipe mapping. */
  8323. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8324. struct intel_connector *connector;
  8325. bool plane;
  8326. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8327. crtc->base.base.id);
  8328. /* Pipe has the wrong plane attached and the plane is active.
  8329. * Temporarily change the plane mapping and disable everything
  8330. * ... */
  8331. plane = crtc->plane;
  8332. crtc->plane = !plane;
  8333. dev_priv->display.crtc_disable(&crtc->base);
  8334. crtc->plane = plane;
  8335. /* ... and break all links. */
  8336. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8337. base.head) {
  8338. if (connector->encoder->base.crtc != &crtc->base)
  8339. continue;
  8340. intel_connector_break_all_links(connector);
  8341. }
  8342. WARN_ON(crtc->active);
  8343. crtc->base.enabled = false;
  8344. }
  8345. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8346. crtc->pipe == PIPE_A && !crtc->active) {
  8347. /* BIOS forgot to enable pipe A, this mostly happens after
  8348. * resume. Force-enable the pipe to fix this, the update_dpms
  8349. * call below we restore the pipe to the right state, but leave
  8350. * the required bits on. */
  8351. intel_enable_pipe_a(dev);
  8352. }
  8353. /* Adjust the state of the output pipe according to whether we
  8354. * have active connectors/encoders. */
  8355. intel_crtc_update_dpms(&crtc->base);
  8356. if (crtc->active != crtc->base.enabled) {
  8357. struct intel_encoder *encoder;
  8358. /* This can happen either due to bugs in the get_hw_state
  8359. * functions or because the pipe is force-enabled due to the
  8360. * pipe A quirk. */
  8361. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8362. crtc->base.base.id,
  8363. crtc->base.enabled ? "enabled" : "disabled",
  8364. crtc->active ? "enabled" : "disabled");
  8365. crtc->base.enabled = crtc->active;
  8366. /* Because we only establish the connector -> encoder ->
  8367. * crtc links if something is active, this means the
  8368. * crtc is now deactivated. Break the links. connector
  8369. * -> encoder links are only establish when things are
  8370. * actually up, hence no need to break them. */
  8371. WARN_ON(crtc->active);
  8372. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8373. WARN_ON(encoder->connectors_active);
  8374. encoder->base.crtc = NULL;
  8375. }
  8376. }
  8377. }
  8378. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8379. {
  8380. struct intel_connector *connector;
  8381. struct drm_device *dev = encoder->base.dev;
  8382. /* We need to check both for a crtc link (meaning that the
  8383. * encoder is active and trying to read from a pipe) and the
  8384. * pipe itself being active. */
  8385. bool has_active_crtc = encoder->base.crtc &&
  8386. to_intel_crtc(encoder->base.crtc)->active;
  8387. if (encoder->connectors_active && !has_active_crtc) {
  8388. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8389. encoder->base.base.id,
  8390. drm_get_encoder_name(&encoder->base));
  8391. /* Connector is active, but has no active pipe. This is
  8392. * fallout from our resume register restoring. Disable
  8393. * the encoder manually again. */
  8394. if (encoder->base.crtc) {
  8395. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8396. encoder->base.base.id,
  8397. drm_get_encoder_name(&encoder->base));
  8398. encoder->disable(encoder);
  8399. }
  8400. /* Inconsistent output/port/pipe state happens presumably due to
  8401. * a bug in one of the get_hw_state functions. Or someplace else
  8402. * in our code, like the register restore mess on resume. Clamp
  8403. * things to off as a safer default. */
  8404. list_for_each_entry(connector,
  8405. &dev->mode_config.connector_list,
  8406. base.head) {
  8407. if (connector->encoder != encoder)
  8408. continue;
  8409. intel_connector_break_all_links(connector);
  8410. }
  8411. }
  8412. /* Enabled encoders without active connectors will be fixed in
  8413. * the crtc fixup. */
  8414. }
  8415. void i915_redisable_vga(struct drm_device *dev)
  8416. {
  8417. struct drm_i915_private *dev_priv = dev->dev_private;
  8418. u32 vga_reg = i915_vgacntrl_reg(dev);
  8419. /* This function can be called both from intel_modeset_setup_hw_state or
  8420. * at a very early point in our resume sequence, where the power well
  8421. * structures are not yet restored. Since this function is at a very
  8422. * paranoid "someone might have enabled VGA while we were not looking"
  8423. * level, just check if the power well is enabled instead of trying to
  8424. * follow the "don't touch the power well if we don't need it" policy
  8425. * the rest of the driver uses. */
  8426. if (HAS_POWER_WELL(dev) &&
  8427. (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE) == 0)
  8428. return;
  8429. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  8430. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  8431. i915_disable_vga(dev);
  8432. }
  8433. }
  8434. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  8435. {
  8436. struct drm_i915_private *dev_priv = dev->dev_private;
  8437. enum pipe pipe;
  8438. struct intel_crtc *crtc;
  8439. struct intel_encoder *encoder;
  8440. struct intel_connector *connector;
  8441. int i;
  8442. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8443. base.head) {
  8444. memset(&crtc->config, 0, sizeof(crtc->config));
  8445. crtc->active = dev_priv->display.get_pipe_config(crtc,
  8446. &crtc->config);
  8447. crtc->base.enabled = crtc->active;
  8448. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  8449. crtc->base.base.id,
  8450. crtc->active ? "enabled" : "disabled");
  8451. }
  8452. /* FIXME: Smash this into the new shared dpll infrastructure. */
  8453. if (HAS_DDI(dev))
  8454. intel_ddi_setup_hw_pll_state(dev);
  8455. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8456. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8457. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  8458. pll->active = 0;
  8459. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8460. base.head) {
  8461. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  8462. pll->active++;
  8463. }
  8464. pll->refcount = pll->active;
  8465. DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
  8466. pll->name, pll->refcount, pll->on);
  8467. }
  8468. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8469. base.head) {
  8470. pipe = 0;
  8471. if (encoder->get_hw_state(encoder, &pipe)) {
  8472. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8473. encoder->base.crtc = &crtc->base;
  8474. if (encoder->get_config)
  8475. encoder->get_config(encoder, &crtc->config);
  8476. } else {
  8477. encoder->base.crtc = NULL;
  8478. }
  8479. encoder->connectors_active = false;
  8480. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8481. encoder->base.base.id,
  8482. drm_get_encoder_name(&encoder->base),
  8483. encoder->base.crtc ? "enabled" : "disabled",
  8484. pipe);
  8485. }
  8486. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8487. base.head) {
  8488. if (!crtc->active)
  8489. continue;
  8490. if (dev_priv->display.get_clock)
  8491. dev_priv->display.get_clock(crtc,
  8492. &crtc->config);
  8493. }
  8494. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8495. base.head) {
  8496. if (connector->get_hw_state(connector)) {
  8497. connector->base.dpms = DRM_MODE_DPMS_ON;
  8498. connector->encoder->connectors_active = true;
  8499. connector->base.encoder = &connector->encoder->base;
  8500. } else {
  8501. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8502. connector->base.encoder = NULL;
  8503. }
  8504. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8505. connector->base.base.id,
  8506. drm_get_connector_name(&connector->base),
  8507. connector->base.encoder ? "enabled" : "disabled");
  8508. }
  8509. }
  8510. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  8511. * and i915 state tracking structures. */
  8512. void intel_modeset_setup_hw_state(struct drm_device *dev,
  8513. bool force_restore)
  8514. {
  8515. struct drm_i915_private *dev_priv = dev->dev_private;
  8516. enum pipe pipe;
  8517. struct drm_plane *plane;
  8518. struct intel_crtc *crtc;
  8519. struct intel_encoder *encoder;
  8520. int i;
  8521. intel_modeset_readout_hw_state(dev);
  8522. /*
  8523. * Now that we have the config, copy it to each CRTC struct
  8524. * Note that this could go away if we move to using crtc_config
  8525. * checking everywhere.
  8526. */
  8527. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8528. base.head) {
  8529. if (crtc->active && i915_fastboot) {
  8530. intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
  8531. DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
  8532. crtc->base.base.id);
  8533. drm_mode_debug_printmodeline(&crtc->base.mode);
  8534. }
  8535. }
  8536. /* HW state is read out, now we need to sanitize this mess. */
  8537. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8538. base.head) {
  8539. intel_sanitize_encoder(encoder);
  8540. }
  8541. for_each_pipe(pipe) {
  8542. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8543. intel_sanitize_crtc(crtc);
  8544. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  8545. }
  8546. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8547. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8548. if (!pll->on || pll->active)
  8549. continue;
  8550. DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
  8551. pll->disable(dev_priv, pll);
  8552. pll->on = false;
  8553. }
  8554. if (force_restore) {
  8555. /*
  8556. * We need to use raw interfaces for restoring state to avoid
  8557. * checking (bogus) intermediate states.
  8558. */
  8559. for_each_pipe(pipe) {
  8560. struct drm_crtc *crtc =
  8561. dev_priv->pipe_to_crtc_mapping[pipe];
  8562. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8563. crtc->fb);
  8564. }
  8565. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8566. intel_plane_restore(plane);
  8567. i915_redisable_vga(dev);
  8568. } else {
  8569. intel_modeset_update_staged_output_state(dev);
  8570. }
  8571. intel_modeset_check_state(dev);
  8572. drm_mode_config_reset(dev);
  8573. }
  8574. void intel_modeset_gem_init(struct drm_device *dev)
  8575. {
  8576. intel_modeset_init_hw(dev);
  8577. intel_setup_overlay(dev);
  8578. intel_modeset_setup_hw_state(dev, false);
  8579. }
  8580. void intel_modeset_cleanup(struct drm_device *dev)
  8581. {
  8582. struct drm_i915_private *dev_priv = dev->dev_private;
  8583. struct drm_crtc *crtc;
  8584. /*
  8585. * Interrupts and polling as the first thing to avoid creating havoc.
  8586. * Too much stuff here (turning of rps, connectors, ...) would
  8587. * experience fancy races otherwise.
  8588. */
  8589. drm_irq_uninstall(dev);
  8590. cancel_work_sync(&dev_priv->hotplug_work);
  8591. /*
  8592. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8593. * poll handlers. Hence disable polling after hpd handling is shut down.
  8594. */
  8595. drm_kms_helper_poll_fini(dev);
  8596. mutex_lock(&dev->struct_mutex);
  8597. intel_unregister_dsm_handler();
  8598. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8599. /* Skip inactive CRTCs */
  8600. if (!crtc->fb)
  8601. continue;
  8602. intel_increase_pllclock(crtc);
  8603. }
  8604. intel_disable_fbc(dev);
  8605. intel_disable_gt_powersave(dev);
  8606. ironlake_teardown_rc6(dev);
  8607. mutex_unlock(&dev->struct_mutex);
  8608. /* flush any delayed tasks or pending work */
  8609. flush_scheduled_work();
  8610. /* destroy backlight, if any, before the connectors */
  8611. intel_panel_destroy_backlight(dev);
  8612. drm_mode_config_cleanup(dev);
  8613. intel_cleanup_overlay(dev);
  8614. }
  8615. /*
  8616. * Return which encoder is currently attached for connector.
  8617. */
  8618. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8619. {
  8620. return &intel_attached_encoder(connector)->base;
  8621. }
  8622. void intel_connector_attach_encoder(struct intel_connector *connector,
  8623. struct intel_encoder *encoder)
  8624. {
  8625. connector->encoder = encoder;
  8626. drm_mode_connector_attach_encoder(&connector->base,
  8627. &encoder->base);
  8628. }
  8629. /*
  8630. * set vga decode state - true == enable VGA decode
  8631. */
  8632. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8633. {
  8634. struct drm_i915_private *dev_priv = dev->dev_private;
  8635. u16 gmch_ctrl;
  8636. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8637. if (state)
  8638. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8639. else
  8640. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8641. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8642. return 0;
  8643. }
  8644. struct intel_display_error_state {
  8645. u32 power_well_driver;
  8646. struct intel_cursor_error_state {
  8647. u32 control;
  8648. u32 position;
  8649. u32 base;
  8650. u32 size;
  8651. } cursor[I915_MAX_PIPES];
  8652. struct intel_pipe_error_state {
  8653. enum transcoder cpu_transcoder;
  8654. u32 conf;
  8655. u32 source;
  8656. u32 htotal;
  8657. u32 hblank;
  8658. u32 hsync;
  8659. u32 vtotal;
  8660. u32 vblank;
  8661. u32 vsync;
  8662. } pipe[I915_MAX_PIPES];
  8663. struct intel_plane_error_state {
  8664. u32 control;
  8665. u32 stride;
  8666. u32 size;
  8667. u32 pos;
  8668. u32 addr;
  8669. u32 surface;
  8670. u32 tile_offset;
  8671. } plane[I915_MAX_PIPES];
  8672. };
  8673. struct intel_display_error_state *
  8674. intel_display_capture_error_state(struct drm_device *dev)
  8675. {
  8676. drm_i915_private_t *dev_priv = dev->dev_private;
  8677. struct intel_display_error_state *error;
  8678. enum transcoder cpu_transcoder;
  8679. int i;
  8680. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  8681. if (error == NULL)
  8682. return NULL;
  8683. if (HAS_POWER_WELL(dev))
  8684. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  8685. for_each_pipe(i) {
  8686. cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
  8687. error->pipe[i].cpu_transcoder = cpu_transcoder;
  8688. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  8689. error->cursor[i].control = I915_READ(CURCNTR(i));
  8690. error->cursor[i].position = I915_READ(CURPOS(i));
  8691. error->cursor[i].base = I915_READ(CURBASE(i));
  8692. } else {
  8693. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  8694. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  8695. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  8696. }
  8697. error->plane[i].control = I915_READ(DSPCNTR(i));
  8698. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  8699. if (INTEL_INFO(dev)->gen <= 3) {
  8700. error->plane[i].size = I915_READ(DSPSIZE(i));
  8701. error->plane[i].pos = I915_READ(DSPPOS(i));
  8702. }
  8703. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8704. error->plane[i].addr = I915_READ(DSPADDR(i));
  8705. if (INTEL_INFO(dev)->gen >= 4) {
  8706. error->plane[i].surface = I915_READ(DSPSURF(i));
  8707. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  8708. }
  8709. error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  8710. error->pipe[i].source = I915_READ(PIPESRC(i));
  8711. error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  8712. error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  8713. error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  8714. error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  8715. error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  8716. error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  8717. }
  8718. /* In the code above we read the registers without checking if the power
  8719. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  8720. * prevent the next I915_WRITE from detecting it and printing an error
  8721. * message. */
  8722. intel_uncore_clear_errors(dev);
  8723. return error;
  8724. }
  8725. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  8726. void
  8727. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  8728. struct drm_device *dev,
  8729. struct intel_display_error_state *error)
  8730. {
  8731. int i;
  8732. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  8733. if (HAS_POWER_WELL(dev))
  8734. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  8735. error->power_well_driver);
  8736. for_each_pipe(i) {
  8737. err_printf(m, "Pipe [%d]:\n", i);
  8738. err_printf(m, " CPU transcoder: %c\n",
  8739. transcoder_name(error->pipe[i].cpu_transcoder));
  8740. err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  8741. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  8742. err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  8743. err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  8744. err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  8745. err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  8746. err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  8747. err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  8748. err_printf(m, "Plane [%d]:\n", i);
  8749. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  8750. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  8751. if (INTEL_INFO(dev)->gen <= 3) {
  8752. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  8753. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  8754. }
  8755. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8756. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  8757. if (INTEL_INFO(dev)->gen >= 4) {
  8758. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  8759. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  8760. }
  8761. err_printf(m, "Cursor [%d]:\n", i);
  8762. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  8763. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  8764. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  8765. }
  8766. }