intel_overlay.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. #include "i915_reg.h"
  34. #include "intel_drv.h"
  35. /* Limits for overlay size. According to intel doc, the real limits are:
  36. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  37. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  38. * the mininum of both. */
  39. #define IMAGE_MAX_WIDTH 2048
  40. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  41. /* on 830 and 845 these large limits result in the card hanging */
  42. #define IMAGE_MAX_WIDTH_LEGACY 1024
  43. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  44. /* overlay register definitions */
  45. /* OCMD register */
  46. #define OCMD_TILED_SURFACE (0x1<<19)
  47. #define OCMD_MIRROR_MASK (0x3<<17)
  48. #define OCMD_MIRROR_MODE (0x3<<17)
  49. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  50. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  51. #define OCMD_MIRROR_BOTH (0x3<<17)
  52. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  53. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  54. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  55. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  56. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  57. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  59. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_422_PACKED (0x8<<10)
  61. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  62. #define OCMD_YUV_420_PLANAR (0xc<<10)
  63. #define OCMD_YUV_422_PLANAR (0xd<<10)
  64. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  65. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  66. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  67. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  68. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  69. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  70. #define OCMD_TEST_MODE (0x1<<4)
  71. #define OCMD_BUFFER_SELECT (0x3<<2)
  72. #define OCMD_BUFFER0 (0x0<<2)
  73. #define OCMD_BUFFER1 (0x1<<2)
  74. #define OCMD_FIELD_SELECT (0x1<<2)
  75. #define OCMD_FIELD0 (0x0<<1)
  76. #define OCMD_FIELD1 (0x1<<1)
  77. #define OCMD_ENABLE (0x1<<0)
  78. /* OCONFIG register */
  79. #define OCONF_PIPE_MASK (0x1<<18)
  80. #define OCONF_PIPE_A (0x0<<18)
  81. #define OCONF_PIPE_B (0x1<<18)
  82. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  83. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  84. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  85. #define OCONF_CSC_BYPASS (0x1<<4)
  86. #define OCONF_CC_OUT_8BIT (0x1<<3)
  87. #define OCONF_TEST_MODE (0x1<<2)
  88. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  89. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  90. /* DCLRKM (dst-key) register */
  91. #define DST_KEY_ENABLE (0x1<<31)
  92. #define CLK_RGB24_MASK 0x0
  93. #define CLK_RGB16_MASK 0x070307
  94. #define CLK_RGB15_MASK 0x070707
  95. #define CLK_RGB8I_MASK 0xffffff
  96. #define RGB16_TO_COLORKEY(c) \
  97. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  98. #define RGB15_TO_COLORKEY(c) \
  99. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  100. /* overlay flip addr flag */
  101. #define OFC_UPDATE 0x1
  102. /* polyphase filter coefficients */
  103. #define N_HORIZ_Y_TAPS 5
  104. #define N_VERT_Y_TAPS 3
  105. #define N_HORIZ_UV_TAPS 3
  106. #define N_VERT_UV_TAPS 3
  107. #define N_PHASES 17
  108. #define MAX_TAPS 5
  109. /* memory bufferd overlay registers */
  110. struct overlay_registers {
  111. u32 OBUF_0Y;
  112. u32 OBUF_1Y;
  113. u32 OBUF_0U;
  114. u32 OBUF_0V;
  115. u32 OBUF_1U;
  116. u32 OBUF_1V;
  117. u32 OSTRIDE;
  118. u32 YRGB_VPH;
  119. u32 UV_VPH;
  120. u32 HORZ_PH;
  121. u32 INIT_PHS;
  122. u32 DWINPOS;
  123. u32 DWINSZ;
  124. u32 SWIDTH;
  125. u32 SWIDTHSW;
  126. u32 SHEIGHT;
  127. u32 YRGBSCALE;
  128. u32 UVSCALE;
  129. u32 OCLRC0;
  130. u32 OCLRC1;
  131. u32 DCLRKV;
  132. u32 DCLRKM;
  133. u32 SCLRKVH;
  134. u32 SCLRKVL;
  135. u32 SCLRKEN;
  136. u32 OCONFIG;
  137. u32 OCMD;
  138. u32 RESERVED1; /* 0x6C */
  139. u32 OSTART_0Y;
  140. u32 OSTART_1Y;
  141. u32 OSTART_0U;
  142. u32 OSTART_0V;
  143. u32 OSTART_1U;
  144. u32 OSTART_1V;
  145. u32 OTILEOFF_0Y;
  146. u32 OTILEOFF_1Y;
  147. u32 OTILEOFF_0U;
  148. u32 OTILEOFF_0V;
  149. u32 OTILEOFF_1U;
  150. u32 OTILEOFF_1V;
  151. u32 FASTHSCALE; /* 0xA0 */
  152. u32 UVSCALEV; /* 0xA4 */
  153. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  154. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  155. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  156. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  157. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  158. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  159. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  160. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  161. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  162. };
  163. static struct overlay_registers *
  164. intel_overlay_map_regs_atomic(struct intel_overlay *overlay,
  165. int slot)
  166. {
  167. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  168. struct overlay_registers *regs;
  169. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  170. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  171. else
  172. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  173. overlay->reg_bo->gtt_offset,
  174. slot);
  175. return regs;
  176. }
  177. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  178. int slot,
  179. struct overlay_registers *regs)
  180. {
  181. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  182. io_mapping_unmap_atomic(regs, slot);
  183. }
  184. static struct overlay_registers *
  185. intel_overlay_map_regs(struct intel_overlay *overlay)
  186. {
  187. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  188. struct overlay_registers *regs;
  189. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  190. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  191. else
  192. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  193. overlay->reg_bo->gtt_offset);
  194. return regs;
  195. }
  196. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  197. struct overlay_registers *regs)
  198. {
  199. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  200. io_mapping_unmap(regs);
  201. }
  202. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  203. struct drm_i915_gem_request *request,
  204. bool interruptible,
  205. int stage)
  206. {
  207. struct drm_device *dev = overlay->dev;
  208. drm_i915_private_t *dev_priv = dev->dev_private;
  209. int ret;
  210. overlay->last_flip_req =
  211. i915_add_request(dev, NULL, request, &dev_priv->render_ring);
  212. if (overlay->last_flip_req == 0)
  213. return -ENOMEM;
  214. overlay->hw_wedged = stage;
  215. ret = i915_do_wait_request(dev,
  216. overlay->last_flip_req, true,
  217. &dev_priv->render_ring);
  218. if (ret)
  219. return ret;
  220. overlay->hw_wedged = 0;
  221. overlay->last_flip_req = 0;
  222. return 0;
  223. }
  224. /* overlay needs to be disable in OCMD reg */
  225. static int intel_overlay_on(struct intel_overlay *overlay)
  226. {
  227. struct drm_device *dev = overlay->dev;
  228. struct drm_i915_gem_request *request;
  229. BUG_ON(overlay->active);
  230. overlay->active = 1;
  231. request = kzalloc(sizeof(*request), GFP_KERNEL);
  232. if (request == NULL)
  233. return -ENOMEM;
  234. BEGIN_LP_RING(4);
  235. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  236. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  237. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  238. OUT_RING(MI_NOOP);
  239. ADVANCE_LP_RING();
  240. return intel_overlay_do_wait_request(overlay, request, true,
  241. NEEDS_WAIT_FOR_FLIP);
  242. }
  243. /* overlay needs to be enabled in OCMD reg */
  244. static int intel_overlay_continue(struct intel_overlay *overlay,
  245. bool load_polyphase_filter)
  246. {
  247. struct drm_device *dev = overlay->dev;
  248. drm_i915_private_t *dev_priv = dev->dev_private;
  249. struct drm_i915_gem_request *request;
  250. u32 flip_addr = overlay->flip_addr;
  251. u32 tmp;
  252. BUG_ON(!overlay->active);
  253. request = kzalloc(sizeof(*request), GFP_KERNEL);
  254. if (request == NULL)
  255. return -ENOMEM;
  256. if (load_polyphase_filter)
  257. flip_addr |= OFC_UPDATE;
  258. /* check for underruns */
  259. tmp = I915_READ(DOVSTA);
  260. if (tmp & (1 << 17))
  261. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  262. BEGIN_LP_RING(2);
  263. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  264. OUT_RING(flip_addr);
  265. ADVANCE_LP_RING();
  266. overlay->last_flip_req =
  267. i915_add_request(dev, NULL, request, &dev_priv->render_ring);
  268. return 0;
  269. }
  270. /* overlay needs to be disabled in OCMD reg */
  271. static int intel_overlay_off(struct intel_overlay *overlay)
  272. {
  273. struct drm_device *dev = overlay->dev;
  274. u32 flip_addr = overlay->flip_addr;
  275. struct drm_i915_gem_request *request;
  276. BUG_ON(!overlay->active);
  277. request = kzalloc(sizeof(*request), GFP_KERNEL);
  278. if (request == NULL)
  279. return -ENOMEM;
  280. /* According to intel docs the overlay hw may hang (when switching
  281. * off) without loading the filter coeffs. It is however unclear whether
  282. * this applies to the disabling of the overlay or to the switching off
  283. * of the hw. Do it in both cases */
  284. flip_addr |= OFC_UPDATE;
  285. BEGIN_LP_RING(6);
  286. /* wait for overlay to go idle */
  287. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  288. OUT_RING(flip_addr);
  289. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  290. /* turn overlay off */
  291. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  292. OUT_RING(flip_addr);
  293. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  294. ADVANCE_LP_RING();
  295. return intel_overlay_do_wait_request(overlay, request, true,
  296. SWITCH_OFF);
  297. }
  298. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  299. {
  300. struct drm_gem_object *obj = &overlay->old_vid_bo->base;
  301. i915_gem_object_unpin(obj);
  302. drm_gem_object_unreference(obj);
  303. overlay->old_vid_bo = NULL;
  304. }
  305. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  306. {
  307. struct drm_gem_object *obj;
  308. /* never have the overlay hw on without showing a frame */
  309. BUG_ON(!overlay->vid_bo);
  310. obj = &overlay->vid_bo->base;
  311. i915_gem_object_unpin(obj);
  312. drm_gem_object_unreference(obj);
  313. overlay->vid_bo = NULL;
  314. overlay->crtc->overlay = NULL;
  315. overlay->crtc = NULL;
  316. overlay->active = 0;
  317. }
  318. /* recover from an interruption due to a signal
  319. * We have to be careful not to repeat work forever an make forward progess. */
  320. int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay,
  321. bool interruptible)
  322. {
  323. struct drm_device *dev = overlay->dev;
  324. drm_i915_private_t *dev_priv = dev->dev_private;
  325. int ret;
  326. if (overlay->hw_wedged == HW_WEDGED)
  327. return -EIO;
  328. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  329. interruptible, &dev_priv->render_ring);
  330. if (ret)
  331. return ret;
  332. switch (overlay->hw_wedged) {
  333. case RELEASE_OLD_VID:
  334. intel_overlay_release_old_vid_tail(overlay);
  335. break;
  336. case SWITCH_OFF:
  337. intel_overlay_off_tail(overlay);
  338. break;
  339. default:
  340. BUG_ON(overlay->hw_wedged != NEEDS_WAIT_FOR_FLIP);
  341. }
  342. overlay->hw_wedged = 0;
  343. overlay->last_flip_req = 0;
  344. return 0;
  345. }
  346. /* Wait for pending overlay flip and release old frame.
  347. * Needs to be called before the overlay register are changed
  348. * via intel_overlay_(un)map_regs
  349. */
  350. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  351. {
  352. struct drm_device *dev = overlay->dev;
  353. drm_i915_private_t *dev_priv = dev->dev_private;
  354. int ret;
  355. /* Only wait if there is actually an old frame to release to
  356. * guarantee forward progress.
  357. */
  358. if (!overlay->old_vid_bo)
  359. return 0;
  360. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  361. struct drm_i915_gem_request *request;
  362. /* synchronous slowpath */
  363. request = kzalloc(sizeof(*request), GFP_KERNEL);
  364. if (request == NULL)
  365. return -ENOMEM;
  366. BEGIN_LP_RING(2);
  367. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  368. OUT_RING(MI_NOOP);
  369. ADVANCE_LP_RING();
  370. ret = intel_overlay_do_wait_request(overlay, request, true,
  371. RELEASE_OLD_VID);
  372. if (ret)
  373. return ret;
  374. }
  375. intel_overlay_release_old_vid_tail(overlay);
  376. return 0;
  377. }
  378. struct put_image_params {
  379. int format;
  380. short dst_x;
  381. short dst_y;
  382. short dst_w;
  383. short dst_h;
  384. short src_w;
  385. short src_scan_h;
  386. short src_scan_w;
  387. short src_h;
  388. short stride_Y;
  389. short stride_UV;
  390. int offset_Y;
  391. int offset_U;
  392. int offset_V;
  393. };
  394. static int packed_depth_bytes(u32 format)
  395. {
  396. switch (format & I915_OVERLAY_DEPTH_MASK) {
  397. case I915_OVERLAY_YUV422:
  398. return 4;
  399. case I915_OVERLAY_YUV411:
  400. /* return 6; not implemented */
  401. default:
  402. return -EINVAL;
  403. }
  404. }
  405. static int packed_width_bytes(u32 format, short width)
  406. {
  407. switch (format & I915_OVERLAY_DEPTH_MASK) {
  408. case I915_OVERLAY_YUV422:
  409. return width << 1;
  410. default:
  411. return -EINVAL;
  412. }
  413. }
  414. static int uv_hsubsampling(u32 format)
  415. {
  416. switch (format & I915_OVERLAY_DEPTH_MASK) {
  417. case I915_OVERLAY_YUV422:
  418. case I915_OVERLAY_YUV420:
  419. return 2;
  420. case I915_OVERLAY_YUV411:
  421. case I915_OVERLAY_YUV410:
  422. return 4;
  423. default:
  424. return -EINVAL;
  425. }
  426. }
  427. static int uv_vsubsampling(u32 format)
  428. {
  429. switch (format & I915_OVERLAY_DEPTH_MASK) {
  430. case I915_OVERLAY_YUV420:
  431. case I915_OVERLAY_YUV410:
  432. return 2;
  433. case I915_OVERLAY_YUV422:
  434. case I915_OVERLAY_YUV411:
  435. return 1;
  436. default:
  437. return -EINVAL;
  438. }
  439. }
  440. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  441. {
  442. u32 mask, shift, ret;
  443. if (IS_I9XX(dev)) {
  444. mask = 0x3f;
  445. shift = 6;
  446. } else {
  447. mask = 0x1f;
  448. shift = 5;
  449. }
  450. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  451. if (IS_I9XX(dev))
  452. ret <<= 1;
  453. ret -=1;
  454. return ret << 2;
  455. }
  456. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  457. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  458. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  459. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  460. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  461. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  462. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  463. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  464. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  465. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  466. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  467. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  468. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  469. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  470. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  471. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  472. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  473. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  474. };
  475. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  476. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  477. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  478. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  479. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  480. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  481. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  482. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  483. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  484. 0x3000, 0x0800, 0x3000
  485. };
  486. static void update_polyphase_filter(struct overlay_registers *regs)
  487. {
  488. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  489. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  490. }
  491. static bool update_scaling_factors(struct intel_overlay *overlay,
  492. struct overlay_registers *regs,
  493. struct put_image_params *params)
  494. {
  495. /* fixed point with a 12 bit shift */
  496. u32 xscale, yscale, xscale_UV, yscale_UV;
  497. #define FP_SHIFT 12
  498. #define FRACT_MASK 0xfff
  499. bool scale_changed = false;
  500. int uv_hscale = uv_hsubsampling(params->format);
  501. int uv_vscale = uv_vsubsampling(params->format);
  502. if (params->dst_w > 1)
  503. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  504. /(params->dst_w);
  505. else
  506. xscale = 1 << FP_SHIFT;
  507. if (params->dst_h > 1)
  508. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  509. /(params->dst_h);
  510. else
  511. yscale = 1 << FP_SHIFT;
  512. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  513. xscale_UV = xscale/uv_hscale;
  514. yscale_UV = yscale/uv_vscale;
  515. /* make the Y scale to UV scale ratio an exact multiply */
  516. xscale = xscale_UV * uv_hscale;
  517. yscale = yscale_UV * uv_vscale;
  518. /*} else {
  519. xscale_UV = 0;
  520. yscale_UV = 0;
  521. }*/
  522. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  523. scale_changed = true;
  524. overlay->old_xscale = xscale;
  525. overlay->old_yscale = yscale;
  526. regs->YRGBSCALE = (((yscale & FRACT_MASK) << 20) |
  527. ((xscale >> FP_SHIFT) << 16) |
  528. ((xscale & FRACT_MASK) << 3));
  529. regs->UVSCALE = (((yscale_UV & FRACT_MASK) << 20) |
  530. ((xscale_UV >> FP_SHIFT) << 16) |
  531. ((xscale_UV & FRACT_MASK) << 3));
  532. regs->UVSCALEV = ((((yscale >> FP_SHIFT) << 16) |
  533. ((yscale_UV >> FP_SHIFT) << 0)));
  534. if (scale_changed)
  535. update_polyphase_filter(regs);
  536. return scale_changed;
  537. }
  538. static void update_colorkey(struct intel_overlay *overlay,
  539. struct overlay_registers *regs)
  540. {
  541. u32 key = overlay->color_key;
  542. switch (overlay->crtc->base.fb->bits_per_pixel) {
  543. case 8:
  544. regs->DCLRKV = 0;
  545. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  546. break;
  547. case 16:
  548. if (overlay->crtc->base.fb->depth == 15) {
  549. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  550. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  551. } else {
  552. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  553. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  554. }
  555. break;
  556. case 24:
  557. case 32:
  558. regs->DCLRKV = key;
  559. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  560. break;
  561. }
  562. }
  563. static u32 overlay_cmd_reg(struct put_image_params *params)
  564. {
  565. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  566. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  567. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  568. case I915_OVERLAY_YUV422:
  569. cmd |= OCMD_YUV_422_PLANAR;
  570. break;
  571. case I915_OVERLAY_YUV420:
  572. cmd |= OCMD_YUV_420_PLANAR;
  573. break;
  574. case I915_OVERLAY_YUV411:
  575. case I915_OVERLAY_YUV410:
  576. cmd |= OCMD_YUV_410_PLANAR;
  577. break;
  578. }
  579. } else { /* YUV packed */
  580. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  581. case I915_OVERLAY_YUV422:
  582. cmd |= OCMD_YUV_422_PACKED;
  583. break;
  584. case I915_OVERLAY_YUV411:
  585. cmd |= OCMD_YUV_411_PACKED;
  586. break;
  587. }
  588. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  589. case I915_OVERLAY_NO_SWAP:
  590. break;
  591. case I915_OVERLAY_UV_SWAP:
  592. cmd |= OCMD_UV_SWAP;
  593. break;
  594. case I915_OVERLAY_Y_SWAP:
  595. cmd |= OCMD_Y_SWAP;
  596. break;
  597. case I915_OVERLAY_Y_AND_UV_SWAP:
  598. cmd |= OCMD_Y_AND_UV_SWAP;
  599. break;
  600. }
  601. }
  602. return cmd;
  603. }
  604. int intel_overlay_do_put_image(struct intel_overlay *overlay,
  605. struct drm_gem_object *new_bo,
  606. struct put_image_params *params)
  607. {
  608. int ret, tmp_width;
  609. struct overlay_registers *regs;
  610. bool scale_changed = false;
  611. struct drm_i915_gem_object *bo_priv = to_intel_bo(new_bo);
  612. struct drm_device *dev = overlay->dev;
  613. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  614. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  615. BUG_ON(!overlay);
  616. ret = intel_overlay_release_old_vid(overlay);
  617. if (ret != 0)
  618. return ret;
  619. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  620. if (ret != 0)
  621. return ret;
  622. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  623. if (ret != 0)
  624. goto out_unpin;
  625. if (!overlay->active) {
  626. regs = intel_overlay_map_regs(overlay);
  627. if (!regs) {
  628. ret = -ENOMEM;
  629. goto out_unpin;
  630. }
  631. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  632. if (IS_I965GM(overlay->dev))
  633. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  634. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  635. OCONF_PIPE_A : OCONF_PIPE_B;
  636. intel_overlay_unmap_regs(overlay, regs);
  637. ret = intel_overlay_on(overlay);
  638. if (ret != 0)
  639. goto out_unpin;
  640. }
  641. regs = intel_overlay_map_regs(overlay);
  642. if (!regs) {
  643. ret = -ENOMEM;
  644. goto out_unpin;
  645. }
  646. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  647. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  648. if (params->format & I915_OVERLAY_YUV_PACKED)
  649. tmp_width = packed_width_bytes(params->format, params->src_w);
  650. else
  651. tmp_width = params->src_w;
  652. regs->SWIDTH = params->src_w;
  653. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  654. params->offset_Y, tmp_width);
  655. regs->SHEIGHT = params->src_h;
  656. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  657. regs->OSTRIDE = params->stride_Y;
  658. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  659. int uv_hscale = uv_hsubsampling(params->format);
  660. int uv_vscale = uv_vsubsampling(params->format);
  661. u32 tmp_U, tmp_V;
  662. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  663. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  664. params->src_w/uv_hscale);
  665. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  666. params->src_w/uv_hscale);
  667. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  668. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  669. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  670. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  671. regs->OSTRIDE |= params->stride_UV << 16;
  672. }
  673. scale_changed = update_scaling_factors(overlay, regs, params);
  674. update_colorkey(overlay, regs);
  675. regs->OCMD = overlay_cmd_reg(params);
  676. intel_overlay_unmap_regs(overlay, regs);
  677. ret = intel_overlay_continue(overlay, scale_changed);
  678. if (ret)
  679. goto out_unpin;
  680. overlay->old_vid_bo = overlay->vid_bo;
  681. overlay->vid_bo = to_intel_bo(new_bo);
  682. return 0;
  683. out_unpin:
  684. i915_gem_object_unpin(new_bo);
  685. return ret;
  686. }
  687. int intel_overlay_switch_off(struct intel_overlay *overlay)
  688. {
  689. int ret;
  690. struct overlay_registers *regs;
  691. struct drm_device *dev = overlay->dev;
  692. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  693. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  694. if (overlay->hw_wedged) {
  695. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  696. if (ret != 0)
  697. return ret;
  698. }
  699. if (!overlay->active)
  700. return 0;
  701. ret = intel_overlay_release_old_vid(overlay);
  702. if (ret != 0)
  703. return ret;
  704. regs = intel_overlay_map_regs(overlay);
  705. regs->OCMD = 0;
  706. intel_overlay_unmap_regs(overlay, regs);
  707. ret = intel_overlay_off(overlay);
  708. if (ret != 0)
  709. return ret;
  710. intel_overlay_off_tail(overlay);
  711. return 0;
  712. }
  713. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  714. struct intel_crtc *crtc)
  715. {
  716. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  717. u32 pipeconf;
  718. int pipeconf_reg = (crtc->pipe == 0) ? PIPEACONF : PIPEBCONF;
  719. if (!crtc->base.enabled || crtc->dpms_mode != DRM_MODE_DPMS_ON)
  720. return -EINVAL;
  721. pipeconf = I915_READ(pipeconf_reg);
  722. /* can't use the overlay with double wide pipe */
  723. if (!IS_I965G(overlay->dev) && pipeconf & PIPEACONF_DOUBLE_WIDE)
  724. return -EINVAL;
  725. return 0;
  726. }
  727. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  728. {
  729. struct drm_device *dev = overlay->dev;
  730. drm_i915_private_t *dev_priv = dev->dev_private;
  731. u32 pfit_control = I915_READ(PFIT_CONTROL);
  732. u32 ratio;
  733. /* XXX: This is not the same logic as in the xorg driver, but more in
  734. * line with the intel documentation for the i965
  735. */
  736. if (!IS_I965G(dev)) {
  737. if (pfit_control & VERT_AUTO_SCALE)
  738. ratio = I915_READ(PFIT_AUTO_RATIOS);
  739. else
  740. ratio = I915_READ(PFIT_PGM_RATIOS);
  741. ratio >>= PFIT_VERT_SCALE_SHIFT;
  742. } else { /* on i965 use the PGM reg to read out the autoscaler values */
  743. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  744. }
  745. overlay->pfit_vscale_ratio = ratio;
  746. }
  747. static int check_overlay_dst(struct intel_overlay *overlay,
  748. struct drm_intel_overlay_put_image *rec)
  749. {
  750. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  751. if (rec->dst_x < mode->crtc_hdisplay &&
  752. rec->dst_x + rec->dst_width <= mode->crtc_hdisplay &&
  753. rec->dst_y < mode->crtc_vdisplay &&
  754. rec->dst_y + rec->dst_height <= mode->crtc_vdisplay)
  755. return 0;
  756. else
  757. return -EINVAL;
  758. }
  759. static int check_overlay_scaling(struct put_image_params *rec)
  760. {
  761. u32 tmp;
  762. /* downscaling limit is 8.0 */
  763. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  764. if (tmp > 7)
  765. return -EINVAL;
  766. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  767. if (tmp > 7)
  768. return -EINVAL;
  769. return 0;
  770. }
  771. static int check_overlay_src(struct drm_device *dev,
  772. struct drm_intel_overlay_put_image *rec,
  773. struct drm_gem_object *new_bo)
  774. {
  775. int uv_hscale = uv_hsubsampling(rec->flags);
  776. int uv_vscale = uv_vsubsampling(rec->flags);
  777. u32 stride_mask, depth, tmp;
  778. /* check src dimensions */
  779. if (IS_845G(dev) || IS_I830(dev)) {
  780. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  781. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  782. return -EINVAL;
  783. } else {
  784. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  785. rec->src_width > IMAGE_MAX_WIDTH)
  786. return -EINVAL;
  787. }
  788. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  789. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  790. rec->src_width < N_HORIZ_Y_TAPS*4)
  791. return -EINVAL;
  792. /* check alignment constraints */
  793. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  794. case I915_OVERLAY_RGB:
  795. /* not implemented */
  796. return -EINVAL;
  797. case I915_OVERLAY_YUV_PACKED:
  798. if (uv_vscale != 1)
  799. return -EINVAL;
  800. depth = packed_depth_bytes(rec->flags);
  801. if (depth < 0)
  802. return depth;
  803. /* ignore UV planes */
  804. rec->stride_UV = 0;
  805. rec->offset_U = 0;
  806. rec->offset_V = 0;
  807. /* check pixel alignment */
  808. if (rec->offset_Y % depth)
  809. return -EINVAL;
  810. break;
  811. case I915_OVERLAY_YUV_PLANAR:
  812. if (uv_vscale < 0 || uv_hscale < 0)
  813. return -EINVAL;
  814. /* no offset restrictions for planar formats */
  815. break;
  816. default:
  817. return -EINVAL;
  818. }
  819. if (rec->src_width % uv_hscale)
  820. return -EINVAL;
  821. /* stride checking */
  822. if (IS_I830(dev) || IS_845G(dev))
  823. stride_mask = 255;
  824. else
  825. stride_mask = 63;
  826. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  827. return -EINVAL;
  828. if (IS_I965G(dev) && rec->stride_Y < 512)
  829. return -EINVAL;
  830. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  831. 4096 : 8192;
  832. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  833. return -EINVAL;
  834. /* check buffer dimensions */
  835. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  836. case I915_OVERLAY_RGB:
  837. case I915_OVERLAY_YUV_PACKED:
  838. /* always 4 Y values per depth pixels */
  839. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  840. return -EINVAL;
  841. tmp = rec->stride_Y*rec->src_height;
  842. if (rec->offset_Y + tmp > new_bo->size)
  843. return -EINVAL;
  844. break;
  845. case I915_OVERLAY_YUV_PLANAR:
  846. if (rec->src_width > rec->stride_Y)
  847. return -EINVAL;
  848. if (rec->src_width/uv_hscale > rec->stride_UV)
  849. return -EINVAL;
  850. tmp = rec->stride_Y * rec->src_height;
  851. if (rec->offset_Y + tmp > new_bo->size)
  852. return -EINVAL;
  853. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  854. if (rec->offset_U + tmp > new_bo->size ||
  855. rec->offset_V + tmp > new_bo->size)
  856. return -EINVAL;
  857. break;
  858. }
  859. return 0;
  860. }
  861. int intel_overlay_put_image(struct drm_device *dev, void *data,
  862. struct drm_file *file_priv)
  863. {
  864. struct drm_intel_overlay_put_image *put_image_rec = data;
  865. drm_i915_private_t *dev_priv = dev->dev_private;
  866. struct intel_overlay *overlay;
  867. struct drm_mode_object *drmmode_obj;
  868. struct intel_crtc *crtc;
  869. struct drm_gem_object *new_bo;
  870. struct put_image_params *params;
  871. int ret;
  872. if (!dev_priv) {
  873. DRM_ERROR("called with no initialization\n");
  874. return -EINVAL;
  875. }
  876. overlay = dev_priv->overlay;
  877. if (!overlay) {
  878. DRM_DEBUG("userspace bug: no overlay\n");
  879. return -ENODEV;
  880. }
  881. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  882. mutex_lock(&dev->mode_config.mutex);
  883. mutex_lock(&dev->struct_mutex);
  884. ret = intel_overlay_switch_off(overlay);
  885. mutex_unlock(&dev->struct_mutex);
  886. mutex_unlock(&dev->mode_config.mutex);
  887. return ret;
  888. }
  889. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  890. if (!params)
  891. return -ENOMEM;
  892. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  893. DRM_MODE_OBJECT_CRTC);
  894. if (!drmmode_obj) {
  895. ret = -ENOENT;
  896. goto out_free;
  897. }
  898. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  899. new_bo = drm_gem_object_lookup(dev, file_priv,
  900. put_image_rec->bo_handle);
  901. if (!new_bo) {
  902. ret = -ENOENT;
  903. goto out_free;
  904. }
  905. mutex_lock(&dev->mode_config.mutex);
  906. mutex_lock(&dev->struct_mutex);
  907. if (overlay->hw_wedged) {
  908. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  909. if (ret != 0)
  910. goto out_unlock;
  911. }
  912. if (overlay->crtc != crtc) {
  913. struct drm_display_mode *mode = &crtc->base.mode;
  914. ret = intel_overlay_switch_off(overlay);
  915. if (ret != 0)
  916. goto out_unlock;
  917. ret = check_overlay_possible_on_crtc(overlay, crtc);
  918. if (ret != 0)
  919. goto out_unlock;
  920. overlay->crtc = crtc;
  921. crtc->overlay = overlay;
  922. if (intel_panel_fitter_pipe(dev) == crtc->pipe
  923. /* and line to wide, i.e. one-line-mode */
  924. && mode->hdisplay > 1024) {
  925. overlay->pfit_active = 1;
  926. update_pfit_vscale_ratio(overlay);
  927. } else
  928. overlay->pfit_active = 0;
  929. }
  930. ret = check_overlay_dst(overlay, put_image_rec);
  931. if (ret != 0)
  932. goto out_unlock;
  933. if (overlay->pfit_active) {
  934. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  935. overlay->pfit_vscale_ratio);
  936. /* shifting right rounds downwards, so add 1 */
  937. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  938. overlay->pfit_vscale_ratio) + 1;
  939. } else {
  940. params->dst_y = put_image_rec->dst_y;
  941. params->dst_h = put_image_rec->dst_height;
  942. }
  943. params->dst_x = put_image_rec->dst_x;
  944. params->dst_w = put_image_rec->dst_width;
  945. params->src_w = put_image_rec->src_width;
  946. params->src_h = put_image_rec->src_height;
  947. params->src_scan_w = put_image_rec->src_scan_width;
  948. params->src_scan_h = put_image_rec->src_scan_height;
  949. if (params->src_scan_h > params->src_h ||
  950. params->src_scan_w > params->src_w) {
  951. ret = -EINVAL;
  952. goto out_unlock;
  953. }
  954. ret = check_overlay_src(dev, put_image_rec, new_bo);
  955. if (ret != 0)
  956. goto out_unlock;
  957. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  958. params->stride_Y = put_image_rec->stride_Y;
  959. params->stride_UV = put_image_rec->stride_UV;
  960. params->offset_Y = put_image_rec->offset_Y;
  961. params->offset_U = put_image_rec->offset_U;
  962. params->offset_V = put_image_rec->offset_V;
  963. /* Check scaling after src size to prevent a divide-by-zero. */
  964. ret = check_overlay_scaling(params);
  965. if (ret != 0)
  966. goto out_unlock;
  967. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  968. if (ret != 0)
  969. goto out_unlock;
  970. mutex_unlock(&dev->struct_mutex);
  971. mutex_unlock(&dev->mode_config.mutex);
  972. kfree(params);
  973. return 0;
  974. out_unlock:
  975. mutex_unlock(&dev->struct_mutex);
  976. mutex_unlock(&dev->mode_config.mutex);
  977. drm_gem_object_unreference_unlocked(new_bo);
  978. out_free:
  979. kfree(params);
  980. return ret;
  981. }
  982. static void update_reg_attrs(struct intel_overlay *overlay,
  983. struct overlay_registers *regs)
  984. {
  985. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  986. regs->OCLRC1 = overlay->saturation;
  987. }
  988. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  989. {
  990. int i;
  991. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  992. return false;
  993. for (i = 0; i < 3; i++) {
  994. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  995. return false;
  996. }
  997. return true;
  998. }
  999. static bool check_gamma5_errata(u32 gamma5)
  1000. {
  1001. int i;
  1002. for (i = 0; i < 3; i++) {
  1003. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1004. return false;
  1005. }
  1006. return true;
  1007. }
  1008. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1009. {
  1010. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1011. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1012. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1013. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1014. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1015. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1016. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1017. return -EINVAL;
  1018. if (!check_gamma5_errata(attrs->gamma5))
  1019. return -EINVAL;
  1020. return 0;
  1021. }
  1022. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1023. struct drm_file *file_priv)
  1024. {
  1025. struct drm_intel_overlay_attrs *attrs = data;
  1026. drm_i915_private_t *dev_priv = dev->dev_private;
  1027. struct intel_overlay *overlay;
  1028. struct overlay_registers *regs;
  1029. int ret;
  1030. if (!dev_priv) {
  1031. DRM_ERROR("called with no initialization\n");
  1032. return -EINVAL;
  1033. }
  1034. overlay = dev_priv->overlay;
  1035. if (!overlay) {
  1036. DRM_DEBUG("userspace bug: no overlay\n");
  1037. return -ENODEV;
  1038. }
  1039. mutex_lock(&dev->mode_config.mutex);
  1040. mutex_lock(&dev->struct_mutex);
  1041. ret = -EINVAL;
  1042. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1043. attrs->color_key = overlay->color_key;
  1044. attrs->brightness = overlay->brightness;
  1045. attrs->contrast = overlay->contrast;
  1046. attrs->saturation = overlay->saturation;
  1047. if (IS_I9XX(dev)) {
  1048. attrs->gamma0 = I915_READ(OGAMC0);
  1049. attrs->gamma1 = I915_READ(OGAMC1);
  1050. attrs->gamma2 = I915_READ(OGAMC2);
  1051. attrs->gamma3 = I915_READ(OGAMC3);
  1052. attrs->gamma4 = I915_READ(OGAMC4);
  1053. attrs->gamma5 = I915_READ(OGAMC5);
  1054. }
  1055. } else {
  1056. if (attrs->brightness < -128 || attrs->brightness > 127)
  1057. goto out_unlock;
  1058. if (attrs->contrast > 255)
  1059. goto out_unlock;
  1060. if (attrs->saturation > 1023)
  1061. goto out_unlock;
  1062. overlay->color_key = attrs->color_key;
  1063. overlay->brightness = attrs->brightness;
  1064. overlay->contrast = attrs->contrast;
  1065. overlay->saturation = attrs->saturation;
  1066. regs = intel_overlay_map_regs(overlay);
  1067. if (!regs) {
  1068. ret = -ENOMEM;
  1069. goto out_unlock;
  1070. }
  1071. update_reg_attrs(overlay, regs);
  1072. intel_overlay_unmap_regs(overlay, regs);
  1073. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1074. if (!IS_I9XX(dev))
  1075. goto out_unlock;
  1076. if (overlay->active) {
  1077. ret = -EBUSY;
  1078. goto out_unlock;
  1079. }
  1080. ret = check_gamma(attrs);
  1081. if (ret)
  1082. goto out_unlock;
  1083. I915_WRITE(OGAMC0, attrs->gamma0);
  1084. I915_WRITE(OGAMC1, attrs->gamma1);
  1085. I915_WRITE(OGAMC2, attrs->gamma2);
  1086. I915_WRITE(OGAMC3, attrs->gamma3);
  1087. I915_WRITE(OGAMC4, attrs->gamma4);
  1088. I915_WRITE(OGAMC5, attrs->gamma5);
  1089. }
  1090. }
  1091. ret = 0;
  1092. out_unlock:
  1093. mutex_unlock(&dev->struct_mutex);
  1094. mutex_unlock(&dev->mode_config.mutex);
  1095. return ret;
  1096. }
  1097. void intel_setup_overlay(struct drm_device *dev)
  1098. {
  1099. drm_i915_private_t *dev_priv = dev->dev_private;
  1100. struct intel_overlay *overlay;
  1101. struct drm_gem_object *reg_bo;
  1102. struct overlay_registers *regs;
  1103. int ret;
  1104. if (!HAS_OVERLAY(dev))
  1105. return;
  1106. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1107. if (!overlay)
  1108. return;
  1109. overlay->dev = dev;
  1110. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1111. if (!reg_bo)
  1112. goto out_free;
  1113. overlay->reg_bo = to_intel_bo(reg_bo);
  1114. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1115. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1116. I915_GEM_PHYS_OVERLAY_REGS,
  1117. PAGE_SIZE);
  1118. if (ret) {
  1119. DRM_ERROR("failed to attach phys overlay regs\n");
  1120. goto out_free_bo;
  1121. }
  1122. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1123. } else {
  1124. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1125. if (ret) {
  1126. DRM_ERROR("failed to pin overlay register bo\n");
  1127. goto out_free_bo;
  1128. }
  1129. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1130. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1131. if (ret) {
  1132. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1133. goto out_unpin_bo;
  1134. }
  1135. }
  1136. /* init all values */
  1137. overlay->color_key = 0x0101fe;
  1138. overlay->brightness = -19;
  1139. overlay->contrast = 75;
  1140. overlay->saturation = 146;
  1141. regs = intel_overlay_map_regs(overlay);
  1142. if (!regs)
  1143. goto out_free_bo;
  1144. memset(regs, 0, sizeof(struct overlay_registers));
  1145. update_polyphase_filter(regs);
  1146. update_reg_attrs(overlay, regs);
  1147. intel_overlay_unmap_regs(overlay, regs);
  1148. dev_priv->overlay = overlay;
  1149. DRM_INFO("initialized overlay support\n");
  1150. return;
  1151. out_unpin_bo:
  1152. i915_gem_object_unpin(reg_bo);
  1153. out_free_bo:
  1154. drm_gem_object_unreference(reg_bo);
  1155. out_free:
  1156. kfree(overlay);
  1157. return;
  1158. }
  1159. void intel_cleanup_overlay(struct drm_device *dev)
  1160. {
  1161. drm_i915_private_t *dev_priv = dev->dev_private;
  1162. if (!dev_priv->overlay)
  1163. return;
  1164. /* The bo's should be free'd by the generic code already.
  1165. * Furthermore modesetting teardown happens beforehand so the
  1166. * hardware should be off already */
  1167. BUG_ON(dev_priv->overlay->active);
  1168. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1169. kfree(dev_priv->overlay);
  1170. }
  1171. struct intel_overlay_error_state {
  1172. struct overlay_registers regs;
  1173. unsigned long base;
  1174. u32 dovsta;
  1175. u32 isr;
  1176. };
  1177. struct intel_overlay_error_state *
  1178. intel_overlay_capture_error_state(struct drm_device *dev)
  1179. {
  1180. drm_i915_private_t *dev_priv = dev->dev_private;
  1181. struct intel_overlay *overlay = dev_priv->overlay;
  1182. struct intel_overlay_error_state *error;
  1183. struct overlay_registers __iomem *regs;
  1184. if (!overlay || !overlay->active)
  1185. return NULL;
  1186. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1187. if (error == NULL)
  1188. return NULL;
  1189. error->dovsta = I915_READ(DOVSTA);
  1190. error->isr = I915_READ(ISR);
  1191. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1192. error->base = (long) overlay->reg_bo->phys_obj->handle->vaddr;
  1193. else
  1194. error->base = (long) overlay->reg_bo->gtt_offset;
  1195. regs = intel_overlay_map_regs_atomic(overlay, KM_IRQ0);
  1196. if (!regs)
  1197. goto err;
  1198. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1199. intel_overlay_unmap_regs_atomic(overlay, KM_IRQ0, regs);
  1200. return error;
  1201. err:
  1202. kfree(error);
  1203. return NULL;
  1204. }
  1205. void
  1206. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1207. {
  1208. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1209. error->dovsta, error->isr);
  1210. seq_printf(m, " Register file at 0x%08lx:\n",
  1211. error->base);
  1212. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1213. P(OBUF_0Y);
  1214. P(OBUF_1Y);
  1215. P(OBUF_0U);
  1216. P(OBUF_0V);
  1217. P(OBUF_1U);
  1218. P(OBUF_1V);
  1219. P(OSTRIDE);
  1220. P(YRGB_VPH);
  1221. P(UV_VPH);
  1222. P(HORZ_PH);
  1223. P(INIT_PHS);
  1224. P(DWINPOS);
  1225. P(DWINSZ);
  1226. P(SWIDTH);
  1227. P(SWIDTHSW);
  1228. P(SHEIGHT);
  1229. P(YRGBSCALE);
  1230. P(UVSCALE);
  1231. P(OCLRC0);
  1232. P(OCLRC1);
  1233. P(DCLRKV);
  1234. P(DCLRKM);
  1235. P(SCLRKVH);
  1236. P(SCLRKVL);
  1237. P(SCLRKEN);
  1238. P(OCONFIG);
  1239. P(OCMD);
  1240. P(OSTART_0Y);
  1241. P(OSTART_1Y);
  1242. P(OSTART_0U);
  1243. P(OSTART_0V);
  1244. P(OSTART_1U);
  1245. P(OSTART_1V);
  1246. P(OTILEOFF_0Y);
  1247. P(OTILEOFF_1Y);
  1248. P(OTILEOFF_0U);
  1249. P(OTILEOFF_0V);
  1250. P(OTILEOFF_1U);
  1251. P(OTILEOFF_1V);
  1252. P(FASTHSCALE);
  1253. P(UVSCALEV);
  1254. #undef P
  1255. }