dhd_sdio.c 113 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/vmalloc.h>
  34. #include <asm/unaligned.h>
  35. #include <defs.h>
  36. #include <brcmu_wifi.h>
  37. #include <brcmu_utils.h>
  38. #include <brcm_hw_ids.h>
  39. #include <soc.h>
  40. #include "sdio_host.h"
  41. #include "sdio_chip.h"
  42. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  43. #ifdef DEBUG
  44. #define BRCMF_TRAP_INFO_SIZE 80
  45. #define CBUF_LEN (128)
  46. /* Device console log buffer state */
  47. #define CONSOLE_BUFFER_MAX 2024
  48. struct rte_log_le {
  49. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  50. __le32 buf_size;
  51. __le32 idx;
  52. char *_buf_compat; /* Redundant pointer for backward compat. */
  53. };
  54. struct rte_console {
  55. /* Virtual UART
  56. * When there is no UART (e.g. Quickturn),
  57. * the host should write a complete
  58. * input line directly into cbuf and then write
  59. * the length into vcons_in.
  60. * This may also be used when there is a real UART
  61. * (at risk of conflicting with
  62. * the real UART). vcons_out is currently unused.
  63. */
  64. uint vcons_in;
  65. uint vcons_out;
  66. /* Output (logging) buffer
  67. * Console output is written to a ring buffer log_buf at index log_idx.
  68. * The host may read the output when it sees log_idx advance.
  69. * Output will be lost if the output wraps around faster than the host
  70. * polls.
  71. */
  72. struct rte_log_le log_le;
  73. /* Console input line buffer
  74. * Characters are read one at a time into cbuf
  75. * until <CR> is received, then
  76. * the buffer is processed as a command line.
  77. * Also used for virtual UART.
  78. */
  79. uint cbuf_idx;
  80. char cbuf[CBUF_LEN];
  81. };
  82. #endif /* DEBUG */
  83. #include <chipcommon.h>
  84. #include "dhd_bus.h"
  85. #include "dhd_dbg.h"
  86. #define TXQLEN 2048 /* bulk tx queue length */
  87. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  88. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  89. #define PRIOMASK 7
  90. #define TXRETRIES 2 /* # of retries for tx frames */
  91. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  92. one scheduling */
  93. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  94. one scheduling */
  95. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  96. #define MEMBLOCK 2048 /* Block size used for downloading
  97. of dongle image */
  98. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  99. biggest possible glom */
  100. #define BRCMF_FIRSTREAD (1 << 6)
  101. /* SBSDIO_DEVICE_CTL */
  102. /* 1: device will assert busy signal when receiving CMD53 */
  103. #define SBSDIO_DEVCTL_SETBUSY 0x01
  104. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  105. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  106. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  107. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  108. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  109. * sdio bus power cycle to clear (rev 9) */
  110. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  111. /* Force SD->SB reset mapping (rev 11) */
  112. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  113. /* Determined by CoreControl bit */
  114. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  115. /* Force backplane reset */
  116. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  117. /* Force no backplane reset */
  118. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  119. /* direct(mapped) cis space */
  120. /* MAPPED common CIS address */
  121. #define SBSDIO_CIS_BASE_COMMON 0x1000
  122. /* maximum bytes in one CIS */
  123. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  124. /* cis offset addr is < 17 bits */
  125. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  126. /* manfid tuple length, include tuple, link bytes */
  127. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  128. /* intstatus */
  129. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  130. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  131. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  132. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  133. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  134. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  135. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  136. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  137. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  138. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  139. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  140. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  141. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  142. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  143. #define I_PC (1 << 10) /* descriptor error */
  144. #define I_PD (1 << 11) /* data error */
  145. #define I_DE (1 << 12) /* Descriptor protocol Error */
  146. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  147. #define I_RO (1 << 14) /* Receive fifo Overflow */
  148. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  149. #define I_RI (1 << 16) /* Receive Interrupt */
  150. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  151. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  152. #define I_XI (1 << 24) /* Transmit Interrupt */
  153. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  154. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  155. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  156. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  157. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  158. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  159. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  160. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  161. #define I_DMA (I_RI | I_XI | I_ERRORS)
  162. /* corecontrol */
  163. #define CC_CISRDY (1 << 0) /* CIS Ready */
  164. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  165. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  166. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  167. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  168. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  169. /* SDA_FRAMECTRL */
  170. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  171. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  172. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  173. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  174. /* HW frame tag */
  175. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  176. /* Total length of frame header for dongle protocol */
  177. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  178. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  179. /*
  180. * Software allocation of To SB Mailbox resources
  181. */
  182. /* tosbmailbox bits corresponding to intstatus bits */
  183. #define SMB_NAK (1 << 0) /* Frame NAK */
  184. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  185. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  186. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  187. /* tosbmailboxdata */
  188. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  189. /*
  190. * Software allocation of To Host Mailbox resources
  191. */
  192. /* intstatus bits */
  193. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  194. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  195. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  196. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  197. /* tohostmailboxdata */
  198. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  199. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  200. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  201. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  202. #define HMB_DATA_FCDATA_MASK 0xff000000
  203. #define HMB_DATA_FCDATA_SHIFT 24
  204. #define HMB_DATA_VERSION_MASK 0x00ff0000
  205. #define HMB_DATA_VERSION_SHIFT 16
  206. /*
  207. * Software-defined protocol header
  208. */
  209. /* Current protocol version */
  210. #define SDPCM_PROT_VERSION 4
  211. /* SW frame header */
  212. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  213. #define SDPCM_CHANNEL_MASK 0x00000f00
  214. #define SDPCM_CHANNEL_SHIFT 8
  215. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  216. #define SDPCM_NEXTLEN_OFFSET 2
  217. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  218. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  219. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  220. #define SDPCM_DOFFSET_MASK 0xff000000
  221. #define SDPCM_DOFFSET_SHIFT 24
  222. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  223. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  224. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  225. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  226. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  227. /* logical channel numbers */
  228. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  229. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  230. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  231. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  232. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  233. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  234. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  235. /*
  236. * Shared structure between dongle and the host.
  237. * The structure contains pointers to trap or assert information.
  238. */
  239. #define SDPCM_SHARED_VERSION 0x0003
  240. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  241. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  242. #define SDPCM_SHARED_ASSERT 0x0200
  243. #define SDPCM_SHARED_TRAP 0x0400
  244. /* Space for header read, limit for data packets */
  245. #define MAX_HDR_READ (1 << 6)
  246. #define MAX_RX_DATASZ 2048
  247. /* Maximum milliseconds to wait for F2 to come up */
  248. #define BRCMF_WAIT_F2RDY 3000
  249. /* Bump up limit on waiting for HT to account for first startup;
  250. * if the image is doing a CRC calculation before programming the PMU
  251. * for HT availability, it could take a couple hundred ms more, so
  252. * max out at a 1 second (1000000us).
  253. */
  254. #undef PMU_MAX_TRANSITION_DLY
  255. #define PMU_MAX_TRANSITION_DLY 1000000
  256. /* Value for ChipClockCSR during initial setup */
  257. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  258. SBSDIO_ALP_AVAIL_REQ)
  259. /* Flags for SDH calls */
  260. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  261. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  262. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  263. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  264. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  265. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  266. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  267. * when idle
  268. */
  269. #define BRCMF_IDLE_INTERVAL 1
  270. /*
  271. * Conversion of 802.1D priority to precedence level
  272. */
  273. static uint prio2prec(u32 prio)
  274. {
  275. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  276. (prio^2) : prio;
  277. }
  278. /* core registers */
  279. struct sdpcmd_regs {
  280. u32 corecontrol; /* 0x00, rev8 */
  281. u32 corestatus; /* rev8 */
  282. u32 PAD[1];
  283. u32 biststatus; /* rev8 */
  284. /* PCMCIA access */
  285. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  286. u16 PAD[1];
  287. u16 pcmciamesportalmask; /* rev8 */
  288. u16 PAD[1];
  289. u16 pcmciawrframebc; /* rev8 */
  290. u16 PAD[1];
  291. u16 pcmciaunderflowtimer; /* rev8 */
  292. u16 PAD[1];
  293. /* interrupt */
  294. u32 intstatus; /* 0x020, rev8 */
  295. u32 hostintmask; /* rev8 */
  296. u32 intmask; /* rev8 */
  297. u32 sbintstatus; /* rev8 */
  298. u32 sbintmask; /* rev8 */
  299. u32 funcintmask; /* rev4 */
  300. u32 PAD[2];
  301. u32 tosbmailbox; /* 0x040, rev8 */
  302. u32 tohostmailbox; /* rev8 */
  303. u32 tosbmailboxdata; /* rev8 */
  304. u32 tohostmailboxdata; /* rev8 */
  305. /* synchronized access to registers in SDIO clock domain */
  306. u32 sdioaccess; /* 0x050, rev8 */
  307. u32 PAD[3];
  308. /* PCMCIA frame control */
  309. u8 pcmciaframectrl; /* 0x060, rev8 */
  310. u8 PAD[3];
  311. u8 pcmciawatermark; /* rev8 */
  312. u8 PAD[155];
  313. /* interrupt batching control */
  314. u32 intrcvlazy; /* 0x100, rev8 */
  315. u32 PAD[3];
  316. /* counters */
  317. u32 cmd52rd; /* 0x110, rev8 */
  318. u32 cmd52wr; /* rev8 */
  319. u32 cmd53rd; /* rev8 */
  320. u32 cmd53wr; /* rev8 */
  321. u32 abort; /* rev8 */
  322. u32 datacrcerror; /* rev8 */
  323. u32 rdoutofsync; /* rev8 */
  324. u32 wroutofsync; /* rev8 */
  325. u32 writebusy; /* rev8 */
  326. u32 readwait; /* rev8 */
  327. u32 readterm; /* rev8 */
  328. u32 writeterm; /* rev8 */
  329. u32 PAD[40];
  330. u32 clockctlstatus; /* rev8 */
  331. u32 PAD[7];
  332. u32 PAD[128]; /* DMA engines */
  333. /* SDIO/PCMCIA CIS region */
  334. char cis[512]; /* 0x400-0x5ff, rev6 */
  335. /* PCMCIA function control registers */
  336. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  337. u16 PAD[55];
  338. /* PCMCIA backplane access */
  339. u16 backplanecsr; /* 0x76E, rev6 */
  340. u16 backplaneaddr0; /* rev6 */
  341. u16 backplaneaddr1; /* rev6 */
  342. u16 backplaneaddr2; /* rev6 */
  343. u16 backplaneaddr3; /* rev6 */
  344. u16 backplanedata0; /* rev6 */
  345. u16 backplanedata1; /* rev6 */
  346. u16 backplanedata2; /* rev6 */
  347. u16 backplanedata3; /* rev6 */
  348. u16 PAD[31];
  349. /* sprom "size" & "blank" info */
  350. u16 spromstatus; /* 0x7BE, rev2 */
  351. u32 PAD[464];
  352. u16 PAD[0x80];
  353. };
  354. #ifdef DEBUG
  355. /* Device console log buffer state */
  356. struct brcmf_console {
  357. uint count; /* Poll interval msec counter */
  358. uint log_addr; /* Log struct address (fixed) */
  359. struct rte_log_le log_le; /* Log struct (host copy) */
  360. uint bufsize; /* Size of log buffer */
  361. u8 *buf; /* Log buffer (host copy) */
  362. uint last; /* Last buffer read index */
  363. };
  364. struct brcmf_trap_info {
  365. __le32 type;
  366. __le32 epc;
  367. __le32 cpsr;
  368. __le32 spsr;
  369. __le32 r0; /* a1 */
  370. __le32 r1; /* a2 */
  371. __le32 r2; /* a3 */
  372. __le32 r3; /* a4 */
  373. __le32 r4; /* v1 */
  374. __le32 r5; /* v2 */
  375. __le32 r6; /* v3 */
  376. __le32 r7; /* v4 */
  377. __le32 r8; /* v5 */
  378. __le32 r9; /* sb/v6 */
  379. __le32 r10; /* sl/v7 */
  380. __le32 r11; /* fp/v8 */
  381. __le32 r12; /* ip */
  382. __le32 r13; /* sp */
  383. __le32 r14; /* lr */
  384. __le32 pc; /* r15 */
  385. };
  386. #endif /* DEBUG */
  387. struct sdpcm_shared {
  388. u32 flags;
  389. u32 trap_addr;
  390. u32 assert_exp_addr;
  391. u32 assert_file_addr;
  392. u32 assert_line;
  393. u32 console_addr; /* Address of struct rte_console */
  394. u32 msgtrace_addr;
  395. u8 tag[32];
  396. u32 brpt_addr;
  397. };
  398. struct sdpcm_shared_le {
  399. __le32 flags;
  400. __le32 trap_addr;
  401. __le32 assert_exp_addr;
  402. __le32 assert_file_addr;
  403. __le32 assert_line;
  404. __le32 console_addr; /* Address of struct rte_console */
  405. __le32 msgtrace_addr;
  406. u8 tag[32];
  407. __le32 brpt_addr;
  408. };
  409. /* misc chip info needed by some of the routines */
  410. /* Private data for SDIO bus interaction */
  411. struct brcmf_sdio {
  412. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  413. struct chip_info *ci; /* Chip info struct */
  414. char *vars; /* Variables (from CIS and/or other) */
  415. uint varsz; /* Size of variables buffer */
  416. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  417. u32 hostintmask; /* Copy of Host Interrupt Mask */
  418. u32 intstatus; /* Intstatus bits (events) pending */
  419. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  420. bool fcstate; /* State of dongle flow-control */
  421. uint blocksize; /* Block size of SDIO transfers */
  422. uint roundup; /* Max roundup limit */
  423. struct pktq txq; /* Queue length used for flow-control */
  424. u8 flowcontrol; /* per prio flow control bitmask */
  425. u8 tx_seq; /* Transmit sequence number (next) */
  426. u8 tx_max; /* Maximum transmit sequence allowed */
  427. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  428. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  429. u16 nextlen; /* Next Read Len from last header */
  430. u8 rx_seq; /* Receive sequence number (expected) */
  431. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  432. uint rxbound; /* Rx frames to read before resched */
  433. uint txbound; /* Tx frames to send before resched */
  434. uint txminmax;
  435. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  436. struct sk_buff_head glom; /* Packet list for glommed superframe */
  437. uint glomerr; /* Glom packet read errors */
  438. u8 *rxbuf; /* Buffer for receiving control packets */
  439. uint rxblen; /* Allocated length of rxbuf */
  440. u8 *rxctl; /* Aligned pointer into rxbuf */
  441. u8 *databuf; /* Buffer for receiving big glom packet */
  442. u8 *dataptr; /* Aligned pointer into databuf */
  443. uint rxlen; /* Length of valid data in buffer */
  444. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  445. bool intr; /* Use interrupts */
  446. bool poll; /* Use polling */
  447. bool ipend; /* Device interrupt is pending */
  448. uint spurious; /* Count of spurious interrupts */
  449. uint pollrate; /* Ticks between device polls */
  450. uint polltick; /* Tick counter */
  451. #ifdef DEBUG
  452. uint console_interval;
  453. struct brcmf_console console; /* Console output polling support */
  454. uint console_addr; /* Console address from shared struct */
  455. #endif /* DEBUG */
  456. uint clkstate; /* State of sd and backplane clock(s) */
  457. bool activity; /* Activity flag for clock down */
  458. s32 idletime; /* Control for activity timeout */
  459. s32 idlecount; /* Activity timeout counter */
  460. s32 idleclock; /* How to set bus driver when idle */
  461. s32 sd_rxchain;
  462. bool use_rxchain; /* If brcmf should use PKT chains */
  463. bool sleeping; /* Is SDIO bus sleeping? */
  464. bool rxflow_mode; /* Rx flow control mode */
  465. bool rxflow; /* Is rx flow control on */
  466. bool alp_only; /* Don't use HT clock (ALP only) */
  467. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  468. bool usebufpool;
  469. u8 *ctrl_frame_buf;
  470. u32 ctrl_frame_len;
  471. bool ctrl_frame_stat;
  472. spinlock_t txqlock;
  473. wait_queue_head_t ctrl_wait;
  474. wait_queue_head_t dcmd_resp_wait;
  475. struct timer_list timer;
  476. struct completion watchdog_wait;
  477. struct task_struct *watchdog_tsk;
  478. bool wd_timer_valid;
  479. uint save_ms;
  480. struct task_struct *dpc_tsk;
  481. struct completion dpc_wait;
  482. struct list_head dpc_tsklst;
  483. spinlock_t dpc_tl_lock;
  484. struct semaphore sdsem;
  485. const struct firmware *firmware;
  486. u32 fw_ptr;
  487. bool txoff; /* Transmit flow-controlled */
  488. struct brcmf_sdio_count sdcnt;
  489. };
  490. /* clkstate */
  491. #define CLK_NONE 0
  492. #define CLK_SDONLY 1
  493. #define CLK_PENDING 2 /* Not used yet */
  494. #define CLK_AVAIL 3
  495. #ifdef DEBUG
  496. static int qcount[NUMPRIO];
  497. static int tx_packets[NUMPRIO];
  498. #endif /* DEBUG */
  499. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  500. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  501. /* Retry count for register access failures */
  502. static const uint retry_limit = 2;
  503. /* Limit on rounding up frames */
  504. static const uint max_roundup = 512;
  505. #define ALIGNMENT 4
  506. static void pkt_align(struct sk_buff *p, int len, int align)
  507. {
  508. uint datalign;
  509. datalign = (unsigned long)(p->data);
  510. datalign = roundup(datalign, (align)) - datalign;
  511. if (datalign)
  512. skb_pull(p, datalign);
  513. __skb_trim(p, len);
  514. }
  515. /* To check if there's window offered */
  516. static bool data_ok(struct brcmf_sdio *bus)
  517. {
  518. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  519. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  520. }
  521. /*
  522. * Reads a register in the SDIO hardware block. This block occupies a series of
  523. * adresses on the 32 bit backplane bus.
  524. */
  525. static int
  526. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  527. {
  528. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  529. int ret;
  530. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  531. bus->ci->c_inf[idx].base + offset, &ret);
  532. return ret;
  533. }
  534. static int
  535. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  536. {
  537. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  538. int ret;
  539. brcmf_sdio_regwl(bus->sdiodev,
  540. bus->ci->c_inf[idx].base + reg_offset,
  541. regval, &ret);
  542. return ret;
  543. }
  544. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  545. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  546. /* Packet free applicable unconditionally for sdio and sdspi.
  547. * Conditional if bufpool was present for gspi bus.
  548. */
  549. static void brcmf_sdbrcm_pktfree2(struct brcmf_sdio *bus, struct sk_buff *pkt)
  550. {
  551. if (bus->usebufpool)
  552. brcmu_pkt_buf_free_skb(pkt);
  553. }
  554. /* Turn backplane clock on or off */
  555. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  556. {
  557. int err;
  558. u8 clkctl, clkreq, devctl;
  559. unsigned long timeout;
  560. brcmf_dbg(TRACE, "Enter\n");
  561. clkctl = 0;
  562. if (on) {
  563. /* Request HT Avail */
  564. clkreq =
  565. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  566. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  567. clkreq, &err);
  568. if (err) {
  569. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  570. return -EBADE;
  571. }
  572. /* Check current status */
  573. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  574. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  575. if (err) {
  576. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  577. return -EBADE;
  578. }
  579. /* Go to pending and await interrupt if appropriate */
  580. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  581. /* Allow only clock-available interrupt */
  582. devctl = brcmf_sdio_regrb(bus->sdiodev,
  583. SBSDIO_DEVICE_CTL, &err);
  584. if (err) {
  585. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  586. err);
  587. return -EBADE;
  588. }
  589. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  590. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  591. devctl, &err);
  592. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  593. bus->clkstate = CLK_PENDING;
  594. return 0;
  595. } else if (bus->clkstate == CLK_PENDING) {
  596. /* Cancel CA-only interrupt filter */
  597. devctl = brcmf_sdio_regrb(bus->sdiodev,
  598. SBSDIO_DEVICE_CTL, &err);
  599. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  600. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  601. devctl, &err);
  602. }
  603. /* Otherwise, wait here (polling) for HT Avail */
  604. timeout = jiffies +
  605. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  606. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  607. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  608. SBSDIO_FUNC1_CHIPCLKCSR,
  609. &err);
  610. if (time_after(jiffies, timeout))
  611. break;
  612. else
  613. usleep_range(5000, 10000);
  614. }
  615. if (err) {
  616. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  617. return -EBADE;
  618. }
  619. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  620. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  621. PMU_MAX_TRANSITION_DLY, clkctl);
  622. return -EBADE;
  623. }
  624. /* Mark clock available */
  625. bus->clkstate = CLK_AVAIL;
  626. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  627. #if defined(DEBUG)
  628. if (!bus->alp_only) {
  629. if (SBSDIO_ALPONLY(clkctl))
  630. brcmf_dbg(ERROR, "HT Clock should be on\n");
  631. }
  632. #endif /* defined (DEBUG) */
  633. bus->activity = true;
  634. } else {
  635. clkreq = 0;
  636. if (bus->clkstate == CLK_PENDING) {
  637. /* Cancel CA-only interrupt filter */
  638. devctl = brcmf_sdio_regrb(bus->sdiodev,
  639. SBSDIO_DEVICE_CTL, &err);
  640. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  641. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  642. devctl, &err);
  643. }
  644. bus->clkstate = CLK_SDONLY;
  645. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  646. clkreq, &err);
  647. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  648. if (err) {
  649. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  650. err);
  651. return -EBADE;
  652. }
  653. }
  654. return 0;
  655. }
  656. /* Change idle/active SD state */
  657. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  658. {
  659. brcmf_dbg(TRACE, "Enter\n");
  660. if (on)
  661. bus->clkstate = CLK_SDONLY;
  662. else
  663. bus->clkstate = CLK_NONE;
  664. return 0;
  665. }
  666. /* Transition SD and backplane clock readiness */
  667. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  668. {
  669. #ifdef DEBUG
  670. uint oldstate = bus->clkstate;
  671. #endif /* DEBUG */
  672. brcmf_dbg(TRACE, "Enter\n");
  673. /* Early exit if we're already there */
  674. if (bus->clkstate == target) {
  675. if (target == CLK_AVAIL) {
  676. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  677. bus->activity = true;
  678. }
  679. return 0;
  680. }
  681. switch (target) {
  682. case CLK_AVAIL:
  683. /* Make sure SD clock is available */
  684. if (bus->clkstate == CLK_NONE)
  685. brcmf_sdbrcm_sdclk(bus, true);
  686. /* Now request HT Avail on the backplane */
  687. brcmf_sdbrcm_htclk(bus, true, pendok);
  688. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  689. bus->activity = true;
  690. break;
  691. case CLK_SDONLY:
  692. /* Remove HT request, or bring up SD clock */
  693. if (bus->clkstate == CLK_NONE)
  694. brcmf_sdbrcm_sdclk(bus, true);
  695. else if (bus->clkstate == CLK_AVAIL)
  696. brcmf_sdbrcm_htclk(bus, false, false);
  697. else
  698. brcmf_dbg(ERROR, "request for %d -> %d\n",
  699. bus->clkstate, target);
  700. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  701. break;
  702. case CLK_NONE:
  703. /* Make sure to remove HT request */
  704. if (bus->clkstate == CLK_AVAIL)
  705. brcmf_sdbrcm_htclk(bus, false, false);
  706. /* Now remove the SD clock */
  707. brcmf_sdbrcm_sdclk(bus, false);
  708. brcmf_sdbrcm_wd_timer(bus, 0);
  709. break;
  710. }
  711. #ifdef DEBUG
  712. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  713. #endif /* DEBUG */
  714. return 0;
  715. }
  716. static int brcmf_sdbrcm_bussleep(struct brcmf_sdio *bus, bool sleep)
  717. {
  718. int ret;
  719. brcmf_dbg(INFO, "request %s (currently %s)\n",
  720. sleep ? "SLEEP" : "WAKE",
  721. bus->sleeping ? "SLEEP" : "WAKE");
  722. /* Done if we're already in the requested state */
  723. if (sleep == bus->sleeping)
  724. return 0;
  725. /* Going to sleep: set the alarm and turn off the lights... */
  726. if (sleep) {
  727. /* Don't sleep if something is pending */
  728. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  729. return -EBUSY;
  730. /* Make sure the controller has the bus up */
  731. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  732. /* Tell device to start using OOB wakeup */
  733. ret = w_sdreg32(bus, SMB_USE_OOB,
  734. offsetof(struct sdpcmd_regs, tosbmailbox));
  735. if (ret != 0)
  736. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  737. /* Turn off our contribution to the HT clock request */
  738. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  739. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  740. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  741. /* Isolate the bus */
  742. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  743. SBSDIO_DEVCTL_PADS_ISO, NULL);
  744. /* Change state */
  745. bus->sleeping = true;
  746. } else {
  747. /* Waking up: bus power up is ok, set local state */
  748. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  749. 0, NULL);
  750. /* Make sure the controller has the bus up */
  751. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  752. /* Send misc interrupt to indicate OOB not needed */
  753. ret = w_sdreg32(bus, 0,
  754. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  755. if (ret == 0)
  756. ret = w_sdreg32(bus, SMB_DEV_INT,
  757. offsetof(struct sdpcmd_regs, tosbmailbox));
  758. if (ret != 0)
  759. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  760. /* Make sure we have SD bus access */
  761. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  762. /* Change state */
  763. bus->sleeping = false;
  764. }
  765. return 0;
  766. }
  767. static void bus_wake(struct brcmf_sdio *bus)
  768. {
  769. if (bus->sleeping)
  770. brcmf_sdbrcm_bussleep(bus, false);
  771. }
  772. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  773. {
  774. u32 intstatus = 0;
  775. u32 hmb_data;
  776. u8 fcbits;
  777. int ret;
  778. brcmf_dbg(TRACE, "Enter\n");
  779. /* Read mailbox data and ack that we did so */
  780. ret = r_sdreg32(bus, &hmb_data,
  781. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  782. if (ret == 0)
  783. w_sdreg32(bus, SMB_INT_ACK,
  784. offsetof(struct sdpcmd_regs, tosbmailbox));
  785. bus->sdcnt.f1regdata += 2;
  786. /* Dongle recomposed rx frames, accept them again */
  787. if (hmb_data & HMB_DATA_NAKHANDLED) {
  788. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  789. bus->rx_seq);
  790. if (!bus->rxskip)
  791. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  792. bus->rxskip = false;
  793. intstatus |= I_HMB_FRAME_IND;
  794. }
  795. /*
  796. * DEVREADY does not occur with gSPI.
  797. */
  798. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  799. bus->sdpcm_ver =
  800. (hmb_data & HMB_DATA_VERSION_MASK) >>
  801. HMB_DATA_VERSION_SHIFT;
  802. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  803. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  804. "expecting %d\n",
  805. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  806. else
  807. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  808. bus->sdpcm_ver);
  809. }
  810. /*
  811. * Flow Control has been moved into the RX headers and this out of band
  812. * method isn't used any more.
  813. * remaining backward compatible with older dongles.
  814. */
  815. if (hmb_data & HMB_DATA_FC) {
  816. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  817. HMB_DATA_FCDATA_SHIFT;
  818. if (fcbits & ~bus->flowcontrol)
  819. bus->sdcnt.fc_xoff++;
  820. if (bus->flowcontrol & ~fcbits)
  821. bus->sdcnt.fc_xon++;
  822. bus->sdcnt.fc_rcvd++;
  823. bus->flowcontrol = fcbits;
  824. }
  825. /* Shouldn't be any others */
  826. if (hmb_data & ~(HMB_DATA_DEVREADY |
  827. HMB_DATA_NAKHANDLED |
  828. HMB_DATA_FC |
  829. HMB_DATA_FWREADY |
  830. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  831. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  832. hmb_data);
  833. return intstatus;
  834. }
  835. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  836. {
  837. uint retries = 0;
  838. u16 lastrbc;
  839. u8 hi, lo;
  840. int err;
  841. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  842. abort ? "abort command, " : "",
  843. rtx ? ", send NAK" : "");
  844. if (abort)
  845. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  846. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  847. SFC_RF_TERM, &err);
  848. bus->sdcnt.f1regdata++;
  849. /* Wait until the packet has been flushed (device/FIFO stable) */
  850. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  851. hi = brcmf_sdio_regrb(bus->sdiodev,
  852. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  853. lo = brcmf_sdio_regrb(bus->sdiodev,
  854. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  855. bus->sdcnt.f1regdata += 2;
  856. if ((hi == 0) && (lo == 0))
  857. break;
  858. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  859. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  860. lastrbc, (hi << 8) + lo);
  861. }
  862. lastrbc = (hi << 8) + lo;
  863. }
  864. if (!retries)
  865. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  866. else
  867. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  868. if (rtx) {
  869. bus->sdcnt.rxrtx++;
  870. err = w_sdreg32(bus, SMB_NAK,
  871. offsetof(struct sdpcmd_regs, tosbmailbox));
  872. bus->sdcnt.f1regdata++;
  873. if (err == 0)
  874. bus->rxskip = true;
  875. }
  876. /* Clear partial in any case */
  877. bus->nextlen = 0;
  878. /* If we can't reach the device, signal failure */
  879. if (err)
  880. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  881. }
  882. /* copy a buffer into a pkt buffer chain */
  883. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  884. {
  885. uint n, ret = 0;
  886. struct sk_buff *p;
  887. u8 *buf;
  888. buf = bus->dataptr;
  889. /* copy the data */
  890. skb_queue_walk(&bus->glom, p) {
  891. n = min_t(uint, p->len, len);
  892. memcpy(p->data, buf, n);
  893. buf += n;
  894. len -= n;
  895. ret += n;
  896. if (!len)
  897. break;
  898. }
  899. return ret;
  900. }
  901. /* return total length of buffer chain */
  902. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  903. {
  904. struct sk_buff *p;
  905. uint total;
  906. total = 0;
  907. skb_queue_walk(&bus->glom, p)
  908. total += p->len;
  909. return total;
  910. }
  911. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  912. {
  913. struct sk_buff *cur, *next;
  914. skb_queue_walk_safe(&bus->glom, cur, next) {
  915. skb_unlink(cur, &bus->glom);
  916. brcmu_pkt_buf_free_skb(cur);
  917. }
  918. }
  919. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  920. {
  921. u16 dlen, totlen;
  922. u8 *dptr, num = 0;
  923. u16 sublen, check;
  924. struct sk_buff *pfirst, *pnext;
  925. int errcode;
  926. u8 chan, seq, doff, sfdoff;
  927. u8 txmax;
  928. int ifidx = 0;
  929. bool usechain = bus->use_rxchain;
  930. /* If packets, issue read(s) and send up packet chain */
  931. /* Return sequence numbers consumed? */
  932. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  933. bus->glomd, skb_peek(&bus->glom));
  934. /* If there's a descriptor, generate the packet chain */
  935. if (bus->glomd) {
  936. pfirst = pnext = NULL;
  937. dlen = (u16) (bus->glomd->len);
  938. dptr = bus->glomd->data;
  939. if (!dlen || (dlen & 1)) {
  940. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  941. dlen);
  942. dlen = 0;
  943. }
  944. for (totlen = num = 0; dlen; num++) {
  945. /* Get (and move past) next length */
  946. sublen = get_unaligned_le16(dptr);
  947. dlen -= sizeof(u16);
  948. dptr += sizeof(u16);
  949. if ((sublen < SDPCM_HDRLEN) ||
  950. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  951. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  952. num, sublen);
  953. pnext = NULL;
  954. break;
  955. }
  956. if (sublen % BRCMF_SDALIGN) {
  957. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  958. sublen, BRCMF_SDALIGN);
  959. usechain = false;
  960. }
  961. totlen += sublen;
  962. /* For last frame, adjust read len so total
  963. is a block multiple */
  964. if (!dlen) {
  965. sublen +=
  966. (roundup(totlen, bus->blocksize) - totlen);
  967. totlen = roundup(totlen, bus->blocksize);
  968. }
  969. /* Allocate/chain packet for next subframe */
  970. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  971. if (pnext == NULL) {
  972. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  973. num, sublen);
  974. break;
  975. }
  976. skb_queue_tail(&bus->glom, pnext);
  977. /* Adhere to start alignment requirements */
  978. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  979. }
  980. /* If all allocations succeeded, save packet chain
  981. in bus structure */
  982. if (pnext) {
  983. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  984. totlen, num);
  985. if (BRCMF_GLOM_ON() && bus->nextlen &&
  986. totlen != bus->nextlen) {
  987. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  988. bus->nextlen, totlen, rxseq);
  989. }
  990. pfirst = pnext = NULL;
  991. } else {
  992. brcmf_sdbrcm_free_glom(bus);
  993. num = 0;
  994. }
  995. /* Done with descriptor packet */
  996. brcmu_pkt_buf_free_skb(bus->glomd);
  997. bus->glomd = NULL;
  998. bus->nextlen = 0;
  999. }
  1000. /* Ok -- either we just generated a packet chain,
  1001. or had one from before */
  1002. if (!skb_queue_empty(&bus->glom)) {
  1003. if (BRCMF_GLOM_ON()) {
  1004. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1005. skb_queue_walk(&bus->glom, pnext) {
  1006. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1007. pnext, (u8 *) (pnext->data),
  1008. pnext->len, pnext->len);
  1009. }
  1010. }
  1011. pfirst = skb_peek(&bus->glom);
  1012. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1013. /* Do an SDIO read for the superframe. Configurable iovar to
  1014. * read directly into the chained packet, or allocate a large
  1015. * packet and and copy into the chain.
  1016. */
  1017. if (usechain) {
  1018. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1019. bus->sdiodev->sbwad,
  1020. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1021. } else if (bus->dataptr) {
  1022. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1023. bus->sdiodev->sbwad,
  1024. SDIO_FUNC_2, F2SYNC,
  1025. bus->dataptr, dlen);
  1026. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1027. if (sublen != dlen) {
  1028. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1029. dlen, sublen);
  1030. errcode = -1;
  1031. }
  1032. pnext = NULL;
  1033. } else {
  1034. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1035. dlen);
  1036. errcode = -1;
  1037. }
  1038. bus->sdcnt.f2rxdata++;
  1039. /* On failure, kill the superframe, allow a couple retries */
  1040. if (errcode < 0) {
  1041. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1042. dlen, errcode);
  1043. bus->sdiodev->bus_if->dstats.rx_errors++;
  1044. if (bus->glomerr++ < 3) {
  1045. brcmf_sdbrcm_rxfail(bus, true, true);
  1046. } else {
  1047. bus->glomerr = 0;
  1048. brcmf_sdbrcm_rxfail(bus, true, false);
  1049. bus->sdcnt.rxglomfail++;
  1050. brcmf_sdbrcm_free_glom(bus);
  1051. }
  1052. return 0;
  1053. }
  1054. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1055. pfirst->data, min_t(int, pfirst->len, 48),
  1056. "SUPERFRAME:\n");
  1057. /* Validate the superframe header */
  1058. dptr = (u8 *) (pfirst->data);
  1059. sublen = get_unaligned_le16(dptr);
  1060. check = get_unaligned_le16(dptr + sizeof(u16));
  1061. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1062. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1063. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1064. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1065. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1066. bus->nextlen, seq);
  1067. bus->nextlen = 0;
  1068. }
  1069. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1070. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1071. errcode = 0;
  1072. if ((u16)~(sublen ^ check)) {
  1073. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1074. sublen, check);
  1075. errcode = -1;
  1076. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1077. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1078. sublen, roundup(sublen, bus->blocksize),
  1079. dlen);
  1080. errcode = -1;
  1081. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1082. SDPCM_GLOM_CHANNEL) {
  1083. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1084. SDPCM_PACKET_CHANNEL(
  1085. &dptr[SDPCM_FRAMETAG_LEN]));
  1086. errcode = -1;
  1087. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1088. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1089. errcode = -1;
  1090. } else if ((doff < SDPCM_HDRLEN) ||
  1091. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1092. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1093. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1094. errcode = -1;
  1095. }
  1096. /* Check sequence number of superframe SW header */
  1097. if (rxseq != seq) {
  1098. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1099. seq, rxseq);
  1100. bus->sdcnt.rx_badseq++;
  1101. rxseq = seq;
  1102. }
  1103. /* Check window for sanity */
  1104. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1105. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1106. txmax, bus->tx_seq);
  1107. txmax = bus->tx_seq + 2;
  1108. }
  1109. bus->tx_max = txmax;
  1110. /* Remove superframe header, remember offset */
  1111. skb_pull(pfirst, doff);
  1112. sfdoff = doff;
  1113. num = 0;
  1114. /* Validate all the subframe headers */
  1115. skb_queue_walk(&bus->glom, pnext) {
  1116. /* leave when invalid subframe is found */
  1117. if (errcode)
  1118. break;
  1119. dptr = (u8 *) (pnext->data);
  1120. dlen = (u16) (pnext->len);
  1121. sublen = get_unaligned_le16(dptr);
  1122. check = get_unaligned_le16(dptr + sizeof(u16));
  1123. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1124. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1125. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1126. dptr, 32, "subframe:\n");
  1127. if ((u16)~(sublen ^ check)) {
  1128. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1129. num, sublen, check);
  1130. errcode = -1;
  1131. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1132. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1133. num, sublen, dlen);
  1134. errcode = -1;
  1135. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1136. (chan != SDPCM_EVENT_CHANNEL)) {
  1137. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1138. num, chan);
  1139. errcode = -1;
  1140. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1141. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1142. num, doff, sublen, SDPCM_HDRLEN);
  1143. errcode = -1;
  1144. }
  1145. /* increase the subframe count */
  1146. num++;
  1147. }
  1148. if (errcode) {
  1149. /* Terminate frame on error, request
  1150. a couple retries */
  1151. if (bus->glomerr++ < 3) {
  1152. /* Restore superframe header space */
  1153. skb_push(pfirst, sfdoff);
  1154. brcmf_sdbrcm_rxfail(bus, true, true);
  1155. } else {
  1156. bus->glomerr = 0;
  1157. brcmf_sdbrcm_rxfail(bus, true, false);
  1158. bus->sdcnt.rxglomfail++;
  1159. brcmf_sdbrcm_free_glom(bus);
  1160. }
  1161. bus->nextlen = 0;
  1162. return 0;
  1163. }
  1164. /* Basic SD framing looks ok - process each packet (header) */
  1165. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1166. dptr = (u8 *) (pfirst->data);
  1167. sublen = get_unaligned_le16(dptr);
  1168. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1169. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1170. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1171. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1172. num, pfirst, pfirst->data,
  1173. pfirst->len, sublen, chan, seq);
  1174. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1175. chan == SDPCM_EVENT_CHANNEL */
  1176. if (rxseq != seq) {
  1177. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1178. seq, rxseq);
  1179. bus->sdcnt.rx_badseq++;
  1180. rxseq = seq;
  1181. }
  1182. rxseq++;
  1183. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1184. dptr, dlen, "Rx Subframe Data:\n");
  1185. __skb_trim(pfirst, sublen);
  1186. skb_pull(pfirst, doff);
  1187. if (pfirst->len == 0) {
  1188. skb_unlink(pfirst, &bus->glom);
  1189. brcmu_pkt_buf_free_skb(pfirst);
  1190. continue;
  1191. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev,
  1192. &ifidx, pfirst) != 0) {
  1193. brcmf_dbg(ERROR, "rx protocol error\n");
  1194. bus->sdiodev->bus_if->dstats.rx_errors++;
  1195. skb_unlink(pfirst, &bus->glom);
  1196. brcmu_pkt_buf_free_skb(pfirst);
  1197. continue;
  1198. }
  1199. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1200. pfirst->data,
  1201. min_t(int, pfirst->len, 32),
  1202. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1203. bus->glom.qlen, pfirst, pfirst->data,
  1204. pfirst->len, pfirst->next,
  1205. pfirst->prev);
  1206. }
  1207. /* sent any remaining packets up */
  1208. if (bus->glom.qlen) {
  1209. up(&bus->sdsem);
  1210. brcmf_rx_frame(bus->sdiodev->dev, ifidx, &bus->glom);
  1211. down(&bus->sdsem);
  1212. }
  1213. bus->sdcnt.rxglomframes++;
  1214. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1215. }
  1216. return num;
  1217. }
  1218. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1219. bool *pending)
  1220. {
  1221. DECLARE_WAITQUEUE(wait, current);
  1222. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1223. /* Wait until control frame is available */
  1224. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1225. set_current_state(TASK_INTERRUPTIBLE);
  1226. while (!(*condition) && (!signal_pending(current) && timeout))
  1227. timeout = schedule_timeout(timeout);
  1228. if (signal_pending(current))
  1229. *pending = true;
  1230. set_current_state(TASK_RUNNING);
  1231. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1232. return timeout;
  1233. }
  1234. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1235. {
  1236. if (waitqueue_active(&bus->dcmd_resp_wait))
  1237. wake_up_interruptible(&bus->dcmd_resp_wait);
  1238. return 0;
  1239. }
  1240. static void
  1241. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1242. {
  1243. uint rdlen, pad;
  1244. int sdret;
  1245. brcmf_dbg(TRACE, "Enter\n");
  1246. /* Set rxctl for frame (w/optional alignment) */
  1247. bus->rxctl = bus->rxbuf;
  1248. bus->rxctl += BRCMF_FIRSTREAD;
  1249. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1250. if (pad)
  1251. bus->rxctl += (BRCMF_SDALIGN - pad);
  1252. bus->rxctl -= BRCMF_FIRSTREAD;
  1253. /* Copy the already-read portion over */
  1254. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1255. if (len <= BRCMF_FIRSTREAD)
  1256. goto gotpkt;
  1257. /* Raise rdlen to next SDIO block to avoid tail command */
  1258. rdlen = len - BRCMF_FIRSTREAD;
  1259. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1260. pad = bus->blocksize - (rdlen % bus->blocksize);
  1261. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1262. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1263. rdlen += pad;
  1264. } else if (rdlen % BRCMF_SDALIGN) {
  1265. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1266. }
  1267. /* Satisfy length-alignment requirements */
  1268. if (rdlen & (ALIGNMENT - 1))
  1269. rdlen = roundup(rdlen, ALIGNMENT);
  1270. /* Drop if the read is too big or it exceeds our maximum */
  1271. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1272. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1273. rdlen, bus->sdiodev->bus_if->maxctl);
  1274. bus->sdiodev->bus_if->dstats.rx_errors++;
  1275. brcmf_sdbrcm_rxfail(bus, false, false);
  1276. goto done;
  1277. }
  1278. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1279. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1280. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1281. bus->sdiodev->bus_if->dstats.rx_errors++;
  1282. bus->sdcnt.rx_toolong++;
  1283. brcmf_sdbrcm_rxfail(bus, false, false);
  1284. goto done;
  1285. }
  1286. /* Read remainder of frame body into the rxctl buffer */
  1287. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1288. bus->sdiodev->sbwad,
  1289. SDIO_FUNC_2,
  1290. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen);
  1291. bus->sdcnt.f2rxdata++;
  1292. /* Control frame failures need retransmission */
  1293. if (sdret < 0) {
  1294. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1295. rdlen, sdret);
  1296. bus->sdcnt.rxc_errors++;
  1297. brcmf_sdbrcm_rxfail(bus, true, true);
  1298. goto done;
  1299. }
  1300. gotpkt:
  1301. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1302. bus->rxctl, len, "RxCtrl:\n");
  1303. /* Point to valid data and indicate its length */
  1304. bus->rxctl += doff;
  1305. bus->rxlen = len - doff;
  1306. done:
  1307. /* Awake any waiters */
  1308. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1309. }
  1310. /* Pad read to blocksize for efficiency */
  1311. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1312. {
  1313. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1314. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1315. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1316. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1317. *rdlen += *pad;
  1318. } else if (*rdlen % BRCMF_SDALIGN) {
  1319. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1320. }
  1321. }
  1322. static void
  1323. brcmf_alloc_pkt_and_read(struct brcmf_sdio *bus, u16 rdlen,
  1324. struct sk_buff **pkt, u8 **rxbuf)
  1325. {
  1326. int sdret; /* Return code from calls */
  1327. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1328. if (*pkt == NULL)
  1329. return;
  1330. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1331. *rxbuf = (u8 *) ((*pkt)->data);
  1332. /* Read the entire frame */
  1333. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1334. SDIO_FUNC_2, F2SYNC, *pkt);
  1335. bus->sdcnt.f2rxdata++;
  1336. if (sdret < 0) {
  1337. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1338. rdlen, sdret);
  1339. brcmu_pkt_buf_free_skb(*pkt);
  1340. bus->sdiodev->bus_if->dstats.rx_errors++;
  1341. /* Force retry w/normal header read.
  1342. * Don't attempt NAK for
  1343. * gSPI
  1344. */
  1345. brcmf_sdbrcm_rxfail(bus, true, true);
  1346. *pkt = NULL;
  1347. }
  1348. }
  1349. /* Checks the header */
  1350. static int
  1351. brcmf_check_rxbuf(struct brcmf_sdio *bus, struct sk_buff *pkt, u8 *rxbuf,
  1352. u8 rxseq, u16 nextlen, u16 *len)
  1353. {
  1354. u16 check;
  1355. bool len_consistent; /* Result of comparing readahead len and
  1356. len from hw-hdr */
  1357. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1358. /* Extract hardware header fields */
  1359. *len = get_unaligned_le16(bus->rxhdr);
  1360. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1361. /* All zeros means readahead info was bad */
  1362. if (!(*len | check)) {
  1363. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1364. goto fail;
  1365. }
  1366. /* Validate check bytes */
  1367. if ((u16)~(*len ^ check)) {
  1368. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1369. nextlen, *len, check);
  1370. bus->sdcnt.rx_badhdr++;
  1371. brcmf_sdbrcm_rxfail(bus, false, false);
  1372. goto fail;
  1373. }
  1374. /* Validate frame length */
  1375. if (*len < SDPCM_HDRLEN) {
  1376. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1377. *len);
  1378. goto fail;
  1379. }
  1380. /* Check for consistency with readahead info */
  1381. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1382. if (len_consistent) {
  1383. /* Mismatch, force retry w/normal
  1384. header (may be >4K) */
  1385. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1386. nextlen, *len, roundup(*len, 16),
  1387. rxseq);
  1388. brcmf_sdbrcm_rxfail(bus, true, true);
  1389. goto fail;
  1390. }
  1391. return 0;
  1392. fail:
  1393. brcmf_sdbrcm_pktfree2(bus, pkt);
  1394. return -EINVAL;
  1395. }
  1396. /* Return true if there may be more frames to read */
  1397. static uint
  1398. brcmf_sdbrcm_readframes(struct brcmf_sdio *bus, uint maxframes, bool *finished)
  1399. {
  1400. u16 len, check; /* Extracted hardware header fields */
  1401. u8 chan, seq, doff; /* Extracted software header fields */
  1402. u8 fcbits; /* Extracted fcbits from software header */
  1403. struct sk_buff *pkt; /* Packet for event or data frames */
  1404. u16 pad; /* Number of pad bytes to read */
  1405. u16 rdlen; /* Total number of bytes to read */
  1406. u8 rxseq; /* Next sequence number to expect */
  1407. uint rxleft = 0; /* Remaining number of frames allowed */
  1408. int sdret; /* Return code from calls */
  1409. u8 txmax; /* Maximum tx sequence offered */
  1410. u8 *rxbuf;
  1411. int ifidx = 0;
  1412. uint rxcount = 0; /* Total frames read */
  1413. brcmf_dbg(TRACE, "Enter\n");
  1414. /* Not finished unless we encounter no more frames indication */
  1415. *finished = false;
  1416. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1417. !bus->rxskip && rxleft &&
  1418. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1419. rxseq++, rxleft--) {
  1420. /* Handle glomming separately */
  1421. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1422. u8 cnt;
  1423. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1424. bus->glomd, skb_peek(&bus->glom));
  1425. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1426. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1427. rxseq += cnt - 1;
  1428. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1429. continue;
  1430. }
  1431. /* Try doing single read if we can */
  1432. if (bus->nextlen) {
  1433. u16 nextlen = bus->nextlen;
  1434. bus->nextlen = 0;
  1435. rdlen = len = nextlen << 4;
  1436. brcmf_pad(bus, &pad, &rdlen);
  1437. /*
  1438. * After the frame is received we have to
  1439. * distinguish whether it is data
  1440. * or non-data frame.
  1441. */
  1442. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1443. if (pkt == NULL) {
  1444. /* Give up on data, request rtx of events */
  1445. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1446. len, rdlen, rxseq);
  1447. continue;
  1448. }
  1449. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1450. &len) < 0)
  1451. continue;
  1452. /* Extract software header fields */
  1453. chan = SDPCM_PACKET_CHANNEL(
  1454. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1455. seq = SDPCM_PACKET_SEQUENCE(
  1456. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1457. doff = SDPCM_DOFFSET_VALUE(
  1458. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1459. txmax = SDPCM_WINDOW_VALUE(
  1460. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1461. bus->nextlen =
  1462. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1463. SDPCM_NEXTLEN_OFFSET];
  1464. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1465. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1466. bus->nextlen, seq);
  1467. bus->nextlen = 0;
  1468. }
  1469. bus->sdcnt.rx_readahead_cnt++;
  1470. /* Handle Flow Control */
  1471. fcbits = SDPCM_FCMASK_VALUE(
  1472. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1473. if (bus->flowcontrol != fcbits) {
  1474. if (~bus->flowcontrol & fcbits)
  1475. bus->sdcnt.fc_xoff++;
  1476. if (bus->flowcontrol & ~fcbits)
  1477. bus->sdcnt.fc_xon++;
  1478. bus->sdcnt.fc_rcvd++;
  1479. bus->flowcontrol = fcbits;
  1480. }
  1481. /* Check and update sequence number */
  1482. if (rxseq != seq) {
  1483. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1484. seq, rxseq);
  1485. bus->sdcnt.rx_badseq++;
  1486. rxseq = seq;
  1487. }
  1488. /* Check window for sanity */
  1489. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1490. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1491. txmax, bus->tx_seq);
  1492. txmax = bus->tx_seq + 2;
  1493. }
  1494. bus->tx_max = txmax;
  1495. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1496. rxbuf, len, "Rx Data:\n");
  1497. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1498. BRCMF_DATA_ON()) &&
  1499. BRCMF_HDRS_ON(),
  1500. bus->rxhdr, SDPCM_HDRLEN,
  1501. "RxHdr:\n");
  1502. if (chan == SDPCM_CONTROL_CHANNEL) {
  1503. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1504. seq);
  1505. /* Force retry w/normal header read */
  1506. bus->nextlen = 0;
  1507. brcmf_sdbrcm_rxfail(bus, false, true);
  1508. brcmf_sdbrcm_pktfree2(bus, pkt);
  1509. continue;
  1510. }
  1511. /* Validate data offset */
  1512. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1513. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1514. doff, len, SDPCM_HDRLEN);
  1515. brcmf_sdbrcm_rxfail(bus, false, false);
  1516. brcmf_sdbrcm_pktfree2(bus, pkt);
  1517. continue;
  1518. }
  1519. /* All done with this one -- now deliver the packet */
  1520. goto deliver;
  1521. }
  1522. /* Read frame header (hardware and software) */
  1523. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1524. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1525. BRCMF_FIRSTREAD);
  1526. bus->sdcnt.f2rxhdrs++;
  1527. if (sdret < 0) {
  1528. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1529. bus->sdcnt.rx_hdrfail++;
  1530. brcmf_sdbrcm_rxfail(bus, true, true);
  1531. continue;
  1532. }
  1533. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1534. bus->rxhdr, SDPCM_HDRLEN, "RxHdr:\n");
  1535. /* Extract hardware header fields */
  1536. len = get_unaligned_le16(bus->rxhdr);
  1537. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1538. /* All zeros means no more frames */
  1539. if (!(len | check)) {
  1540. *finished = true;
  1541. break;
  1542. }
  1543. /* Validate check bytes */
  1544. if ((u16) ~(len ^ check)) {
  1545. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1546. len, check);
  1547. bus->sdcnt.rx_badhdr++;
  1548. brcmf_sdbrcm_rxfail(bus, false, false);
  1549. continue;
  1550. }
  1551. /* Validate frame length */
  1552. if (len < SDPCM_HDRLEN) {
  1553. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1554. continue;
  1555. }
  1556. /* Extract software header fields */
  1557. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1558. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1559. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1560. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1561. /* Validate data offset */
  1562. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1563. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1564. doff, len, SDPCM_HDRLEN, seq);
  1565. bus->sdcnt.rx_badhdr++;
  1566. brcmf_sdbrcm_rxfail(bus, false, false);
  1567. continue;
  1568. }
  1569. /* Save the readahead length if there is one */
  1570. bus->nextlen =
  1571. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1572. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1573. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1574. bus->nextlen, seq);
  1575. bus->nextlen = 0;
  1576. }
  1577. /* Handle Flow Control */
  1578. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1579. if (bus->flowcontrol != fcbits) {
  1580. if (~bus->flowcontrol & fcbits)
  1581. bus->sdcnt.fc_xoff++;
  1582. if (bus->flowcontrol & ~fcbits)
  1583. bus->sdcnt.fc_xon++;
  1584. bus->sdcnt.fc_rcvd++;
  1585. bus->flowcontrol = fcbits;
  1586. }
  1587. /* Check and update sequence number */
  1588. if (rxseq != seq) {
  1589. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1590. bus->sdcnt.rx_badseq++;
  1591. rxseq = seq;
  1592. }
  1593. /* Check window for sanity */
  1594. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1595. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1596. txmax, bus->tx_seq);
  1597. txmax = bus->tx_seq + 2;
  1598. }
  1599. bus->tx_max = txmax;
  1600. /* Call a separate function for control frames */
  1601. if (chan == SDPCM_CONTROL_CHANNEL) {
  1602. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1603. continue;
  1604. }
  1605. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1606. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1607. SDPCM_GLOM_CHANNEL */
  1608. /* Length to read */
  1609. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1610. /* May pad read to blocksize for efficiency */
  1611. if (bus->roundup && bus->blocksize &&
  1612. (rdlen > bus->blocksize)) {
  1613. pad = bus->blocksize - (rdlen % bus->blocksize);
  1614. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1615. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1616. rdlen += pad;
  1617. } else if (rdlen % BRCMF_SDALIGN) {
  1618. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1619. }
  1620. /* Satisfy length-alignment requirements */
  1621. if (rdlen & (ALIGNMENT - 1))
  1622. rdlen = roundup(rdlen, ALIGNMENT);
  1623. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1624. /* Too long -- skip this frame */
  1625. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1626. len, rdlen);
  1627. bus->sdiodev->bus_if->dstats.rx_errors++;
  1628. bus->sdcnt.rx_toolong++;
  1629. brcmf_sdbrcm_rxfail(bus, false, false);
  1630. continue;
  1631. }
  1632. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1633. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1634. if (!pkt) {
  1635. /* Give up on data, request rtx of events */
  1636. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1637. rdlen, chan);
  1638. bus->sdiodev->bus_if->dstats.rx_dropped++;
  1639. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1640. continue;
  1641. }
  1642. /* Leave room for what we already read, and align remainder */
  1643. skb_pull(pkt, BRCMF_FIRSTREAD);
  1644. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1645. /* Read the remaining frame data */
  1646. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1647. SDIO_FUNC_2, F2SYNC, pkt);
  1648. bus->sdcnt.f2rxdata++;
  1649. if (sdret < 0) {
  1650. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1651. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1652. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1653. : "test")), sdret);
  1654. brcmu_pkt_buf_free_skb(pkt);
  1655. bus->sdiodev->bus_if->dstats.rx_errors++;
  1656. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1657. continue;
  1658. }
  1659. /* Copy the already-read portion */
  1660. skb_push(pkt, BRCMF_FIRSTREAD);
  1661. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1662. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1663. pkt->data, len, "Rx Data:\n");
  1664. deliver:
  1665. /* Save superframe descriptor and allocate packet frame */
  1666. if (chan == SDPCM_GLOM_CHANNEL) {
  1667. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1668. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1669. len);
  1670. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1671. pkt->data, len,
  1672. "Glom Data:\n");
  1673. __skb_trim(pkt, len);
  1674. skb_pull(pkt, SDPCM_HDRLEN);
  1675. bus->glomd = pkt;
  1676. } else {
  1677. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1678. "descriptor!\n", __func__);
  1679. brcmf_sdbrcm_rxfail(bus, false, false);
  1680. }
  1681. continue;
  1682. }
  1683. /* Fill in packet len and prio, deliver upward */
  1684. __skb_trim(pkt, len);
  1685. skb_pull(pkt, doff);
  1686. if (pkt->len == 0) {
  1687. brcmu_pkt_buf_free_skb(pkt);
  1688. continue;
  1689. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev, &ifidx,
  1690. pkt) != 0) {
  1691. brcmf_dbg(ERROR, "rx protocol error\n");
  1692. brcmu_pkt_buf_free_skb(pkt);
  1693. bus->sdiodev->bus_if->dstats.rx_errors++;
  1694. continue;
  1695. }
  1696. /* Unlock during rx call */
  1697. up(&bus->sdsem);
  1698. brcmf_rx_packet(bus->sdiodev->dev, ifidx, pkt);
  1699. down(&bus->sdsem);
  1700. }
  1701. rxcount = maxframes - rxleft;
  1702. /* Message if we hit the limit */
  1703. if (!rxleft)
  1704. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1705. maxframes);
  1706. else
  1707. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1708. /* Back off rxseq if awaiting rtx, update rx_seq */
  1709. if (bus->rxskip)
  1710. rxseq--;
  1711. bus->rx_seq = rxseq;
  1712. return rxcount;
  1713. }
  1714. static void
  1715. brcmf_sdbrcm_wait_for_event(struct brcmf_sdio *bus, bool *lockvar)
  1716. {
  1717. up(&bus->sdsem);
  1718. wait_event_interruptible_timeout(bus->ctrl_wait, !*lockvar, HZ * 2);
  1719. down(&bus->sdsem);
  1720. return;
  1721. }
  1722. static void
  1723. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1724. {
  1725. if (waitqueue_active(&bus->ctrl_wait))
  1726. wake_up_interruptible(&bus->ctrl_wait);
  1727. return;
  1728. }
  1729. /* Writes a HW/SW header into the packet and sends it. */
  1730. /* Assumes: (a) header space already there, (b) caller holds lock */
  1731. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1732. uint chan, bool free_pkt)
  1733. {
  1734. int ret;
  1735. u8 *frame;
  1736. u16 len, pad = 0;
  1737. u32 swheader;
  1738. struct sk_buff *new;
  1739. int i;
  1740. brcmf_dbg(TRACE, "Enter\n");
  1741. frame = (u8 *) (pkt->data);
  1742. /* Add alignment padding, allocate new packet if needed */
  1743. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1744. if (pad) {
  1745. if (skb_headroom(pkt) < pad) {
  1746. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1747. skb_headroom(pkt), pad);
  1748. bus->sdiodev->bus_if->tx_realloc++;
  1749. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1750. if (!new) {
  1751. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1752. pkt->len + BRCMF_SDALIGN);
  1753. ret = -ENOMEM;
  1754. goto done;
  1755. }
  1756. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1757. memcpy(new->data, pkt->data, pkt->len);
  1758. if (free_pkt)
  1759. brcmu_pkt_buf_free_skb(pkt);
  1760. /* free the pkt if canned one is not used */
  1761. free_pkt = true;
  1762. pkt = new;
  1763. frame = (u8 *) (pkt->data);
  1764. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1765. pad = 0;
  1766. } else {
  1767. skb_push(pkt, pad);
  1768. frame = (u8 *) (pkt->data);
  1769. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1770. memset(frame, 0, pad + SDPCM_HDRLEN);
  1771. }
  1772. }
  1773. /* precondition: pad < BRCMF_SDALIGN */
  1774. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1775. len = (u16) (pkt->len);
  1776. *(__le16 *) frame = cpu_to_le16(len);
  1777. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1778. /* Software tag: channel, sequence number, data offset */
  1779. swheader =
  1780. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1781. (((pad +
  1782. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1783. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1784. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1785. #ifdef DEBUG
  1786. tx_packets[pkt->priority]++;
  1787. #endif
  1788. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1789. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1790. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1791. frame, len, "Tx Frame:\n");
  1792. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1793. ((BRCMF_CTL_ON() &&
  1794. chan == SDPCM_CONTROL_CHANNEL) ||
  1795. (BRCMF_DATA_ON() &&
  1796. chan != SDPCM_CONTROL_CHANNEL))) &&
  1797. BRCMF_HDRS_ON(),
  1798. frame, min_t(u16, len, 16), "TxHdr:\n");
  1799. /* Raise len to next SDIO block to eliminate tail command */
  1800. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1801. u16 pad = bus->blocksize - (len % bus->blocksize);
  1802. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1803. len += pad;
  1804. } else if (len % BRCMF_SDALIGN) {
  1805. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1806. }
  1807. /* Some controllers have trouble with odd bytes -- round to even */
  1808. if (len & (ALIGNMENT - 1))
  1809. len = roundup(len, ALIGNMENT);
  1810. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1811. SDIO_FUNC_2, F2SYNC, pkt);
  1812. bus->sdcnt.f2txdata++;
  1813. if (ret < 0) {
  1814. /* On failure, abort the command and terminate the frame */
  1815. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1816. ret);
  1817. bus->sdcnt.tx_sderrs++;
  1818. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1819. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1820. SFC_WF_TERM, NULL);
  1821. bus->sdcnt.f1regdata++;
  1822. for (i = 0; i < 3; i++) {
  1823. u8 hi, lo;
  1824. hi = brcmf_sdio_regrb(bus->sdiodev,
  1825. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1826. lo = brcmf_sdio_regrb(bus->sdiodev,
  1827. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1828. bus->sdcnt.f1regdata += 2;
  1829. if ((hi == 0) && (lo == 0))
  1830. break;
  1831. }
  1832. }
  1833. if (ret == 0)
  1834. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1835. done:
  1836. /* restore pkt buffer pointer before calling tx complete routine */
  1837. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1838. up(&bus->sdsem);
  1839. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1840. down(&bus->sdsem);
  1841. if (free_pkt)
  1842. brcmu_pkt_buf_free_skb(pkt);
  1843. return ret;
  1844. }
  1845. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1846. {
  1847. struct sk_buff *pkt;
  1848. u32 intstatus = 0;
  1849. int ret = 0, prec_out;
  1850. uint cnt = 0;
  1851. uint datalen;
  1852. u8 tx_prec_map;
  1853. brcmf_dbg(TRACE, "Enter\n");
  1854. tx_prec_map = ~bus->flowcontrol;
  1855. /* Send frames until the limit or some other event */
  1856. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1857. spin_lock_bh(&bus->txqlock);
  1858. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1859. if (pkt == NULL) {
  1860. spin_unlock_bh(&bus->txqlock);
  1861. break;
  1862. }
  1863. spin_unlock_bh(&bus->txqlock);
  1864. datalen = pkt->len - SDPCM_HDRLEN;
  1865. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1866. if (ret)
  1867. bus->sdiodev->bus_if->dstats.tx_errors++;
  1868. else
  1869. bus->sdiodev->bus_if->dstats.tx_bytes += datalen;
  1870. /* In poll mode, need to check for other events */
  1871. if (!bus->intr && cnt) {
  1872. /* Check device status, signal pending interrupt */
  1873. ret = r_sdreg32(bus, &intstatus,
  1874. offsetof(struct sdpcmd_regs,
  1875. intstatus));
  1876. bus->sdcnt.f2txdata++;
  1877. if (ret != 0)
  1878. break;
  1879. if (intstatus & bus->hostintmask)
  1880. bus->ipend = true;
  1881. }
  1882. }
  1883. /* Deflow-control stack if needed */
  1884. if (bus->sdiodev->bus_if->drvr_up &&
  1885. (bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1886. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1887. bus->txoff = OFF;
  1888. brcmf_txflowcontrol(bus->sdiodev->dev, 0, OFF);
  1889. }
  1890. return cnt;
  1891. }
  1892. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1893. {
  1894. u32 local_hostintmask;
  1895. u8 saveclk;
  1896. int err;
  1897. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1898. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1899. struct brcmf_sdio *bus = sdiodev->bus;
  1900. brcmf_dbg(TRACE, "Enter\n");
  1901. if (bus->watchdog_tsk) {
  1902. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1903. kthread_stop(bus->watchdog_tsk);
  1904. bus->watchdog_tsk = NULL;
  1905. }
  1906. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  1907. send_sig(SIGTERM, bus->dpc_tsk, 1);
  1908. kthread_stop(bus->dpc_tsk);
  1909. bus->dpc_tsk = NULL;
  1910. }
  1911. down(&bus->sdsem);
  1912. bus_wake(bus);
  1913. /* Enable clock for device interrupts */
  1914. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1915. /* Disable and clear interrupts at the chip level also */
  1916. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1917. local_hostintmask = bus->hostintmask;
  1918. bus->hostintmask = 0;
  1919. /* Change our idea of bus state */
  1920. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1921. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1922. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1923. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1924. if (!err) {
  1925. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1926. (saveclk | SBSDIO_FORCE_HT), &err);
  1927. }
  1928. if (err)
  1929. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  1930. /* Turn off the bus (F2), free any pending packets */
  1931. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1932. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1933. NULL);
  1934. /* Clear any pending interrupts now that F2 is disabled */
  1935. w_sdreg32(bus, local_hostintmask,
  1936. offsetof(struct sdpcmd_regs, intstatus));
  1937. /* Turn off the backplane clock (only) */
  1938. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1939. /* Clear the data packet queues */
  1940. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1941. /* Clear any held glomming stuff */
  1942. if (bus->glomd)
  1943. brcmu_pkt_buf_free_skb(bus->glomd);
  1944. brcmf_sdbrcm_free_glom(bus);
  1945. /* Clear rx control and wake any waiters */
  1946. bus->rxlen = 0;
  1947. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1948. /* Reset some F2 state stuff */
  1949. bus->rxskip = false;
  1950. bus->tx_seq = bus->rx_seq = 0;
  1951. up(&bus->sdsem);
  1952. }
  1953. #ifdef CONFIG_BRCMFMAC_SDIO_OOB
  1954. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1955. {
  1956. unsigned long flags;
  1957. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1958. if (!bus->sdiodev->irq_en && !bus->ipend) {
  1959. enable_irq(bus->sdiodev->irq);
  1960. bus->sdiodev->irq_en = true;
  1961. }
  1962. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1963. }
  1964. #else
  1965. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1966. {
  1967. }
  1968. #endif /* CONFIG_BRCMFMAC_SDIO_OOB */
  1969. static bool brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1970. {
  1971. u32 intstatus, newstatus = 0;
  1972. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1973. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1974. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1975. bool rxdone = true; /* Flag for no more read data */
  1976. bool resched = false; /* Flag indicating resched wanted */
  1977. int err;
  1978. brcmf_dbg(TRACE, "Enter\n");
  1979. /* Start with leftover status bits */
  1980. intstatus = bus->intstatus;
  1981. down(&bus->sdsem);
  1982. /* If waiting for HTAVAIL, check status */
  1983. if (bus->clkstate == CLK_PENDING) {
  1984. u8 clkctl, devctl = 0;
  1985. #ifdef DEBUG
  1986. /* Check for inconsistent device control */
  1987. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1988. SBSDIO_DEVICE_CTL, &err);
  1989. if (err) {
  1990. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  1991. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1992. }
  1993. #endif /* DEBUG */
  1994. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1995. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1996. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1997. if (err) {
  1998. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  1999. err);
  2000. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2001. }
  2002. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2003. devctl, clkctl);
  2004. if (SBSDIO_HTAV(clkctl)) {
  2005. devctl = brcmf_sdio_regrb(bus->sdiodev,
  2006. SBSDIO_DEVICE_CTL, &err);
  2007. if (err) {
  2008. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2009. err);
  2010. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2011. }
  2012. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2013. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2014. devctl, &err);
  2015. if (err) {
  2016. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2017. err);
  2018. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2019. }
  2020. bus->clkstate = CLK_AVAIL;
  2021. } else {
  2022. goto clkwait;
  2023. }
  2024. }
  2025. bus_wake(bus);
  2026. /* Make sure backplane clock is on */
  2027. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2028. if (bus->clkstate == CLK_PENDING)
  2029. goto clkwait;
  2030. /* Pending interrupt indicates new device status */
  2031. if (bus->ipend) {
  2032. bus->ipend = false;
  2033. err = r_sdreg32(bus, &newstatus,
  2034. offsetof(struct sdpcmd_regs, intstatus));
  2035. bus->sdcnt.f1regdata++;
  2036. if (err != 0)
  2037. newstatus = 0;
  2038. newstatus &= bus->hostintmask;
  2039. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2040. if (newstatus) {
  2041. err = w_sdreg32(bus, newstatus,
  2042. offsetof(struct sdpcmd_regs,
  2043. intstatus));
  2044. bus->sdcnt.f1regdata++;
  2045. }
  2046. }
  2047. /* Merge new bits with previous */
  2048. intstatus |= newstatus;
  2049. bus->intstatus = 0;
  2050. /* Handle flow-control change: read new state in case our ack
  2051. * crossed another change interrupt. If change still set, assume
  2052. * FC ON for safety, let next loop through do the debounce.
  2053. */
  2054. if (intstatus & I_HMB_FC_CHANGE) {
  2055. intstatus &= ~I_HMB_FC_CHANGE;
  2056. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2057. offsetof(struct sdpcmd_regs, intstatus));
  2058. err = r_sdreg32(bus, &newstatus,
  2059. offsetof(struct sdpcmd_regs, intstatus));
  2060. bus->sdcnt.f1regdata += 2;
  2061. bus->fcstate =
  2062. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2063. intstatus |= (newstatus & bus->hostintmask);
  2064. }
  2065. /* Handle host mailbox indication */
  2066. if (intstatus & I_HMB_HOST_INT) {
  2067. intstatus &= ~I_HMB_HOST_INT;
  2068. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2069. }
  2070. /* Generally don't ask for these, can get CRC errors... */
  2071. if (intstatus & I_WR_OOSYNC) {
  2072. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2073. intstatus &= ~I_WR_OOSYNC;
  2074. }
  2075. if (intstatus & I_RD_OOSYNC) {
  2076. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2077. intstatus &= ~I_RD_OOSYNC;
  2078. }
  2079. if (intstatus & I_SBINT) {
  2080. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2081. intstatus &= ~I_SBINT;
  2082. }
  2083. /* Would be active due to wake-wlan in gSPI */
  2084. if (intstatus & I_CHIPACTIVE) {
  2085. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2086. intstatus &= ~I_CHIPACTIVE;
  2087. }
  2088. /* Ignore frame indications if rxskip is set */
  2089. if (bus->rxskip)
  2090. intstatus &= ~I_HMB_FRAME_IND;
  2091. /* On frame indication, read available frames */
  2092. if (PKT_AVAILABLE()) {
  2093. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2094. if (rxdone || bus->rxskip)
  2095. intstatus &= ~I_HMB_FRAME_IND;
  2096. rxlimit -= min(framecnt, rxlimit);
  2097. }
  2098. /* Keep still-pending events for next scheduling */
  2099. bus->intstatus = intstatus;
  2100. clkwait:
  2101. brcmf_sdbrcm_clrintr(bus);
  2102. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2103. (bus->clkstate == CLK_AVAIL)) {
  2104. int ret, i;
  2105. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2106. SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
  2107. (u32) bus->ctrl_frame_len);
  2108. if (ret < 0) {
  2109. /* On failure, abort the command and
  2110. terminate the frame */
  2111. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2112. ret);
  2113. bus->sdcnt.tx_sderrs++;
  2114. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2115. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2116. SFC_WF_TERM, &err);
  2117. bus->sdcnt.f1regdata++;
  2118. for (i = 0; i < 3; i++) {
  2119. u8 hi, lo;
  2120. hi = brcmf_sdio_regrb(bus->sdiodev,
  2121. SBSDIO_FUNC1_WFRAMEBCHI,
  2122. &err);
  2123. lo = brcmf_sdio_regrb(bus->sdiodev,
  2124. SBSDIO_FUNC1_WFRAMEBCLO,
  2125. &err);
  2126. bus->sdcnt.f1regdata += 2;
  2127. if ((hi == 0) && (lo == 0))
  2128. break;
  2129. }
  2130. }
  2131. if (ret == 0)
  2132. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2133. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2134. bus->ctrl_frame_stat = false;
  2135. brcmf_sdbrcm_wait_event_wakeup(bus);
  2136. }
  2137. /* Send queued frames (limit 1 if rx may still be pending) */
  2138. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2139. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2140. && data_ok(bus)) {
  2141. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2142. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2143. txlimit -= framecnt;
  2144. }
  2145. /* Resched if events or tx frames are pending,
  2146. else await next interrupt */
  2147. /* On failed register access, all bets are off:
  2148. no resched or interrupts */
  2149. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  2150. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation\n");
  2151. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2152. bus->intstatus = 0;
  2153. } else if (bus->clkstate == CLK_PENDING) {
  2154. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2155. resched = true;
  2156. } else if (bus->intstatus || bus->ipend ||
  2157. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2158. && data_ok(bus)) || PKT_AVAILABLE()) {
  2159. resched = true;
  2160. }
  2161. bus->dpc_sched = resched;
  2162. /* If we're done for now, turn off clock request. */
  2163. if ((bus->clkstate != CLK_PENDING)
  2164. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2165. bus->activity = false;
  2166. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2167. }
  2168. up(&bus->sdsem);
  2169. return resched;
  2170. }
  2171. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  2172. {
  2173. struct list_head *new_hd;
  2174. unsigned long flags;
  2175. if (in_interrupt())
  2176. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  2177. else
  2178. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  2179. if (new_hd == NULL)
  2180. return;
  2181. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2182. list_add_tail(new_hd, &bus->dpc_tsklst);
  2183. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2184. }
  2185. static int brcmf_sdbrcm_dpc_thread(void *data)
  2186. {
  2187. struct brcmf_sdio *bus = (struct brcmf_sdio *) data;
  2188. struct list_head *cur_hd, *tmp_hd;
  2189. unsigned long flags;
  2190. allow_signal(SIGTERM);
  2191. /* Run until signal received */
  2192. while (1) {
  2193. if (kthread_should_stop())
  2194. break;
  2195. if (list_empty(&bus->dpc_tsklst))
  2196. if (wait_for_completion_interruptible(&bus->dpc_wait))
  2197. break;
  2198. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2199. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  2200. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2201. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2202. /* after stopping the bus, exit thread */
  2203. brcmf_sdbrcm_bus_stop(bus->sdiodev->dev);
  2204. bus->dpc_tsk = NULL;
  2205. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2206. break;
  2207. }
  2208. if (brcmf_sdbrcm_dpc(bus))
  2209. brcmf_sdbrcm_adddpctsk(bus);
  2210. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2211. list_del(cur_hd);
  2212. kfree(cur_hd);
  2213. }
  2214. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2215. }
  2216. return 0;
  2217. }
  2218. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2219. {
  2220. int ret = -EBADE;
  2221. uint datalen, prec;
  2222. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2223. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2224. struct brcmf_sdio *bus = sdiodev->bus;
  2225. brcmf_dbg(TRACE, "Enter\n");
  2226. datalen = pkt->len;
  2227. /* Add space for the header */
  2228. skb_push(pkt, SDPCM_HDRLEN);
  2229. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2230. prec = prio2prec((pkt->priority & PRIOMASK));
  2231. /* Check for existing queue, current flow-control,
  2232. pending event, or pending clock */
  2233. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2234. bus->sdcnt.fcqueued++;
  2235. /* Priority based enq */
  2236. spin_lock_bh(&bus->txqlock);
  2237. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2238. skb_pull(pkt, SDPCM_HDRLEN);
  2239. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2240. brcmu_pkt_buf_free_skb(pkt);
  2241. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2242. ret = -ENOSR;
  2243. } else {
  2244. ret = 0;
  2245. }
  2246. spin_unlock_bh(&bus->txqlock);
  2247. if (pktq_len(&bus->txq) >= TXHI) {
  2248. bus->txoff = ON;
  2249. brcmf_txflowcontrol(bus->sdiodev->dev, 0, ON);
  2250. }
  2251. #ifdef DEBUG
  2252. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2253. qcount[prec] = pktq_plen(&bus->txq, prec);
  2254. #endif
  2255. /* Schedule DPC if needed to send queued packet(s) */
  2256. if (!bus->dpc_sched) {
  2257. bus->dpc_sched = true;
  2258. if (bus->dpc_tsk) {
  2259. brcmf_sdbrcm_adddpctsk(bus);
  2260. complete(&bus->dpc_wait);
  2261. }
  2262. }
  2263. return ret;
  2264. }
  2265. static int
  2266. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2267. uint size)
  2268. {
  2269. int bcmerror = 0;
  2270. u32 sdaddr;
  2271. uint dsize;
  2272. /* Determine initial transfer parameters */
  2273. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2274. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2275. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2276. else
  2277. dsize = size;
  2278. /* Set the backplane window to include the start address */
  2279. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2280. if (bcmerror) {
  2281. brcmf_dbg(ERROR, "window change failed\n");
  2282. goto xfer_done;
  2283. }
  2284. /* Do the transfer(s) */
  2285. while (size) {
  2286. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2287. write ? "write" : "read", dsize,
  2288. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2289. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2290. sdaddr, data, dsize);
  2291. if (bcmerror) {
  2292. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2293. break;
  2294. }
  2295. /* Adjust for next transfer (if any) */
  2296. size -= dsize;
  2297. if (size) {
  2298. data += dsize;
  2299. address += dsize;
  2300. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2301. address);
  2302. if (bcmerror) {
  2303. brcmf_dbg(ERROR, "window change failed\n");
  2304. break;
  2305. }
  2306. sdaddr = 0;
  2307. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2308. }
  2309. }
  2310. xfer_done:
  2311. /* Return the window to backplane enumeration space for core access */
  2312. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2313. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2314. bus->sdiodev->sbwad);
  2315. return bcmerror;
  2316. }
  2317. #ifdef DEBUG
  2318. #define CONSOLE_LINE_MAX 192
  2319. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2320. {
  2321. struct brcmf_console *c = &bus->console;
  2322. u8 line[CONSOLE_LINE_MAX], ch;
  2323. u32 n, idx, addr;
  2324. int rv;
  2325. /* Don't do anything until FWREADY updates console address */
  2326. if (bus->console_addr == 0)
  2327. return 0;
  2328. /* Read console log struct */
  2329. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2330. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2331. sizeof(c->log_le));
  2332. if (rv < 0)
  2333. return rv;
  2334. /* Allocate console buffer (one time only) */
  2335. if (c->buf == NULL) {
  2336. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2337. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2338. if (c->buf == NULL)
  2339. return -ENOMEM;
  2340. }
  2341. idx = le32_to_cpu(c->log_le.idx);
  2342. /* Protect against corrupt value */
  2343. if (idx > c->bufsize)
  2344. return -EBADE;
  2345. /* Skip reading the console buffer if the index pointer
  2346. has not moved */
  2347. if (idx == c->last)
  2348. return 0;
  2349. /* Read the console buffer */
  2350. addr = le32_to_cpu(c->log_le.buf);
  2351. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2352. if (rv < 0)
  2353. return rv;
  2354. while (c->last != idx) {
  2355. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2356. if (c->last == idx) {
  2357. /* This would output a partial line.
  2358. * Instead, back up
  2359. * the buffer pointer and output this
  2360. * line next time around.
  2361. */
  2362. if (c->last >= n)
  2363. c->last -= n;
  2364. else
  2365. c->last = c->bufsize - n;
  2366. goto break2;
  2367. }
  2368. ch = c->buf[c->last];
  2369. c->last = (c->last + 1) % c->bufsize;
  2370. if (ch == '\n')
  2371. break;
  2372. line[n] = ch;
  2373. }
  2374. if (n > 0) {
  2375. if (line[n - 1] == '\r')
  2376. n--;
  2377. line[n] = 0;
  2378. pr_debug("CONSOLE: %s\n", line);
  2379. }
  2380. }
  2381. break2:
  2382. return 0;
  2383. }
  2384. #endif /* DEBUG */
  2385. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2386. {
  2387. int i;
  2388. int ret;
  2389. bus->ctrl_frame_stat = false;
  2390. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2391. SDIO_FUNC_2, F2SYNC, frame, len);
  2392. if (ret < 0) {
  2393. /* On failure, abort the command and terminate the frame */
  2394. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2395. ret);
  2396. bus->sdcnt.tx_sderrs++;
  2397. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2398. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2399. SFC_WF_TERM, NULL);
  2400. bus->sdcnt.f1regdata++;
  2401. for (i = 0; i < 3; i++) {
  2402. u8 hi, lo;
  2403. hi = brcmf_sdio_regrb(bus->sdiodev,
  2404. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2405. lo = brcmf_sdio_regrb(bus->sdiodev,
  2406. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2407. bus->sdcnt.f1regdata += 2;
  2408. if (hi == 0 && lo == 0)
  2409. break;
  2410. }
  2411. return ret;
  2412. }
  2413. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2414. return ret;
  2415. }
  2416. static int
  2417. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2418. {
  2419. u8 *frame;
  2420. u16 len;
  2421. u32 swheader;
  2422. uint retries = 0;
  2423. u8 doff = 0;
  2424. int ret = -1;
  2425. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2426. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2427. struct brcmf_sdio *bus = sdiodev->bus;
  2428. brcmf_dbg(TRACE, "Enter\n");
  2429. /* Back the pointer to make a room for bus header */
  2430. frame = msg - SDPCM_HDRLEN;
  2431. len = (msglen += SDPCM_HDRLEN);
  2432. /* Add alignment padding (optional for ctl frames) */
  2433. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2434. if (doff) {
  2435. frame -= doff;
  2436. len += doff;
  2437. msglen += doff;
  2438. memset(frame, 0, doff + SDPCM_HDRLEN);
  2439. }
  2440. /* precondition: doff < BRCMF_SDALIGN */
  2441. doff += SDPCM_HDRLEN;
  2442. /* Round send length to next SDIO block */
  2443. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2444. u16 pad = bus->blocksize - (len % bus->blocksize);
  2445. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2446. len += pad;
  2447. } else if (len % BRCMF_SDALIGN) {
  2448. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2449. }
  2450. /* Satisfy length-alignment requirements */
  2451. if (len & (ALIGNMENT - 1))
  2452. len = roundup(len, ALIGNMENT);
  2453. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2454. /* Need to lock here to protect txseq and SDIO tx calls */
  2455. down(&bus->sdsem);
  2456. bus_wake(bus);
  2457. /* Make sure backplane clock is on */
  2458. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2459. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2460. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2461. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2462. /* Software tag: channel, sequence number, data offset */
  2463. swheader =
  2464. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2465. SDPCM_CHANNEL_MASK)
  2466. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2467. SDPCM_DOFFSET_MASK);
  2468. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2469. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2470. if (!data_ok(bus)) {
  2471. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2472. bus->tx_max, bus->tx_seq);
  2473. bus->ctrl_frame_stat = true;
  2474. /* Send from dpc */
  2475. bus->ctrl_frame_buf = frame;
  2476. bus->ctrl_frame_len = len;
  2477. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2478. if (!bus->ctrl_frame_stat) {
  2479. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2480. ret = 0;
  2481. } else {
  2482. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2483. ret = -1;
  2484. }
  2485. }
  2486. if (ret == -1) {
  2487. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2488. frame, len, "Tx Frame:\n");
  2489. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2490. BRCMF_HDRS_ON(),
  2491. frame, min_t(u16, len, 16), "TxHdr:\n");
  2492. do {
  2493. ret = brcmf_tx_frame(bus, frame, len);
  2494. } while (ret < 0 && retries++ < TXRETRIES);
  2495. }
  2496. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2497. bus->activity = false;
  2498. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2499. }
  2500. up(&bus->sdsem);
  2501. if (ret)
  2502. bus->sdcnt.tx_ctlerrs++;
  2503. else
  2504. bus->sdcnt.tx_ctlpkts++;
  2505. return ret ? -EIO : 0;
  2506. }
  2507. #ifdef DEBUG
  2508. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2509. {
  2510. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2511. }
  2512. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2513. struct sdpcm_shared *sh)
  2514. {
  2515. u32 addr;
  2516. int rv;
  2517. u32 shaddr = 0;
  2518. struct sdpcm_shared_le sh_le;
  2519. __le32 addr_le;
  2520. shaddr = bus->ramsize - 4;
  2521. /*
  2522. * Read last word in socram to determine
  2523. * address of sdpcm_shared structure
  2524. */
  2525. rv = brcmf_sdbrcm_membytes(bus, false, shaddr,
  2526. (u8 *)&addr_le, 4);
  2527. if (rv < 0)
  2528. return rv;
  2529. addr = le32_to_cpu(addr_le);
  2530. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  2531. /*
  2532. * Check if addr is valid.
  2533. * NVRAM length at the end of memory should have been overwritten.
  2534. */
  2535. if (!brcmf_sdio_valid_shared_address(addr)) {
  2536. brcmf_dbg(ERROR, "invalid sdpcm_shared address 0x%08X\n",
  2537. addr);
  2538. return -EINVAL;
  2539. }
  2540. /* Read hndrte_shared structure */
  2541. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&sh_le,
  2542. sizeof(struct sdpcm_shared_le));
  2543. if (rv < 0)
  2544. return rv;
  2545. /* Endianness */
  2546. sh->flags = le32_to_cpu(sh_le.flags);
  2547. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2548. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2549. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2550. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2551. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2552. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2553. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) != SDPCM_SHARED_VERSION) {
  2554. brcmf_dbg(ERROR,
  2555. "sdpcm_shared version mismatch: dhd %d dongle %d\n",
  2556. SDPCM_SHARED_VERSION,
  2557. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2558. return -EPROTO;
  2559. }
  2560. return 0;
  2561. }
  2562. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2563. struct sdpcm_shared *sh, char __user *data,
  2564. size_t count)
  2565. {
  2566. u32 addr, console_ptr, console_size, console_index;
  2567. char *conbuf = NULL;
  2568. __le32 sh_val;
  2569. int rv;
  2570. loff_t pos = 0;
  2571. int nbytes = 0;
  2572. /* obtain console information from device memory */
  2573. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2574. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2575. (u8 *)&sh_val, sizeof(u32));
  2576. if (rv < 0)
  2577. return rv;
  2578. console_ptr = le32_to_cpu(sh_val);
  2579. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2580. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2581. (u8 *)&sh_val, sizeof(u32));
  2582. if (rv < 0)
  2583. return rv;
  2584. console_size = le32_to_cpu(sh_val);
  2585. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2586. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2587. (u8 *)&sh_val, sizeof(u32));
  2588. if (rv < 0)
  2589. return rv;
  2590. console_index = le32_to_cpu(sh_val);
  2591. /* allocate buffer for console data */
  2592. if (console_size <= CONSOLE_BUFFER_MAX)
  2593. conbuf = vzalloc(console_size+1);
  2594. if (!conbuf)
  2595. return -ENOMEM;
  2596. /* obtain the console data from device */
  2597. conbuf[console_size] = '\0';
  2598. rv = brcmf_sdbrcm_membytes(bus, false, console_ptr, (u8 *)conbuf,
  2599. console_size);
  2600. if (rv < 0)
  2601. goto done;
  2602. rv = simple_read_from_buffer(data, count, &pos,
  2603. conbuf + console_index,
  2604. console_size - console_index);
  2605. if (rv < 0)
  2606. goto done;
  2607. nbytes = rv;
  2608. if (console_index > 0) {
  2609. pos = 0;
  2610. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2611. conbuf, console_index - 1);
  2612. if (rv < 0)
  2613. goto done;
  2614. rv += nbytes;
  2615. }
  2616. done:
  2617. vfree(conbuf);
  2618. return rv;
  2619. }
  2620. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2621. char __user *data, size_t count)
  2622. {
  2623. int error, res;
  2624. char buf[350];
  2625. struct brcmf_trap_info tr;
  2626. int nbytes;
  2627. loff_t pos = 0;
  2628. if ((sh->flags & SDPCM_SHARED_TRAP) == 0)
  2629. return 0;
  2630. error = brcmf_sdbrcm_membytes(bus, false, sh->trap_addr, (u8 *)&tr,
  2631. sizeof(struct brcmf_trap_info));
  2632. if (error < 0)
  2633. return error;
  2634. nbytes = brcmf_sdio_dump_console(bus, sh, data, count);
  2635. if (nbytes < 0)
  2636. return nbytes;
  2637. res = scnprintf(buf, sizeof(buf),
  2638. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2639. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2640. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2641. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2642. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2643. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2644. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2645. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2646. le32_to_cpu(tr.pc), le32_to_cpu(sh->trap_addr),
  2647. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2648. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2649. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2650. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2651. error = simple_read_from_buffer(data+nbytes, count, &pos, buf, res);
  2652. if (error < 0)
  2653. return error;
  2654. nbytes += error;
  2655. return nbytes;
  2656. }
  2657. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2658. struct sdpcm_shared *sh, char __user *data,
  2659. size_t count)
  2660. {
  2661. int error = 0;
  2662. char buf[200];
  2663. char file[80] = "?";
  2664. char expr[80] = "<???>";
  2665. int res;
  2666. loff_t pos = 0;
  2667. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2668. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2669. return 0;
  2670. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2671. brcmf_dbg(INFO, "no assert in dongle\n");
  2672. return 0;
  2673. }
  2674. if (sh->assert_file_addr != 0) {
  2675. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_file_addr,
  2676. (u8 *)file, 80);
  2677. if (error < 0)
  2678. return error;
  2679. }
  2680. if (sh->assert_exp_addr != 0) {
  2681. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_exp_addr,
  2682. (u8 *)expr, 80);
  2683. if (error < 0)
  2684. return error;
  2685. }
  2686. res = scnprintf(buf, sizeof(buf),
  2687. "dongle assert: %s:%d: assert(%s)\n",
  2688. file, sh->assert_line, expr);
  2689. return simple_read_from_buffer(data, count, &pos, buf, res);
  2690. }
  2691. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2692. {
  2693. int error;
  2694. struct sdpcm_shared sh;
  2695. down(&bus->sdsem);
  2696. error = brcmf_sdio_readshared(bus, &sh);
  2697. up(&bus->sdsem);
  2698. if (error < 0)
  2699. return error;
  2700. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2701. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2702. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2703. brcmf_dbg(ERROR, "assertion in dongle\n");
  2704. if (sh.flags & SDPCM_SHARED_TRAP)
  2705. brcmf_dbg(ERROR, "firmware trap in dongle\n");
  2706. return 0;
  2707. }
  2708. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2709. size_t count, loff_t *ppos)
  2710. {
  2711. int error = 0;
  2712. struct sdpcm_shared sh;
  2713. int nbytes = 0;
  2714. loff_t pos = *ppos;
  2715. if (pos != 0)
  2716. return 0;
  2717. down(&bus->sdsem);
  2718. error = brcmf_sdio_readshared(bus, &sh);
  2719. if (error < 0)
  2720. goto done;
  2721. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2722. if (error < 0)
  2723. goto done;
  2724. nbytes = error;
  2725. error = brcmf_sdio_trap_info(bus, &sh, data, count);
  2726. if (error < 0)
  2727. goto done;
  2728. error += nbytes;
  2729. *ppos += error;
  2730. done:
  2731. up(&bus->sdsem);
  2732. return error;
  2733. }
  2734. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2735. size_t count, loff_t *ppos)
  2736. {
  2737. struct brcmf_sdio *bus = f->private_data;
  2738. int res;
  2739. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2740. if (res > 0)
  2741. *ppos += res;
  2742. return (ssize_t)res;
  2743. }
  2744. static const struct file_operations brcmf_sdio_forensic_ops = {
  2745. .owner = THIS_MODULE,
  2746. .open = simple_open,
  2747. .read = brcmf_sdio_forensic_read
  2748. };
  2749. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2750. {
  2751. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2752. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2753. if (IS_ERR_OR_NULL(dentry))
  2754. return;
  2755. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2756. &brcmf_sdio_forensic_ops);
  2757. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2758. }
  2759. #else
  2760. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2761. {
  2762. return 0;
  2763. }
  2764. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2765. {
  2766. }
  2767. #endif /* DEBUG */
  2768. static int
  2769. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2770. {
  2771. int timeleft;
  2772. uint rxlen = 0;
  2773. bool pending;
  2774. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2775. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2776. struct brcmf_sdio *bus = sdiodev->bus;
  2777. brcmf_dbg(TRACE, "Enter\n");
  2778. /* Wait until control frame is available */
  2779. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2780. down(&bus->sdsem);
  2781. rxlen = bus->rxlen;
  2782. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2783. bus->rxlen = 0;
  2784. up(&bus->sdsem);
  2785. if (rxlen) {
  2786. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2787. rxlen, msglen);
  2788. } else if (timeleft == 0) {
  2789. brcmf_dbg(ERROR, "resumed on timeout\n");
  2790. brcmf_sdbrcm_checkdied(bus);
  2791. } else if (pending) {
  2792. brcmf_dbg(CTL, "cancelled\n");
  2793. return -ERESTARTSYS;
  2794. } else {
  2795. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2796. brcmf_sdbrcm_checkdied(bus);
  2797. }
  2798. if (rxlen)
  2799. bus->sdcnt.rx_ctlpkts++;
  2800. else
  2801. bus->sdcnt.rx_ctlerrs++;
  2802. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2803. }
  2804. static int brcmf_sdbrcm_downloadvars(struct brcmf_sdio *bus, void *arg, int len)
  2805. {
  2806. int bcmerror = 0;
  2807. brcmf_dbg(TRACE, "Enter\n");
  2808. /* Basic sanity checks */
  2809. if (bus->sdiodev->bus_if->drvr_up) {
  2810. bcmerror = -EISCONN;
  2811. goto err;
  2812. }
  2813. if (!len) {
  2814. bcmerror = -EOVERFLOW;
  2815. goto err;
  2816. }
  2817. /* Free the old ones and replace with passed variables */
  2818. kfree(bus->vars);
  2819. bus->vars = kmalloc(len, GFP_ATOMIC);
  2820. bus->varsz = bus->vars ? len : 0;
  2821. if (bus->vars == NULL) {
  2822. bcmerror = -ENOMEM;
  2823. goto err;
  2824. }
  2825. /* Copy the passed variables, which should include the
  2826. terminating double-null */
  2827. memcpy(bus->vars, arg, bus->varsz);
  2828. err:
  2829. return bcmerror;
  2830. }
  2831. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2832. {
  2833. int bcmerror = 0;
  2834. u32 varsize;
  2835. u32 varaddr;
  2836. u8 *vbuffer;
  2837. u32 varsizew;
  2838. __le32 varsizew_le;
  2839. #ifdef DEBUG
  2840. char *nvram_ularray;
  2841. #endif /* DEBUG */
  2842. /* Even if there are no vars are to be written, we still
  2843. need to set the ramsize. */
  2844. varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
  2845. varaddr = (bus->ramsize - 4) - varsize;
  2846. if (bus->vars) {
  2847. vbuffer = kzalloc(varsize, GFP_ATOMIC);
  2848. if (!vbuffer)
  2849. return -ENOMEM;
  2850. memcpy(vbuffer, bus->vars, bus->varsz);
  2851. /* Write the vars list */
  2852. bcmerror =
  2853. brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
  2854. #ifdef DEBUG
  2855. /* Verify NVRAM bytes */
  2856. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
  2857. nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
  2858. if (!nvram_ularray) {
  2859. kfree(vbuffer);
  2860. return -ENOMEM;
  2861. }
  2862. /* Upload image to verify downloaded contents. */
  2863. memset(nvram_ularray, 0xaa, varsize);
  2864. /* Read the vars list to temp buffer for comparison */
  2865. bcmerror =
  2866. brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
  2867. varsize);
  2868. if (bcmerror) {
  2869. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2870. bcmerror, varsize, varaddr);
  2871. }
  2872. /* Compare the org NVRAM with the one read from RAM */
  2873. if (memcmp(vbuffer, nvram_ularray, varsize))
  2874. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2875. else
  2876. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2877. kfree(nvram_ularray);
  2878. #endif /* DEBUG */
  2879. kfree(vbuffer);
  2880. }
  2881. /* adjust to the user specified RAM */
  2882. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2883. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2884. varaddr, varsize);
  2885. varsize = ((bus->ramsize - 4) - varaddr);
  2886. /*
  2887. * Determine the length token:
  2888. * Varsize, converted to words, in lower 16-bits, checksum
  2889. * in upper 16-bits.
  2890. */
  2891. if (bcmerror) {
  2892. varsizew = 0;
  2893. varsizew_le = cpu_to_le32(0);
  2894. } else {
  2895. varsizew = varsize / 4;
  2896. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2897. varsizew_le = cpu_to_le32(varsizew);
  2898. }
  2899. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2900. varsize, varsizew);
  2901. /* Write the length token to the last word */
  2902. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2903. (u8 *)&varsizew_le, 4);
  2904. return bcmerror;
  2905. }
  2906. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2907. {
  2908. int bcmerror = 0;
  2909. struct chip_info *ci = bus->ci;
  2910. /* To enter download state, disable ARM and reset SOCRAM.
  2911. * To exit download state, simply reset ARM (default is RAM boot).
  2912. */
  2913. if (enter) {
  2914. bus->alp_only = true;
  2915. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2916. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2917. /* Clear the top bit of memory */
  2918. if (bus->ramsize) {
  2919. u32 zeros = 0;
  2920. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2921. (u8 *)&zeros, 4);
  2922. }
  2923. } else {
  2924. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2925. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2926. bcmerror = -EBADE;
  2927. goto fail;
  2928. }
  2929. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2930. if (bcmerror) {
  2931. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2932. bcmerror = 0;
  2933. }
  2934. w_sdreg32(bus, 0xFFFFFFFF,
  2935. offsetof(struct sdpcmd_regs, intstatus));
  2936. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2937. /* Allow HT Clock now that the ARM is running. */
  2938. bus->alp_only = false;
  2939. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2940. }
  2941. fail:
  2942. return bcmerror;
  2943. }
  2944. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2945. {
  2946. if (bus->firmware->size < bus->fw_ptr + len)
  2947. len = bus->firmware->size - bus->fw_ptr;
  2948. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2949. bus->fw_ptr += len;
  2950. return len;
  2951. }
  2952. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2953. {
  2954. int offset = 0;
  2955. uint len;
  2956. u8 *memblock = NULL, *memptr;
  2957. int ret;
  2958. brcmf_dbg(INFO, "Enter\n");
  2959. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2960. &bus->sdiodev->func[2]->dev);
  2961. if (ret) {
  2962. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2963. return ret;
  2964. }
  2965. bus->fw_ptr = 0;
  2966. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2967. if (memblock == NULL) {
  2968. ret = -ENOMEM;
  2969. goto err;
  2970. }
  2971. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2972. memptr += (BRCMF_SDALIGN -
  2973. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2974. /* Download image */
  2975. while ((len =
  2976. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2977. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2978. if (ret) {
  2979. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2980. ret, MEMBLOCK, offset);
  2981. goto err;
  2982. }
  2983. offset += MEMBLOCK;
  2984. }
  2985. err:
  2986. kfree(memblock);
  2987. release_firmware(bus->firmware);
  2988. bus->fw_ptr = 0;
  2989. return ret;
  2990. }
  2991. /*
  2992. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2993. * and ending in a NUL.
  2994. * Removes carriage returns, empty lines, comment lines, and converts
  2995. * newlines to NULs.
  2996. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2997. * by two NULs.
  2998. */
  2999. static uint brcmf_process_nvram_vars(char *varbuf, uint len)
  3000. {
  3001. char *dp;
  3002. bool findNewline;
  3003. int column;
  3004. uint buf_len, n;
  3005. dp = varbuf;
  3006. findNewline = false;
  3007. column = 0;
  3008. for (n = 0; n < len; n++) {
  3009. if (varbuf[n] == 0)
  3010. break;
  3011. if (varbuf[n] == '\r')
  3012. continue;
  3013. if (findNewline && varbuf[n] != '\n')
  3014. continue;
  3015. findNewline = false;
  3016. if (varbuf[n] == '#') {
  3017. findNewline = true;
  3018. continue;
  3019. }
  3020. if (varbuf[n] == '\n') {
  3021. if (column == 0)
  3022. continue;
  3023. *dp++ = 0;
  3024. column = 0;
  3025. continue;
  3026. }
  3027. *dp++ = varbuf[n];
  3028. column++;
  3029. }
  3030. buf_len = dp - varbuf;
  3031. while (dp < varbuf + n)
  3032. *dp++ = 0;
  3033. return buf_len;
  3034. }
  3035. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  3036. {
  3037. uint len;
  3038. char *memblock = NULL;
  3039. char *bufp;
  3040. int ret;
  3041. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  3042. &bus->sdiodev->func[2]->dev);
  3043. if (ret) {
  3044. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  3045. return ret;
  3046. }
  3047. bus->fw_ptr = 0;
  3048. memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
  3049. if (memblock == NULL) {
  3050. ret = -ENOMEM;
  3051. goto err;
  3052. }
  3053. len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
  3054. if (len > 0 && len < MEMBLOCK) {
  3055. bufp = (char *)memblock;
  3056. bufp[len] = 0;
  3057. len = brcmf_process_nvram_vars(bufp, len);
  3058. bufp += len;
  3059. *bufp++ = 0;
  3060. if (len)
  3061. ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
  3062. if (ret)
  3063. brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
  3064. } else {
  3065. brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
  3066. ret = -EIO;
  3067. }
  3068. err:
  3069. kfree(memblock);
  3070. release_firmware(bus->firmware);
  3071. bus->fw_ptr = 0;
  3072. return ret;
  3073. }
  3074. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  3075. {
  3076. int bcmerror = -1;
  3077. /* Keep arm in reset */
  3078. if (brcmf_sdbrcm_download_state(bus, true)) {
  3079. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  3080. goto err;
  3081. }
  3082. /* External image takes precedence if specified */
  3083. if (brcmf_sdbrcm_download_code_file(bus)) {
  3084. brcmf_dbg(ERROR, "dongle image file download failed\n");
  3085. goto err;
  3086. }
  3087. /* External nvram takes precedence if specified */
  3088. if (brcmf_sdbrcm_download_nvram(bus))
  3089. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  3090. /* Take arm out of reset */
  3091. if (brcmf_sdbrcm_download_state(bus, false)) {
  3092. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  3093. goto err;
  3094. }
  3095. bcmerror = 0;
  3096. err:
  3097. return bcmerror;
  3098. }
  3099. static bool
  3100. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  3101. {
  3102. bool ret;
  3103. /* Download the firmware */
  3104. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3105. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  3106. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  3107. return ret;
  3108. }
  3109. static int brcmf_sdbrcm_bus_init(struct device *dev)
  3110. {
  3111. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3112. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3113. struct brcmf_sdio *bus = sdiodev->bus;
  3114. unsigned long timeout;
  3115. u8 ready, enable;
  3116. int err, ret = 0;
  3117. u8 saveclk;
  3118. brcmf_dbg(TRACE, "Enter\n");
  3119. /* try to download image and nvram to the dongle */
  3120. if (bus_if->state == BRCMF_BUS_DOWN) {
  3121. if (!(brcmf_sdbrcm_download_firmware(bus)))
  3122. return -1;
  3123. }
  3124. if (!bus->sdiodev->bus_if->drvr)
  3125. return 0;
  3126. /* Start the watchdog timer */
  3127. bus->sdcnt.tickcnt = 0;
  3128. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3129. down(&bus->sdsem);
  3130. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3131. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3132. if (bus->clkstate != CLK_AVAIL)
  3133. goto exit;
  3134. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3135. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  3136. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3137. if (!err) {
  3138. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3139. (saveclk | SBSDIO_FORCE_HT), &err);
  3140. }
  3141. if (err) {
  3142. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  3143. goto exit;
  3144. }
  3145. /* Enable function 2 (frame transfers) */
  3146. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3147. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3148. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  3149. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  3150. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  3151. ready = 0;
  3152. while (enable != ready) {
  3153. ready = brcmf_sdio_regrb(bus->sdiodev,
  3154. SDIO_CCCR_IORx, NULL);
  3155. if (time_after(jiffies, timeout))
  3156. break;
  3157. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  3158. /* prevent busy waiting if it takes too long */
  3159. msleep_interruptible(20);
  3160. }
  3161. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  3162. /* If F2 successfully enabled, set core and enable interrupts */
  3163. if (ready == enable) {
  3164. /* Set up the interrupt mask and enable interrupts */
  3165. bus->hostintmask = HOSTINTMASK;
  3166. w_sdreg32(bus, bus->hostintmask,
  3167. offsetof(struct sdpcmd_regs, hostintmask));
  3168. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  3169. } else {
  3170. /* Disable F2 again */
  3171. enable = SDIO_FUNC_ENABLE_1;
  3172. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  3173. ret = -ENODEV;
  3174. }
  3175. /* Restore previous clock setting */
  3176. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  3177. if (ret == 0) {
  3178. ret = brcmf_sdio_intr_register(bus->sdiodev);
  3179. if (ret != 0)
  3180. brcmf_dbg(ERROR, "intr register failed:%d\n", ret);
  3181. }
  3182. /* If we didn't come up, turn off backplane clock */
  3183. if (bus_if->state != BRCMF_BUS_DATA)
  3184. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3185. exit:
  3186. up(&bus->sdsem);
  3187. return ret;
  3188. }
  3189. void brcmf_sdbrcm_isr(void *arg)
  3190. {
  3191. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  3192. brcmf_dbg(TRACE, "Enter\n");
  3193. if (!bus) {
  3194. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  3195. return;
  3196. }
  3197. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3198. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  3199. return;
  3200. }
  3201. /* Count the interrupt call */
  3202. bus->sdcnt.intrcount++;
  3203. bus->ipend = true;
  3204. /* Shouldn't get this interrupt if we're sleeping? */
  3205. if (bus->sleeping) {
  3206. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  3207. return;
  3208. }
  3209. /* Disable additional interrupts (is this needed now)? */
  3210. if (!bus->intr)
  3211. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  3212. bus->dpc_sched = true;
  3213. if (bus->dpc_tsk) {
  3214. brcmf_sdbrcm_adddpctsk(bus);
  3215. complete(&bus->dpc_wait);
  3216. }
  3217. }
  3218. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  3219. {
  3220. #ifdef DEBUG
  3221. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3222. #endif /* DEBUG */
  3223. brcmf_dbg(TIMER, "Enter\n");
  3224. /* Ignore the timer if simulating bus down */
  3225. if (bus->sleeping)
  3226. return false;
  3227. down(&bus->sdsem);
  3228. /* Poll period: check device if appropriate. */
  3229. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  3230. u32 intstatus = 0;
  3231. /* Reset poll tick */
  3232. bus->polltick = 0;
  3233. /* Check device if no interrupts */
  3234. if (!bus->intr ||
  3235. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3236. if (!bus->dpc_sched) {
  3237. u8 devpend;
  3238. devpend = brcmf_sdio_regrb(bus->sdiodev,
  3239. SDIO_CCCR_INTx,
  3240. NULL);
  3241. intstatus =
  3242. devpend & (INTR_STATUS_FUNC1 |
  3243. INTR_STATUS_FUNC2);
  3244. }
  3245. /* If there is something, make like the ISR and
  3246. schedule the DPC */
  3247. if (intstatus) {
  3248. bus->sdcnt.pollcnt++;
  3249. bus->ipend = true;
  3250. bus->dpc_sched = true;
  3251. if (bus->dpc_tsk) {
  3252. brcmf_sdbrcm_adddpctsk(bus);
  3253. complete(&bus->dpc_wait);
  3254. }
  3255. }
  3256. }
  3257. /* Update interrupt tracking */
  3258. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3259. }
  3260. #ifdef DEBUG
  3261. /* Poll for console output periodically */
  3262. if (bus_if->state == BRCMF_BUS_DATA &&
  3263. bus->console_interval != 0) {
  3264. bus->console.count += BRCMF_WD_POLL_MS;
  3265. if (bus->console.count >= bus->console_interval) {
  3266. bus->console.count -= bus->console_interval;
  3267. /* Make sure backplane clock is on */
  3268. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3269. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3270. /* stop on error */
  3271. bus->console_interval = 0;
  3272. }
  3273. }
  3274. #endif /* DEBUG */
  3275. /* On idle timeout clear activity flag and/or turn off clock */
  3276. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3277. if (++bus->idlecount >= bus->idletime) {
  3278. bus->idlecount = 0;
  3279. if (bus->activity) {
  3280. bus->activity = false;
  3281. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3282. } else {
  3283. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3284. }
  3285. }
  3286. }
  3287. up(&bus->sdsem);
  3288. return bus->ipend;
  3289. }
  3290. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3291. {
  3292. if (chipid == BCM4329_CHIP_ID)
  3293. return true;
  3294. if (chipid == BCM4330_CHIP_ID)
  3295. return true;
  3296. return false;
  3297. }
  3298. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3299. {
  3300. brcmf_dbg(TRACE, "Enter\n");
  3301. kfree(bus->rxbuf);
  3302. bus->rxctl = bus->rxbuf = NULL;
  3303. bus->rxlen = 0;
  3304. kfree(bus->databuf);
  3305. bus->databuf = NULL;
  3306. }
  3307. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3308. {
  3309. brcmf_dbg(TRACE, "Enter\n");
  3310. if (bus->sdiodev->bus_if->maxctl) {
  3311. bus->rxblen =
  3312. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3313. ALIGNMENT) + BRCMF_SDALIGN;
  3314. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3315. if (!(bus->rxbuf))
  3316. goto fail;
  3317. }
  3318. /* Allocate buffer to receive glomed packet */
  3319. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3320. if (!(bus->databuf)) {
  3321. /* release rxbuf which was already located as above */
  3322. if (!bus->rxblen)
  3323. kfree(bus->rxbuf);
  3324. goto fail;
  3325. }
  3326. /* Align the buffer */
  3327. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3328. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3329. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3330. else
  3331. bus->dataptr = bus->databuf;
  3332. return true;
  3333. fail:
  3334. return false;
  3335. }
  3336. static bool
  3337. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3338. {
  3339. u8 clkctl = 0;
  3340. int err = 0;
  3341. int reg_addr;
  3342. u32 reg_val;
  3343. u8 idx;
  3344. bus->alp_only = true;
  3345. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3346. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3347. /*
  3348. * Force PLL off until brcmf_sdio_chip_attach()
  3349. * programs PLL control regs
  3350. */
  3351. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3352. BRCMF_INIT_CLKCTL1, &err);
  3353. if (!err)
  3354. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3355. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3356. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3357. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3358. err, BRCMF_INIT_CLKCTL1, clkctl);
  3359. goto fail;
  3360. }
  3361. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3362. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3363. goto fail;
  3364. }
  3365. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3366. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3367. goto fail;
  3368. }
  3369. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3370. SDIO_DRIVE_STRENGTH);
  3371. /* Get info on the SOCRAM cores... */
  3372. bus->ramsize = bus->ci->ramsize;
  3373. if (!(bus->ramsize)) {
  3374. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3375. goto fail;
  3376. }
  3377. /* Set core control so an SDIO reset does a backplane reset */
  3378. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3379. reg_addr = bus->ci->c_inf[idx].base +
  3380. offsetof(struct sdpcmd_regs, corecontrol);
  3381. reg_val = brcmf_sdio_regrl(bus->sdiodev, reg_addr, NULL);
  3382. brcmf_sdio_regwl(bus->sdiodev, reg_addr, reg_val | CC_BPRESEN, NULL);
  3383. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3384. /* Locate an appropriately-aligned portion of hdrbuf */
  3385. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3386. BRCMF_SDALIGN);
  3387. /* Set the poll and/or interrupt flags */
  3388. bus->intr = true;
  3389. bus->poll = false;
  3390. if (bus->poll)
  3391. bus->pollrate = 1;
  3392. return true;
  3393. fail:
  3394. return false;
  3395. }
  3396. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3397. {
  3398. brcmf_dbg(TRACE, "Enter\n");
  3399. /* Disable F2 to clear any intermediate frame state on the dongle */
  3400. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3401. SDIO_FUNC_ENABLE_1, NULL);
  3402. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3403. bus->sleeping = false;
  3404. bus->rxflow = false;
  3405. /* Done with backplane-dependent accesses, can drop clock... */
  3406. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3407. /* ...and initialize clock/power states */
  3408. bus->clkstate = CLK_SDONLY;
  3409. bus->idletime = BRCMF_IDLE_INTERVAL;
  3410. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3411. /* Query the F2 block size, set roundup accordingly */
  3412. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3413. bus->roundup = min(max_roundup, bus->blocksize);
  3414. /* bus module does not support packet chaining */
  3415. bus->use_rxchain = false;
  3416. bus->sd_rxchain = false;
  3417. return true;
  3418. }
  3419. static int
  3420. brcmf_sdbrcm_watchdog_thread(void *data)
  3421. {
  3422. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3423. allow_signal(SIGTERM);
  3424. /* Run until signal received */
  3425. while (1) {
  3426. if (kthread_should_stop())
  3427. break;
  3428. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3429. brcmf_sdbrcm_bus_watchdog(bus);
  3430. /* Count the tick for reference */
  3431. bus->sdcnt.tickcnt++;
  3432. } else
  3433. break;
  3434. }
  3435. return 0;
  3436. }
  3437. static void
  3438. brcmf_sdbrcm_watchdog(unsigned long data)
  3439. {
  3440. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3441. if (bus->watchdog_tsk) {
  3442. complete(&bus->watchdog_wait);
  3443. /* Reschedule the watchdog */
  3444. if (bus->wd_timer_valid)
  3445. mod_timer(&bus->timer,
  3446. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3447. }
  3448. }
  3449. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3450. {
  3451. brcmf_dbg(TRACE, "Enter\n");
  3452. if (bus->ci) {
  3453. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3454. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3455. brcmf_sdio_chip_detach(&bus->ci);
  3456. if (bus->vars && bus->varsz)
  3457. kfree(bus->vars);
  3458. bus->vars = NULL;
  3459. }
  3460. brcmf_dbg(TRACE, "Disconnected\n");
  3461. }
  3462. /* Detach and free everything */
  3463. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3464. {
  3465. brcmf_dbg(TRACE, "Enter\n");
  3466. if (bus) {
  3467. /* De-register interrupt handler */
  3468. brcmf_sdio_intr_unregister(bus->sdiodev);
  3469. if (bus->sdiodev->bus_if->drvr) {
  3470. brcmf_detach(bus->sdiodev->dev);
  3471. brcmf_sdbrcm_release_dongle(bus);
  3472. }
  3473. brcmf_sdbrcm_release_malloc(bus);
  3474. kfree(bus);
  3475. }
  3476. brcmf_dbg(TRACE, "Disconnected\n");
  3477. }
  3478. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3479. {
  3480. int ret;
  3481. struct brcmf_sdio *bus;
  3482. brcmf_dbg(TRACE, "Enter\n");
  3483. /* We make an assumption about address window mappings:
  3484. * regsva == SI_ENUM_BASE*/
  3485. /* Allocate private bus interface state */
  3486. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3487. if (!bus)
  3488. goto fail;
  3489. bus->sdiodev = sdiodev;
  3490. sdiodev->bus = bus;
  3491. skb_queue_head_init(&bus->glom);
  3492. bus->txbound = BRCMF_TXBOUND;
  3493. bus->rxbound = BRCMF_RXBOUND;
  3494. bus->txminmax = BRCMF_TXMINMAX;
  3495. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3496. bus->usebufpool = false; /* Use bufpool if allocated,
  3497. else use locally malloced rxbuf */
  3498. /* attempt to attach to the dongle */
  3499. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3500. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3501. goto fail;
  3502. }
  3503. spin_lock_init(&bus->txqlock);
  3504. init_waitqueue_head(&bus->ctrl_wait);
  3505. init_waitqueue_head(&bus->dcmd_resp_wait);
  3506. /* Set up the watchdog timer */
  3507. init_timer(&bus->timer);
  3508. bus->timer.data = (unsigned long)bus;
  3509. bus->timer.function = brcmf_sdbrcm_watchdog;
  3510. /* Initialize thread based operation and lock */
  3511. sema_init(&bus->sdsem, 1);
  3512. /* Initialize watchdog thread */
  3513. init_completion(&bus->watchdog_wait);
  3514. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3515. bus, "brcmf_watchdog");
  3516. if (IS_ERR(bus->watchdog_tsk)) {
  3517. pr_warn("brcmf_watchdog thread failed to start\n");
  3518. bus->watchdog_tsk = NULL;
  3519. }
  3520. /* Initialize DPC thread */
  3521. init_completion(&bus->dpc_wait);
  3522. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3523. spin_lock_init(&bus->dpc_tl_lock);
  3524. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3525. bus, "brcmf_dpc");
  3526. if (IS_ERR(bus->dpc_tsk)) {
  3527. pr_warn("brcmf_dpc thread failed to start\n");
  3528. bus->dpc_tsk = NULL;
  3529. }
  3530. /* Assign bus interface call back */
  3531. bus->sdiodev->bus_if->brcmf_bus_stop = brcmf_sdbrcm_bus_stop;
  3532. bus->sdiodev->bus_if->brcmf_bus_init = brcmf_sdbrcm_bus_init;
  3533. bus->sdiodev->bus_if->brcmf_bus_txdata = brcmf_sdbrcm_bus_txdata;
  3534. bus->sdiodev->bus_if->brcmf_bus_txctl = brcmf_sdbrcm_bus_txctl;
  3535. bus->sdiodev->bus_if->brcmf_bus_rxctl = brcmf_sdbrcm_bus_rxctl;
  3536. /* Attach to the brcmf/OS/network interface */
  3537. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3538. if (ret != 0) {
  3539. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3540. goto fail;
  3541. }
  3542. /* Allocate buffers */
  3543. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3544. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3545. goto fail;
  3546. }
  3547. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3548. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3549. goto fail;
  3550. }
  3551. brcmf_sdio_debugfs_create(bus);
  3552. brcmf_dbg(INFO, "completed!!\n");
  3553. /* if firmware path present try to download and bring up bus */
  3554. ret = brcmf_bus_start(bus->sdiodev->dev);
  3555. if (ret != 0) {
  3556. if (ret == -ENOLINK) {
  3557. brcmf_dbg(ERROR, "dongle is not responding\n");
  3558. goto fail;
  3559. }
  3560. }
  3561. return bus;
  3562. fail:
  3563. brcmf_sdbrcm_release(bus);
  3564. return NULL;
  3565. }
  3566. void brcmf_sdbrcm_disconnect(void *ptr)
  3567. {
  3568. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3569. brcmf_dbg(TRACE, "Enter\n");
  3570. if (bus)
  3571. brcmf_sdbrcm_release(bus);
  3572. brcmf_dbg(TRACE, "Disconnected\n");
  3573. }
  3574. void
  3575. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3576. {
  3577. /* Totally stop the timer */
  3578. if (!wdtick && bus->wd_timer_valid) {
  3579. del_timer_sync(&bus->timer);
  3580. bus->wd_timer_valid = false;
  3581. bus->save_ms = wdtick;
  3582. return;
  3583. }
  3584. /* don't start the wd until fw is loaded */
  3585. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3586. return;
  3587. if (wdtick) {
  3588. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3589. if (bus->wd_timer_valid)
  3590. /* Stop timer and restart at new value */
  3591. del_timer_sync(&bus->timer);
  3592. /* Create timer again when watchdog period is
  3593. dynamically changed or in the first instance
  3594. */
  3595. bus->timer.expires =
  3596. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3597. add_timer(&bus->timer);
  3598. } else {
  3599. /* Re arm the timer, at last watchdog period */
  3600. mod_timer(&bus->timer,
  3601. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3602. }
  3603. bus->wd_timer_valid = true;
  3604. bus->save_ms = wdtick;
  3605. }
  3606. }