tg3.c 376 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.101"
  63. #define DRV_MODULE_RELDATE "August 28, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_DMA_BYTE_ENAB 64
  113. #define TG3_RX_STD_DMA_SZ 1536
  114. #define TG3_RX_JMB_DMA_SZ 9046
  115. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  116. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  117. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  118. /* minimum number of free TX descriptors required to wake up TX process */
  119. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  120. #define TG3_RAW_IP_ALIGN 2
  121. /* number of ETHTOOL_GSTATS u64's */
  122. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  123. #define TG3_NUM_TEST 6
  124. #define FIRMWARE_TG3 "tigon/tg3.bin"
  125. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  126. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  127. static char version[] __devinitdata =
  128. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  129. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  130. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  131. MODULE_LICENSE("GPL");
  132. MODULE_VERSION(DRV_MODULE_VERSION);
  133. MODULE_FIRMWARE(FIRMWARE_TG3);
  134. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  135. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  136. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  137. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  138. module_param(tg3_debug, int, 0);
  139. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  140. static struct pci_device_id tg3_pci_tbl[] = {
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  214. {}
  215. };
  216. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  217. static const struct {
  218. const char string[ETH_GSTRING_LEN];
  219. } ethtool_stats_keys[TG3_NUM_STATS] = {
  220. { "rx_octets" },
  221. { "rx_fragments" },
  222. { "rx_ucast_packets" },
  223. { "rx_mcast_packets" },
  224. { "rx_bcast_packets" },
  225. { "rx_fcs_errors" },
  226. { "rx_align_errors" },
  227. { "rx_xon_pause_rcvd" },
  228. { "rx_xoff_pause_rcvd" },
  229. { "rx_mac_ctrl_rcvd" },
  230. { "rx_xoff_entered" },
  231. { "rx_frame_too_long_errors" },
  232. { "rx_jabbers" },
  233. { "rx_undersize_packets" },
  234. { "rx_in_length_errors" },
  235. { "rx_out_length_errors" },
  236. { "rx_64_or_less_octet_packets" },
  237. { "rx_65_to_127_octet_packets" },
  238. { "rx_128_to_255_octet_packets" },
  239. { "rx_256_to_511_octet_packets" },
  240. { "rx_512_to_1023_octet_packets" },
  241. { "rx_1024_to_1522_octet_packets" },
  242. { "rx_1523_to_2047_octet_packets" },
  243. { "rx_2048_to_4095_octet_packets" },
  244. { "rx_4096_to_8191_octet_packets" },
  245. { "rx_8192_to_9022_octet_packets" },
  246. { "tx_octets" },
  247. { "tx_collisions" },
  248. { "tx_xon_sent" },
  249. { "tx_xoff_sent" },
  250. { "tx_flow_control" },
  251. { "tx_mac_errors" },
  252. { "tx_single_collisions" },
  253. { "tx_mult_collisions" },
  254. { "tx_deferred" },
  255. { "tx_excessive_collisions" },
  256. { "tx_late_collisions" },
  257. { "tx_collide_2times" },
  258. { "tx_collide_3times" },
  259. { "tx_collide_4times" },
  260. { "tx_collide_5times" },
  261. { "tx_collide_6times" },
  262. { "tx_collide_7times" },
  263. { "tx_collide_8times" },
  264. { "tx_collide_9times" },
  265. { "tx_collide_10times" },
  266. { "tx_collide_11times" },
  267. { "tx_collide_12times" },
  268. { "tx_collide_13times" },
  269. { "tx_collide_14times" },
  270. { "tx_collide_15times" },
  271. { "tx_ucast_packets" },
  272. { "tx_mcast_packets" },
  273. { "tx_bcast_packets" },
  274. { "tx_carrier_sense_errors" },
  275. { "tx_discards" },
  276. { "tx_errors" },
  277. { "dma_writeq_full" },
  278. { "dma_write_prioq_full" },
  279. { "rxbds_empty" },
  280. { "rx_discards" },
  281. { "rx_errors" },
  282. { "rx_threshold_hit" },
  283. { "dma_readq_full" },
  284. { "dma_read_prioq_full" },
  285. { "tx_comp_queue_full" },
  286. { "ring_set_send_prod_index" },
  287. { "ring_status_update" },
  288. { "nic_irqs" },
  289. { "nic_avoided_irqs" },
  290. { "nic_tx_threshold_hit" }
  291. };
  292. static const struct {
  293. const char string[ETH_GSTRING_LEN];
  294. } ethtool_test_keys[TG3_NUM_TEST] = {
  295. { "nvram test (online) " },
  296. { "link test (online) " },
  297. { "register test (offline)" },
  298. { "memory test (offline)" },
  299. { "loopback test (offline)" },
  300. { "interrupt test (offline)" },
  301. };
  302. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  303. {
  304. writel(val, tp->regs + off);
  305. }
  306. static u32 tg3_read32(struct tg3 *tp, u32 off)
  307. {
  308. return (readl(tp->regs + off));
  309. }
  310. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  311. {
  312. writel(val, tp->aperegs + off);
  313. }
  314. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  315. {
  316. return (readl(tp->aperegs + off));
  317. }
  318. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  319. {
  320. unsigned long flags;
  321. spin_lock_irqsave(&tp->indirect_lock, flags);
  322. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  323. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  324. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  325. }
  326. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  327. {
  328. writel(val, tp->regs + off);
  329. readl(tp->regs + off);
  330. }
  331. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  332. {
  333. unsigned long flags;
  334. u32 val;
  335. spin_lock_irqsave(&tp->indirect_lock, flags);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  337. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  338. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  339. return val;
  340. }
  341. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  342. {
  343. unsigned long flags;
  344. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  345. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  346. TG3_64BIT_REG_LOW, val);
  347. return;
  348. }
  349. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  350. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  351. TG3_64BIT_REG_LOW, val);
  352. return;
  353. }
  354. spin_lock_irqsave(&tp->indirect_lock, flags);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  357. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  358. /* In indirect mode when disabling interrupts, we also need
  359. * to clear the interrupt bit in the GRC local ctrl register.
  360. */
  361. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  362. (val == 0x1)) {
  363. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  364. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  365. }
  366. }
  367. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  368. {
  369. unsigned long flags;
  370. u32 val;
  371. spin_lock_irqsave(&tp->indirect_lock, flags);
  372. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  373. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  374. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  375. return val;
  376. }
  377. /* usec_wait specifies the wait time in usec when writing to certain registers
  378. * where it is unsafe to read back the register without some delay.
  379. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  380. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  381. */
  382. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  383. {
  384. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  385. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  386. /* Non-posted methods */
  387. tp->write32(tp, off, val);
  388. else {
  389. /* Posted method */
  390. tg3_write32(tp, off, val);
  391. if (usec_wait)
  392. udelay(usec_wait);
  393. tp->read32(tp, off);
  394. }
  395. /* Wait again after the read for the posted method to guarantee that
  396. * the wait time is met.
  397. */
  398. if (usec_wait)
  399. udelay(usec_wait);
  400. }
  401. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  402. {
  403. tp->write32_mbox(tp, off, val);
  404. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  405. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  406. tp->read32_mbox(tp, off);
  407. }
  408. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. void __iomem *mbox = tp->regs + off;
  411. writel(val, mbox);
  412. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  413. writel(val, mbox);
  414. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  415. readl(mbox);
  416. }
  417. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  418. {
  419. return (readl(tp->regs + off + GRCMBOX_BASE));
  420. }
  421. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  422. {
  423. writel(val, tp->regs + off + GRCMBOX_BASE);
  424. }
  425. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  426. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  427. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  428. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  429. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  430. #define tw32(reg,val) tp->write32(tp, reg, val)
  431. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  432. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  433. #define tr32(reg) tp->read32(tp, reg)
  434. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  435. {
  436. unsigned long flags;
  437. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  438. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  439. return;
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  444. /* Always leave this as zero. */
  445. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  446. } else {
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  448. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  449. /* Always leave this as zero. */
  450. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  451. }
  452. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  453. }
  454. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  455. {
  456. unsigned long flags;
  457. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  458. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  459. *val = 0;
  460. return;
  461. }
  462. spin_lock_irqsave(&tp->indirect_lock, flags);
  463. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  464. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  465. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  466. /* Always leave this as zero. */
  467. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  468. } else {
  469. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  470. *val = tr32(TG3PCI_MEM_WIN_DATA);
  471. /* Always leave this as zero. */
  472. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  473. }
  474. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  475. }
  476. static void tg3_ape_lock_init(struct tg3 *tp)
  477. {
  478. int i;
  479. /* Make sure the driver hasn't any stale locks. */
  480. for (i = 0; i < 8; i++)
  481. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  482. APE_LOCK_GRANT_DRIVER);
  483. }
  484. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  485. {
  486. int i, off;
  487. int ret = 0;
  488. u32 status;
  489. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  490. return 0;
  491. switch (locknum) {
  492. case TG3_APE_LOCK_GRC:
  493. case TG3_APE_LOCK_MEM:
  494. break;
  495. default:
  496. return -EINVAL;
  497. }
  498. off = 4 * locknum;
  499. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  500. /* Wait for up to 1 millisecond to acquire lock. */
  501. for (i = 0; i < 100; i++) {
  502. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  503. if (status == APE_LOCK_GRANT_DRIVER)
  504. break;
  505. udelay(10);
  506. }
  507. if (status != APE_LOCK_GRANT_DRIVER) {
  508. /* Revoke the lock request. */
  509. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  510. APE_LOCK_GRANT_DRIVER);
  511. ret = -EBUSY;
  512. }
  513. return ret;
  514. }
  515. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  516. {
  517. int off;
  518. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  519. return;
  520. switch (locknum) {
  521. case TG3_APE_LOCK_GRC:
  522. case TG3_APE_LOCK_MEM:
  523. break;
  524. default:
  525. return;
  526. }
  527. off = 4 * locknum;
  528. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  529. }
  530. static void tg3_disable_ints(struct tg3 *tp)
  531. {
  532. int i;
  533. tw32(TG3PCI_MISC_HOST_CTRL,
  534. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  535. for (i = 0; i < tp->irq_max; i++)
  536. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  537. }
  538. static void tg3_enable_ints(struct tg3 *tp)
  539. {
  540. int i;
  541. u32 coal_now = 0;
  542. tp->irq_sync = 0;
  543. wmb();
  544. tw32(TG3PCI_MISC_HOST_CTRL,
  545. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  546. for (i = 0; i < tp->irq_cnt; i++) {
  547. struct tg3_napi *tnapi = &tp->napi[i];
  548. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  549. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  550. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  551. coal_now |= tnapi->coal_now;
  552. }
  553. /* Force an initial interrupt */
  554. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  555. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  556. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  557. else
  558. tw32(HOSTCC_MODE, tp->coalesce_mode |
  559. HOSTCC_MODE_ENABLE | coal_now);
  560. }
  561. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  562. {
  563. struct tg3 *tp = tnapi->tp;
  564. struct tg3_hw_status *sblk = tnapi->hw_status;
  565. unsigned int work_exists = 0;
  566. /* check for phy events */
  567. if (!(tp->tg3_flags &
  568. (TG3_FLAG_USE_LINKCHG_REG |
  569. TG3_FLAG_POLL_SERDES))) {
  570. if (sblk->status & SD_STATUS_LINK_CHG)
  571. work_exists = 1;
  572. }
  573. /* check for RX/TX work to do */
  574. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  575. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  576. work_exists = 1;
  577. return work_exists;
  578. }
  579. /* tg3_int_reenable
  580. * similar to tg3_enable_ints, but it accurately determines whether there
  581. * is new work pending and can return without flushing the PIO write
  582. * which reenables interrupts
  583. */
  584. static void tg3_int_reenable(struct tg3_napi *tnapi)
  585. {
  586. struct tg3 *tp = tnapi->tp;
  587. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  588. mmiowb();
  589. /* When doing tagged status, this work check is unnecessary.
  590. * The last_tag we write above tells the chip which piece of
  591. * work we've completed.
  592. */
  593. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  594. tg3_has_work(tnapi))
  595. tw32(HOSTCC_MODE, tp->coalesce_mode |
  596. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  597. }
  598. static void tg3_napi_disable(struct tg3 *tp)
  599. {
  600. int i;
  601. for (i = tp->irq_cnt - 1; i >= 0; i--)
  602. napi_disable(&tp->napi[i].napi);
  603. }
  604. static void tg3_napi_enable(struct tg3 *tp)
  605. {
  606. int i;
  607. for (i = 0; i < tp->irq_cnt; i++)
  608. napi_enable(&tp->napi[i].napi);
  609. }
  610. static inline void tg3_netif_stop(struct tg3 *tp)
  611. {
  612. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  613. tg3_napi_disable(tp);
  614. netif_tx_disable(tp->dev);
  615. }
  616. static inline void tg3_netif_start(struct tg3 *tp)
  617. {
  618. /* NOTE: unconditional netif_tx_wake_all_queues is only
  619. * appropriate so long as all callers are assured to
  620. * have free tx slots (such as after tg3_init_hw)
  621. */
  622. netif_tx_wake_all_queues(tp->dev);
  623. tg3_napi_enable(tp);
  624. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  625. tg3_enable_ints(tp);
  626. }
  627. static void tg3_switch_clocks(struct tg3 *tp)
  628. {
  629. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  630. u32 orig_clock_ctrl;
  631. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  632. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  633. return;
  634. orig_clock_ctrl = clock_ctrl;
  635. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  636. CLOCK_CTRL_CLKRUN_OENABLE |
  637. 0x1f);
  638. tp->pci_clock_ctrl = clock_ctrl;
  639. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  640. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  641. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  642. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  643. }
  644. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  645. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  646. clock_ctrl |
  647. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  648. 40);
  649. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  650. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  651. 40);
  652. }
  653. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  654. }
  655. #define PHY_BUSY_LOOPS 5000
  656. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  657. {
  658. u32 frame_val;
  659. unsigned int loops;
  660. int ret;
  661. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  662. tw32_f(MAC_MI_MODE,
  663. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  664. udelay(80);
  665. }
  666. *val = 0x0;
  667. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  668. MI_COM_PHY_ADDR_MASK);
  669. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  670. MI_COM_REG_ADDR_MASK);
  671. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  672. tw32_f(MAC_MI_COM, frame_val);
  673. loops = PHY_BUSY_LOOPS;
  674. while (loops != 0) {
  675. udelay(10);
  676. frame_val = tr32(MAC_MI_COM);
  677. if ((frame_val & MI_COM_BUSY) == 0) {
  678. udelay(5);
  679. frame_val = tr32(MAC_MI_COM);
  680. break;
  681. }
  682. loops -= 1;
  683. }
  684. ret = -EBUSY;
  685. if (loops != 0) {
  686. *val = frame_val & MI_COM_DATA_MASK;
  687. ret = 0;
  688. }
  689. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  690. tw32_f(MAC_MI_MODE, tp->mi_mode);
  691. udelay(80);
  692. }
  693. return ret;
  694. }
  695. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  696. {
  697. u32 frame_val;
  698. unsigned int loops;
  699. int ret;
  700. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  701. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  702. return 0;
  703. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  704. tw32_f(MAC_MI_MODE,
  705. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  706. udelay(80);
  707. }
  708. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  709. MI_COM_PHY_ADDR_MASK);
  710. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  711. MI_COM_REG_ADDR_MASK);
  712. frame_val |= (val & MI_COM_DATA_MASK);
  713. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  714. tw32_f(MAC_MI_COM, frame_val);
  715. loops = PHY_BUSY_LOOPS;
  716. while (loops != 0) {
  717. udelay(10);
  718. frame_val = tr32(MAC_MI_COM);
  719. if ((frame_val & MI_COM_BUSY) == 0) {
  720. udelay(5);
  721. frame_val = tr32(MAC_MI_COM);
  722. break;
  723. }
  724. loops -= 1;
  725. }
  726. ret = -EBUSY;
  727. if (loops != 0)
  728. ret = 0;
  729. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  730. tw32_f(MAC_MI_MODE, tp->mi_mode);
  731. udelay(80);
  732. }
  733. return ret;
  734. }
  735. static int tg3_bmcr_reset(struct tg3 *tp)
  736. {
  737. u32 phy_control;
  738. int limit, err;
  739. /* OK, reset it, and poll the BMCR_RESET bit until it
  740. * clears or we time out.
  741. */
  742. phy_control = BMCR_RESET;
  743. err = tg3_writephy(tp, MII_BMCR, phy_control);
  744. if (err != 0)
  745. return -EBUSY;
  746. limit = 5000;
  747. while (limit--) {
  748. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  749. if (err != 0)
  750. return -EBUSY;
  751. if ((phy_control & BMCR_RESET) == 0) {
  752. udelay(40);
  753. break;
  754. }
  755. udelay(10);
  756. }
  757. if (limit < 0)
  758. return -EBUSY;
  759. return 0;
  760. }
  761. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  762. {
  763. struct tg3 *tp = bp->priv;
  764. u32 val;
  765. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  766. return -EAGAIN;
  767. if (tg3_readphy(tp, reg, &val))
  768. return -EIO;
  769. return val;
  770. }
  771. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  772. {
  773. struct tg3 *tp = bp->priv;
  774. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  775. return -EAGAIN;
  776. if (tg3_writephy(tp, reg, val))
  777. return -EIO;
  778. return 0;
  779. }
  780. static int tg3_mdio_reset(struct mii_bus *bp)
  781. {
  782. return 0;
  783. }
  784. static void tg3_mdio_config_5785(struct tg3 *tp)
  785. {
  786. u32 val;
  787. struct phy_device *phydev;
  788. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  789. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  790. case TG3_PHY_ID_BCM50610:
  791. val = MAC_PHYCFG2_50610_LED_MODES;
  792. break;
  793. case TG3_PHY_ID_BCMAC131:
  794. val = MAC_PHYCFG2_AC131_LED_MODES;
  795. break;
  796. case TG3_PHY_ID_RTL8211C:
  797. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  798. break;
  799. case TG3_PHY_ID_RTL8201E:
  800. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  801. break;
  802. default:
  803. return;
  804. }
  805. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  806. tw32(MAC_PHYCFG2, val);
  807. val = tr32(MAC_PHYCFG1);
  808. val &= ~(MAC_PHYCFG1_RGMII_INT |
  809. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  810. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  811. tw32(MAC_PHYCFG1, val);
  812. return;
  813. }
  814. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  815. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  816. MAC_PHYCFG2_FMODE_MASK_MASK |
  817. MAC_PHYCFG2_GMODE_MASK_MASK |
  818. MAC_PHYCFG2_ACT_MASK_MASK |
  819. MAC_PHYCFG2_QUAL_MASK_MASK |
  820. MAC_PHYCFG2_INBAND_ENABLE;
  821. tw32(MAC_PHYCFG2, val);
  822. val = tr32(MAC_PHYCFG1);
  823. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  824. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  825. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  826. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  827. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  828. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  829. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  830. }
  831. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  832. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  833. tw32(MAC_PHYCFG1, val);
  834. val = tr32(MAC_EXT_RGMII_MODE);
  835. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  836. MAC_RGMII_MODE_RX_QUALITY |
  837. MAC_RGMII_MODE_RX_ACTIVITY |
  838. MAC_RGMII_MODE_RX_ENG_DET |
  839. MAC_RGMII_MODE_TX_ENABLE |
  840. MAC_RGMII_MODE_TX_LOWPWR |
  841. MAC_RGMII_MODE_TX_RESET);
  842. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  843. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  844. val |= MAC_RGMII_MODE_RX_INT_B |
  845. MAC_RGMII_MODE_RX_QUALITY |
  846. MAC_RGMII_MODE_RX_ACTIVITY |
  847. MAC_RGMII_MODE_RX_ENG_DET;
  848. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  849. val |= MAC_RGMII_MODE_TX_ENABLE |
  850. MAC_RGMII_MODE_TX_LOWPWR |
  851. MAC_RGMII_MODE_TX_RESET;
  852. }
  853. tw32(MAC_EXT_RGMII_MODE, val);
  854. }
  855. static void tg3_mdio_start(struct tg3 *tp)
  856. {
  857. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  858. mutex_lock(&tp->mdio_bus->mdio_lock);
  859. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  860. mutex_unlock(&tp->mdio_bus->mdio_lock);
  861. }
  862. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  863. tw32_f(MAC_MI_MODE, tp->mi_mode);
  864. udelay(80);
  865. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  866. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  867. tg3_mdio_config_5785(tp);
  868. }
  869. static void tg3_mdio_stop(struct tg3 *tp)
  870. {
  871. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  872. mutex_lock(&tp->mdio_bus->mdio_lock);
  873. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  874. mutex_unlock(&tp->mdio_bus->mdio_lock);
  875. }
  876. }
  877. static int tg3_mdio_init(struct tg3 *tp)
  878. {
  879. int i;
  880. u32 reg;
  881. struct phy_device *phydev;
  882. tg3_mdio_start(tp);
  883. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  884. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  885. return 0;
  886. tp->mdio_bus = mdiobus_alloc();
  887. if (tp->mdio_bus == NULL)
  888. return -ENOMEM;
  889. tp->mdio_bus->name = "tg3 mdio bus";
  890. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  891. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  892. tp->mdio_bus->priv = tp;
  893. tp->mdio_bus->parent = &tp->pdev->dev;
  894. tp->mdio_bus->read = &tg3_mdio_read;
  895. tp->mdio_bus->write = &tg3_mdio_write;
  896. tp->mdio_bus->reset = &tg3_mdio_reset;
  897. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  898. tp->mdio_bus->irq = &tp->mdio_irq[0];
  899. for (i = 0; i < PHY_MAX_ADDR; i++)
  900. tp->mdio_bus->irq[i] = PHY_POLL;
  901. /* The bus registration will look for all the PHYs on the mdio bus.
  902. * Unfortunately, it does not ensure the PHY is powered up before
  903. * accessing the PHY ID registers. A chip reset is the
  904. * quickest way to bring the device back to an operational state..
  905. */
  906. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  907. tg3_bmcr_reset(tp);
  908. i = mdiobus_register(tp->mdio_bus);
  909. if (i) {
  910. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  911. tp->dev->name, i);
  912. mdiobus_free(tp->mdio_bus);
  913. return i;
  914. }
  915. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  916. if (!phydev || !phydev->drv) {
  917. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  918. mdiobus_unregister(tp->mdio_bus);
  919. mdiobus_free(tp->mdio_bus);
  920. return -ENODEV;
  921. }
  922. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  923. case TG3_PHY_ID_BCM57780:
  924. phydev->interface = PHY_INTERFACE_MODE_GMII;
  925. break;
  926. case TG3_PHY_ID_BCM50610:
  927. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  928. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  929. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  930. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  931. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  932. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  933. /* fallthru */
  934. case TG3_PHY_ID_RTL8211C:
  935. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  936. break;
  937. case TG3_PHY_ID_RTL8201E:
  938. case TG3_PHY_ID_BCMAC131:
  939. phydev->interface = PHY_INTERFACE_MODE_MII;
  940. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  941. break;
  942. }
  943. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  945. tg3_mdio_config_5785(tp);
  946. return 0;
  947. }
  948. static void tg3_mdio_fini(struct tg3 *tp)
  949. {
  950. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  951. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  952. mdiobus_unregister(tp->mdio_bus);
  953. mdiobus_free(tp->mdio_bus);
  954. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  955. }
  956. }
  957. /* tp->lock is held. */
  958. static inline void tg3_generate_fw_event(struct tg3 *tp)
  959. {
  960. u32 val;
  961. val = tr32(GRC_RX_CPU_EVENT);
  962. val |= GRC_RX_CPU_DRIVER_EVENT;
  963. tw32_f(GRC_RX_CPU_EVENT, val);
  964. tp->last_event_jiffies = jiffies;
  965. }
  966. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  967. /* tp->lock is held. */
  968. static void tg3_wait_for_event_ack(struct tg3 *tp)
  969. {
  970. int i;
  971. unsigned int delay_cnt;
  972. long time_remain;
  973. /* If enough time has passed, no wait is necessary. */
  974. time_remain = (long)(tp->last_event_jiffies + 1 +
  975. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  976. (long)jiffies;
  977. if (time_remain < 0)
  978. return;
  979. /* Check if we can shorten the wait time. */
  980. delay_cnt = jiffies_to_usecs(time_remain);
  981. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  982. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  983. delay_cnt = (delay_cnt >> 3) + 1;
  984. for (i = 0; i < delay_cnt; i++) {
  985. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  986. break;
  987. udelay(8);
  988. }
  989. }
  990. /* tp->lock is held. */
  991. static void tg3_ump_link_report(struct tg3 *tp)
  992. {
  993. u32 reg;
  994. u32 val;
  995. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  996. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  997. return;
  998. tg3_wait_for_event_ack(tp);
  999. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1000. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1001. val = 0;
  1002. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1003. val = reg << 16;
  1004. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1005. val |= (reg & 0xffff);
  1006. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1007. val = 0;
  1008. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1009. val = reg << 16;
  1010. if (!tg3_readphy(tp, MII_LPA, &reg))
  1011. val |= (reg & 0xffff);
  1012. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1013. val = 0;
  1014. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1015. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1016. val = reg << 16;
  1017. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1018. val |= (reg & 0xffff);
  1019. }
  1020. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1021. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1022. val = reg << 16;
  1023. else
  1024. val = 0;
  1025. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1026. tg3_generate_fw_event(tp);
  1027. }
  1028. static void tg3_link_report(struct tg3 *tp)
  1029. {
  1030. if (!netif_carrier_ok(tp->dev)) {
  1031. if (netif_msg_link(tp))
  1032. printk(KERN_INFO PFX "%s: Link is down.\n",
  1033. tp->dev->name);
  1034. tg3_ump_link_report(tp);
  1035. } else if (netif_msg_link(tp)) {
  1036. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1037. tp->dev->name,
  1038. (tp->link_config.active_speed == SPEED_1000 ?
  1039. 1000 :
  1040. (tp->link_config.active_speed == SPEED_100 ?
  1041. 100 : 10)),
  1042. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1043. "full" : "half"));
  1044. printk(KERN_INFO PFX
  1045. "%s: Flow control is %s for TX and %s for RX.\n",
  1046. tp->dev->name,
  1047. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1048. "on" : "off",
  1049. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1050. "on" : "off");
  1051. tg3_ump_link_report(tp);
  1052. }
  1053. }
  1054. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1055. {
  1056. u16 miireg;
  1057. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1058. miireg = ADVERTISE_PAUSE_CAP;
  1059. else if (flow_ctrl & FLOW_CTRL_TX)
  1060. miireg = ADVERTISE_PAUSE_ASYM;
  1061. else if (flow_ctrl & FLOW_CTRL_RX)
  1062. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1063. else
  1064. miireg = 0;
  1065. return miireg;
  1066. }
  1067. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1068. {
  1069. u16 miireg;
  1070. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1071. miireg = ADVERTISE_1000XPAUSE;
  1072. else if (flow_ctrl & FLOW_CTRL_TX)
  1073. miireg = ADVERTISE_1000XPSE_ASYM;
  1074. else if (flow_ctrl & FLOW_CTRL_RX)
  1075. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1076. else
  1077. miireg = 0;
  1078. return miireg;
  1079. }
  1080. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1081. {
  1082. u8 cap = 0;
  1083. if (lcladv & ADVERTISE_1000XPAUSE) {
  1084. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1085. if (rmtadv & LPA_1000XPAUSE)
  1086. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1087. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1088. cap = FLOW_CTRL_RX;
  1089. } else {
  1090. if (rmtadv & LPA_1000XPAUSE)
  1091. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1092. }
  1093. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1094. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1095. cap = FLOW_CTRL_TX;
  1096. }
  1097. return cap;
  1098. }
  1099. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1100. {
  1101. u8 autoneg;
  1102. u8 flowctrl = 0;
  1103. u32 old_rx_mode = tp->rx_mode;
  1104. u32 old_tx_mode = tp->tx_mode;
  1105. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1106. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1107. else
  1108. autoneg = tp->link_config.autoneg;
  1109. if (autoneg == AUTONEG_ENABLE &&
  1110. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1111. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1112. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1113. else
  1114. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1115. } else
  1116. flowctrl = tp->link_config.flowctrl;
  1117. tp->link_config.active_flowctrl = flowctrl;
  1118. if (flowctrl & FLOW_CTRL_RX)
  1119. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1120. else
  1121. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1122. if (old_rx_mode != tp->rx_mode)
  1123. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1124. if (flowctrl & FLOW_CTRL_TX)
  1125. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1126. else
  1127. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1128. if (old_tx_mode != tp->tx_mode)
  1129. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1130. }
  1131. static void tg3_adjust_link(struct net_device *dev)
  1132. {
  1133. u8 oldflowctrl, linkmesg = 0;
  1134. u32 mac_mode, lcl_adv, rmt_adv;
  1135. struct tg3 *tp = netdev_priv(dev);
  1136. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1137. spin_lock(&tp->lock);
  1138. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1139. MAC_MODE_HALF_DUPLEX);
  1140. oldflowctrl = tp->link_config.active_flowctrl;
  1141. if (phydev->link) {
  1142. lcl_adv = 0;
  1143. rmt_adv = 0;
  1144. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1145. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1146. else
  1147. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1148. if (phydev->duplex == DUPLEX_HALF)
  1149. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1150. else {
  1151. lcl_adv = tg3_advert_flowctrl_1000T(
  1152. tp->link_config.flowctrl);
  1153. if (phydev->pause)
  1154. rmt_adv = LPA_PAUSE_CAP;
  1155. if (phydev->asym_pause)
  1156. rmt_adv |= LPA_PAUSE_ASYM;
  1157. }
  1158. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1159. } else
  1160. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1161. if (mac_mode != tp->mac_mode) {
  1162. tp->mac_mode = mac_mode;
  1163. tw32_f(MAC_MODE, tp->mac_mode);
  1164. udelay(40);
  1165. }
  1166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1167. if (phydev->speed == SPEED_10)
  1168. tw32(MAC_MI_STAT,
  1169. MAC_MI_STAT_10MBPS_MODE |
  1170. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1171. else
  1172. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1173. }
  1174. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1175. tw32(MAC_TX_LENGTHS,
  1176. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1177. (6 << TX_LENGTHS_IPG_SHIFT) |
  1178. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1179. else
  1180. tw32(MAC_TX_LENGTHS,
  1181. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1182. (6 << TX_LENGTHS_IPG_SHIFT) |
  1183. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1184. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1185. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1186. phydev->speed != tp->link_config.active_speed ||
  1187. phydev->duplex != tp->link_config.active_duplex ||
  1188. oldflowctrl != tp->link_config.active_flowctrl)
  1189. linkmesg = 1;
  1190. tp->link_config.active_speed = phydev->speed;
  1191. tp->link_config.active_duplex = phydev->duplex;
  1192. spin_unlock(&tp->lock);
  1193. if (linkmesg)
  1194. tg3_link_report(tp);
  1195. }
  1196. static int tg3_phy_init(struct tg3 *tp)
  1197. {
  1198. struct phy_device *phydev;
  1199. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1200. return 0;
  1201. /* Bring the PHY back to a known state. */
  1202. tg3_bmcr_reset(tp);
  1203. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1204. /* Attach the MAC to the PHY. */
  1205. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1206. phydev->dev_flags, phydev->interface);
  1207. if (IS_ERR(phydev)) {
  1208. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1209. return PTR_ERR(phydev);
  1210. }
  1211. /* Mask with MAC supported features. */
  1212. switch (phydev->interface) {
  1213. case PHY_INTERFACE_MODE_GMII:
  1214. case PHY_INTERFACE_MODE_RGMII:
  1215. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1216. phydev->supported &= (PHY_GBIT_FEATURES |
  1217. SUPPORTED_Pause |
  1218. SUPPORTED_Asym_Pause);
  1219. break;
  1220. }
  1221. /* fallthru */
  1222. case PHY_INTERFACE_MODE_MII:
  1223. phydev->supported &= (PHY_BASIC_FEATURES |
  1224. SUPPORTED_Pause |
  1225. SUPPORTED_Asym_Pause);
  1226. break;
  1227. default:
  1228. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1229. return -EINVAL;
  1230. }
  1231. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1232. phydev->advertising = phydev->supported;
  1233. return 0;
  1234. }
  1235. static void tg3_phy_start(struct tg3 *tp)
  1236. {
  1237. struct phy_device *phydev;
  1238. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1239. return;
  1240. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1241. if (tp->link_config.phy_is_low_power) {
  1242. tp->link_config.phy_is_low_power = 0;
  1243. phydev->speed = tp->link_config.orig_speed;
  1244. phydev->duplex = tp->link_config.orig_duplex;
  1245. phydev->autoneg = tp->link_config.orig_autoneg;
  1246. phydev->advertising = tp->link_config.orig_advertising;
  1247. }
  1248. phy_start(phydev);
  1249. phy_start_aneg(phydev);
  1250. }
  1251. static void tg3_phy_stop(struct tg3 *tp)
  1252. {
  1253. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1254. return;
  1255. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1256. }
  1257. static void tg3_phy_fini(struct tg3 *tp)
  1258. {
  1259. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1260. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1261. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1262. }
  1263. }
  1264. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1265. {
  1266. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1267. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1268. }
  1269. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1270. {
  1271. u32 phytest;
  1272. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1273. u32 phy;
  1274. tg3_writephy(tp, MII_TG3_FET_TEST,
  1275. phytest | MII_TG3_FET_SHADOW_EN);
  1276. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1277. if (enable)
  1278. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1279. else
  1280. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1281. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1282. }
  1283. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1284. }
  1285. }
  1286. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1287. {
  1288. u32 reg;
  1289. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1290. return;
  1291. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1292. tg3_phy_fet_toggle_apd(tp, enable);
  1293. return;
  1294. }
  1295. reg = MII_TG3_MISC_SHDW_WREN |
  1296. MII_TG3_MISC_SHDW_SCR5_SEL |
  1297. MII_TG3_MISC_SHDW_SCR5_LPED |
  1298. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1299. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1300. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1301. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1302. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1303. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1304. reg = MII_TG3_MISC_SHDW_WREN |
  1305. MII_TG3_MISC_SHDW_APD_SEL |
  1306. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1307. if (enable)
  1308. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1309. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1310. }
  1311. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1312. {
  1313. u32 phy;
  1314. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1315. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1316. return;
  1317. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1318. u32 ephy;
  1319. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1320. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1321. tg3_writephy(tp, MII_TG3_FET_TEST,
  1322. ephy | MII_TG3_FET_SHADOW_EN);
  1323. if (!tg3_readphy(tp, reg, &phy)) {
  1324. if (enable)
  1325. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1326. else
  1327. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1328. tg3_writephy(tp, reg, phy);
  1329. }
  1330. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1331. }
  1332. } else {
  1333. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1334. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1335. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1336. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1337. if (enable)
  1338. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1339. else
  1340. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1341. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1342. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1343. }
  1344. }
  1345. }
  1346. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1347. {
  1348. u32 val;
  1349. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1350. return;
  1351. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1352. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1353. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1354. (val | (1 << 15) | (1 << 4)));
  1355. }
  1356. static void tg3_phy_apply_otp(struct tg3 *tp)
  1357. {
  1358. u32 otp, phy;
  1359. if (!tp->phy_otp)
  1360. return;
  1361. otp = tp->phy_otp;
  1362. /* Enable SM_DSP clock and tx 6dB coding. */
  1363. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1364. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1365. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1366. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1367. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1368. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1369. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1370. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1371. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1372. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1373. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1374. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1375. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1376. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1377. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1378. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1379. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1380. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1381. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1382. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1383. /* Turn off SM_DSP clock. */
  1384. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1385. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1386. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1387. }
  1388. static int tg3_wait_macro_done(struct tg3 *tp)
  1389. {
  1390. int limit = 100;
  1391. while (limit--) {
  1392. u32 tmp32;
  1393. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1394. if ((tmp32 & 0x1000) == 0)
  1395. break;
  1396. }
  1397. }
  1398. if (limit < 0)
  1399. return -EBUSY;
  1400. return 0;
  1401. }
  1402. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1403. {
  1404. static const u32 test_pat[4][6] = {
  1405. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1406. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1407. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1408. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1409. };
  1410. int chan;
  1411. for (chan = 0; chan < 4; chan++) {
  1412. int i;
  1413. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1414. (chan * 0x2000) | 0x0200);
  1415. tg3_writephy(tp, 0x16, 0x0002);
  1416. for (i = 0; i < 6; i++)
  1417. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1418. test_pat[chan][i]);
  1419. tg3_writephy(tp, 0x16, 0x0202);
  1420. if (tg3_wait_macro_done(tp)) {
  1421. *resetp = 1;
  1422. return -EBUSY;
  1423. }
  1424. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1425. (chan * 0x2000) | 0x0200);
  1426. tg3_writephy(tp, 0x16, 0x0082);
  1427. if (tg3_wait_macro_done(tp)) {
  1428. *resetp = 1;
  1429. return -EBUSY;
  1430. }
  1431. tg3_writephy(tp, 0x16, 0x0802);
  1432. if (tg3_wait_macro_done(tp)) {
  1433. *resetp = 1;
  1434. return -EBUSY;
  1435. }
  1436. for (i = 0; i < 6; i += 2) {
  1437. u32 low, high;
  1438. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1439. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1440. tg3_wait_macro_done(tp)) {
  1441. *resetp = 1;
  1442. return -EBUSY;
  1443. }
  1444. low &= 0x7fff;
  1445. high &= 0x000f;
  1446. if (low != test_pat[chan][i] ||
  1447. high != test_pat[chan][i+1]) {
  1448. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1449. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1450. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1451. return -EBUSY;
  1452. }
  1453. }
  1454. }
  1455. return 0;
  1456. }
  1457. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1458. {
  1459. int chan;
  1460. for (chan = 0; chan < 4; chan++) {
  1461. int i;
  1462. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1463. (chan * 0x2000) | 0x0200);
  1464. tg3_writephy(tp, 0x16, 0x0002);
  1465. for (i = 0; i < 6; i++)
  1466. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1467. tg3_writephy(tp, 0x16, 0x0202);
  1468. if (tg3_wait_macro_done(tp))
  1469. return -EBUSY;
  1470. }
  1471. return 0;
  1472. }
  1473. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1474. {
  1475. u32 reg32, phy9_orig;
  1476. int retries, do_phy_reset, err;
  1477. retries = 10;
  1478. do_phy_reset = 1;
  1479. do {
  1480. if (do_phy_reset) {
  1481. err = tg3_bmcr_reset(tp);
  1482. if (err)
  1483. return err;
  1484. do_phy_reset = 0;
  1485. }
  1486. /* Disable transmitter and interrupt. */
  1487. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1488. continue;
  1489. reg32 |= 0x3000;
  1490. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1491. /* Set full-duplex, 1000 mbps. */
  1492. tg3_writephy(tp, MII_BMCR,
  1493. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1494. /* Set to master mode. */
  1495. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1496. continue;
  1497. tg3_writephy(tp, MII_TG3_CTRL,
  1498. (MII_TG3_CTRL_AS_MASTER |
  1499. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1500. /* Enable SM_DSP_CLOCK and 6dB. */
  1501. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1502. /* Block the PHY control access. */
  1503. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1504. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1505. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1506. if (!err)
  1507. break;
  1508. } while (--retries);
  1509. err = tg3_phy_reset_chanpat(tp);
  1510. if (err)
  1511. return err;
  1512. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1513. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1514. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1515. tg3_writephy(tp, 0x16, 0x0000);
  1516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1517. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1518. /* Set Extended packet length bit for jumbo frames */
  1519. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1520. }
  1521. else {
  1522. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1523. }
  1524. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1525. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1526. reg32 &= ~0x3000;
  1527. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1528. } else if (!err)
  1529. err = -EBUSY;
  1530. return err;
  1531. }
  1532. /* This will reset the tigon3 PHY if there is no valid
  1533. * link unless the FORCE argument is non-zero.
  1534. */
  1535. static int tg3_phy_reset(struct tg3 *tp)
  1536. {
  1537. u32 cpmuctrl;
  1538. u32 phy_status;
  1539. int err;
  1540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1541. u32 val;
  1542. val = tr32(GRC_MISC_CFG);
  1543. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1544. udelay(40);
  1545. }
  1546. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1547. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1548. if (err != 0)
  1549. return -EBUSY;
  1550. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1551. netif_carrier_off(tp->dev);
  1552. tg3_link_report(tp);
  1553. }
  1554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1557. err = tg3_phy_reset_5703_4_5(tp);
  1558. if (err)
  1559. return err;
  1560. goto out;
  1561. }
  1562. cpmuctrl = 0;
  1563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1564. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1565. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1566. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1567. tw32(TG3_CPMU_CTRL,
  1568. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1569. }
  1570. err = tg3_bmcr_reset(tp);
  1571. if (err)
  1572. return err;
  1573. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1574. u32 phy;
  1575. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1576. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1577. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1578. }
  1579. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1580. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1581. u32 val;
  1582. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1583. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1584. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1585. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1586. udelay(40);
  1587. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1588. }
  1589. }
  1590. tg3_phy_apply_otp(tp);
  1591. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1592. tg3_phy_toggle_apd(tp, true);
  1593. else
  1594. tg3_phy_toggle_apd(tp, false);
  1595. out:
  1596. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1597. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1598. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1599. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1600. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1601. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1602. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1603. }
  1604. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1605. tg3_writephy(tp, 0x1c, 0x8d68);
  1606. tg3_writephy(tp, 0x1c, 0x8d68);
  1607. }
  1608. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1609. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1610. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1611. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1612. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1613. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1614. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1615. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1616. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1617. }
  1618. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1619. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1620. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1621. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1622. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1623. tg3_writephy(tp, MII_TG3_TEST1,
  1624. MII_TG3_TEST1_TRIM_EN | 0x4);
  1625. } else
  1626. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1627. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1628. }
  1629. /* Set Extended packet length bit (bit 14) on all chips that */
  1630. /* support jumbo frames */
  1631. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1632. /* Cannot do read-modify-write on 5401 */
  1633. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1634. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1635. u32 phy_reg;
  1636. /* Set bit 14 with read-modify-write to preserve other bits */
  1637. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1638. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1639. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1640. }
  1641. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1642. * jumbo frames transmission.
  1643. */
  1644. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1645. u32 phy_reg;
  1646. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1647. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1648. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1649. }
  1650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1651. /* adjust output voltage */
  1652. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1653. }
  1654. tg3_phy_toggle_automdix(tp, 1);
  1655. tg3_phy_set_wirespeed(tp);
  1656. return 0;
  1657. }
  1658. static void tg3_frob_aux_power(struct tg3 *tp)
  1659. {
  1660. struct tg3 *tp_peer = tp;
  1661. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1662. return;
  1663. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1664. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1665. struct net_device *dev_peer;
  1666. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1667. /* remove_one() may have been run on the peer. */
  1668. if (!dev_peer)
  1669. tp_peer = tp;
  1670. else
  1671. tp_peer = netdev_priv(dev_peer);
  1672. }
  1673. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1674. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1675. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1676. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1678. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1679. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1680. (GRC_LCLCTRL_GPIO_OE0 |
  1681. GRC_LCLCTRL_GPIO_OE1 |
  1682. GRC_LCLCTRL_GPIO_OE2 |
  1683. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1684. GRC_LCLCTRL_GPIO_OUTPUT1),
  1685. 100);
  1686. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1687. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1688. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1689. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1690. GRC_LCLCTRL_GPIO_OE1 |
  1691. GRC_LCLCTRL_GPIO_OE2 |
  1692. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1693. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1694. tp->grc_local_ctrl;
  1695. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1696. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1697. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1698. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1699. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1700. } else {
  1701. u32 no_gpio2;
  1702. u32 grc_local_ctrl = 0;
  1703. if (tp_peer != tp &&
  1704. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1705. return;
  1706. /* Workaround to prevent overdrawing Amps. */
  1707. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1708. ASIC_REV_5714) {
  1709. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1710. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1711. grc_local_ctrl, 100);
  1712. }
  1713. /* On 5753 and variants, GPIO2 cannot be used. */
  1714. no_gpio2 = tp->nic_sram_data_cfg &
  1715. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1716. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1717. GRC_LCLCTRL_GPIO_OE1 |
  1718. GRC_LCLCTRL_GPIO_OE2 |
  1719. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1720. GRC_LCLCTRL_GPIO_OUTPUT2;
  1721. if (no_gpio2) {
  1722. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1723. GRC_LCLCTRL_GPIO_OUTPUT2);
  1724. }
  1725. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1726. grc_local_ctrl, 100);
  1727. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1728. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1729. grc_local_ctrl, 100);
  1730. if (!no_gpio2) {
  1731. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1732. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1733. grc_local_ctrl, 100);
  1734. }
  1735. }
  1736. } else {
  1737. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1738. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1739. if (tp_peer != tp &&
  1740. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1741. return;
  1742. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1743. (GRC_LCLCTRL_GPIO_OE1 |
  1744. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1745. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1746. GRC_LCLCTRL_GPIO_OE1, 100);
  1747. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1748. (GRC_LCLCTRL_GPIO_OE1 |
  1749. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1750. }
  1751. }
  1752. }
  1753. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1754. {
  1755. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1756. return 1;
  1757. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1758. if (speed != SPEED_10)
  1759. return 1;
  1760. } else if (speed == SPEED_10)
  1761. return 1;
  1762. return 0;
  1763. }
  1764. static int tg3_setup_phy(struct tg3 *, int);
  1765. #define RESET_KIND_SHUTDOWN 0
  1766. #define RESET_KIND_INIT 1
  1767. #define RESET_KIND_SUSPEND 2
  1768. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1769. static int tg3_halt_cpu(struct tg3 *, u32);
  1770. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1771. {
  1772. u32 val;
  1773. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1775. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1776. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1777. sg_dig_ctrl |=
  1778. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1779. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1780. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1781. }
  1782. return;
  1783. }
  1784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1785. tg3_bmcr_reset(tp);
  1786. val = tr32(GRC_MISC_CFG);
  1787. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1788. udelay(40);
  1789. return;
  1790. } else if (do_low_power) {
  1791. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1792. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1793. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1794. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1795. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1796. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1797. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1798. }
  1799. /* The PHY should not be powered down on some chips because
  1800. * of bugs.
  1801. */
  1802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1804. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1805. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1806. return;
  1807. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1808. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1809. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1810. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1811. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1812. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1813. }
  1814. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1815. }
  1816. /* tp->lock is held. */
  1817. static int tg3_nvram_lock(struct tg3 *tp)
  1818. {
  1819. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1820. int i;
  1821. if (tp->nvram_lock_cnt == 0) {
  1822. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1823. for (i = 0; i < 8000; i++) {
  1824. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1825. break;
  1826. udelay(20);
  1827. }
  1828. if (i == 8000) {
  1829. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1830. return -ENODEV;
  1831. }
  1832. }
  1833. tp->nvram_lock_cnt++;
  1834. }
  1835. return 0;
  1836. }
  1837. /* tp->lock is held. */
  1838. static void tg3_nvram_unlock(struct tg3 *tp)
  1839. {
  1840. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1841. if (tp->nvram_lock_cnt > 0)
  1842. tp->nvram_lock_cnt--;
  1843. if (tp->nvram_lock_cnt == 0)
  1844. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1845. }
  1846. }
  1847. /* tp->lock is held. */
  1848. static void tg3_enable_nvram_access(struct tg3 *tp)
  1849. {
  1850. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1851. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1852. u32 nvaccess = tr32(NVRAM_ACCESS);
  1853. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1854. }
  1855. }
  1856. /* tp->lock is held. */
  1857. static void tg3_disable_nvram_access(struct tg3 *tp)
  1858. {
  1859. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1860. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1861. u32 nvaccess = tr32(NVRAM_ACCESS);
  1862. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1863. }
  1864. }
  1865. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1866. u32 offset, u32 *val)
  1867. {
  1868. u32 tmp;
  1869. int i;
  1870. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1871. return -EINVAL;
  1872. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1873. EEPROM_ADDR_DEVID_MASK |
  1874. EEPROM_ADDR_READ);
  1875. tw32(GRC_EEPROM_ADDR,
  1876. tmp |
  1877. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1878. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1879. EEPROM_ADDR_ADDR_MASK) |
  1880. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1881. for (i = 0; i < 1000; i++) {
  1882. tmp = tr32(GRC_EEPROM_ADDR);
  1883. if (tmp & EEPROM_ADDR_COMPLETE)
  1884. break;
  1885. msleep(1);
  1886. }
  1887. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1888. return -EBUSY;
  1889. tmp = tr32(GRC_EEPROM_DATA);
  1890. /*
  1891. * The data will always be opposite the native endian
  1892. * format. Perform a blind byteswap to compensate.
  1893. */
  1894. *val = swab32(tmp);
  1895. return 0;
  1896. }
  1897. #define NVRAM_CMD_TIMEOUT 10000
  1898. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1899. {
  1900. int i;
  1901. tw32(NVRAM_CMD, nvram_cmd);
  1902. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1903. udelay(10);
  1904. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1905. udelay(10);
  1906. break;
  1907. }
  1908. }
  1909. if (i == NVRAM_CMD_TIMEOUT)
  1910. return -EBUSY;
  1911. return 0;
  1912. }
  1913. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1914. {
  1915. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1916. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1917. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1918. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1919. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1920. addr = ((addr / tp->nvram_pagesize) <<
  1921. ATMEL_AT45DB0X1B_PAGE_POS) +
  1922. (addr % tp->nvram_pagesize);
  1923. return addr;
  1924. }
  1925. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1926. {
  1927. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1928. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1929. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1930. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1931. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1932. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1933. tp->nvram_pagesize) +
  1934. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1935. return addr;
  1936. }
  1937. /* NOTE: Data read in from NVRAM is byteswapped according to
  1938. * the byteswapping settings for all other register accesses.
  1939. * tg3 devices are BE devices, so on a BE machine, the data
  1940. * returned will be exactly as it is seen in NVRAM. On a LE
  1941. * machine, the 32-bit value will be byteswapped.
  1942. */
  1943. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1944. {
  1945. int ret;
  1946. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1947. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1948. offset = tg3_nvram_phys_addr(tp, offset);
  1949. if (offset > NVRAM_ADDR_MSK)
  1950. return -EINVAL;
  1951. ret = tg3_nvram_lock(tp);
  1952. if (ret)
  1953. return ret;
  1954. tg3_enable_nvram_access(tp);
  1955. tw32(NVRAM_ADDR, offset);
  1956. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1957. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1958. if (ret == 0)
  1959. *val = tr32(NVRAM_RDDATA);
  1960. tg3_disable_nvram_access(tp);
  1961. tg3_nvram_unlock(tp);
  1962. return ret;
  1963. }
  1964. /* Ensures NVRAM data is in bytestream format. */
  1965. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1966. {
  1967. u32 v;
  1968. int res = tg3_nvram_read(tp, offset, &v);
  1969. if (!res)
  1970. *val = cpu_to_be32(v);
  1971. return res;
  1972. }
  1973. /* tp->lock is held. */
  1974. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1975. {
  1976. u32 addr_high, addr_low;
  1977. int i;
  1978. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1979. tp->dev->dev_addr[1]);
  1980. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1981. (tp->dev->dev_addr[3] << 16) |
  1982. (tp->dev->dev_addr[4] << 8) |
  1983. (tp->dev->dev_addr[5] << 0));
  1984. for (i = 0; i < 4; i++) {
  1985. if (i == 1 && skip_mac_1)
  1986. continue;
  1987. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1988. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1989. }
  1990. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1991. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1992. for (i = 0; i < 12; i++) {
  1993. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1994. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1995. }
  1996. }
  1997. addr_high = (tp->dev->dev_addr[0] +
  1998. tp->dev->dev_addr[1] +
  1999. tp->dev->dev_addr[2] +
  2000. tp->dev->dev_addr[3] +
  2001. tp->dev->dev_addr[4] +
  2002. tp->dev->dev_addr[5]) &
  2003. TX_BACKOFF_SEED_MASK;
  2004. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2005. }
  2006. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2007. {
  2008. u32 misc_host_ctrl;
  2009. bool device_should_wake, do_low_power;
  2010. /* Make sure register accesses (indirect or otherwise)
  2011. * will function correctly.
  2012. */
  2013. pci_write_config_dword(tp->pdev,
  2014. TG3PCI_MISC_HOST_CTRL,
  2015. tp->misc_host_ctrl);
  2016. switch (state) {
  2017. case PCI_D0:
  2018. pci_enable_wake(tp->pdev, state, false);
  2019. pci_set_power_state(tp->pdev, PCI_D0);
  2020. /* Switch out of Vaux if it is a NIC */
  2021. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2022. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2023. return 0;
  2024. case PCI_D1:
  2025. case PCI_D2:
  2026. case PCI_D3hot:
  2027. break;
  2028. default:
  2029. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2030. tp->dev->name, state);
  2031. return -EINVAL;
  2032. }
  2033. /* Restore the CLKREQ setting. */
  2034. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2035. u16 lnkctl;
  2036. pci_read_config_word(tp->pdev,
  2037. tp->pcie_cap + PCI_EXP_LNKCTL,
  2038. &lnkctl);
  2039. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2040. pci_write_config_word(tp->pdev,
  2041. tp->pcie_cap + PCI_EXP_LNKCTL,
  2042. lnkctl);
  2043. }
  2044. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2045. tw32(TG3PCI_MISC_HOST_CTRL,
  2046. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2047. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2048. device_may_wakeup(&tp->pdev->dev) &&
  2049. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2050. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2051. do_low_power = false;
  2052. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2053. !tp->link_config.phy_is_low_power) {
  2054. struct phy_device *phydev;
  2055. u32 phyid, advertising;
  2056. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2057. tp->link_config.phy_is_low_power = 1;
  2058. tp->link_config.orig_speed = phydev->speed;
  2059. tp->link_config.orig_duplex = phydev->duplex;
  2060. tp->link_config.orig_autoneg = phydev->autoneg;
  2061. tp->link_config.orig_advertising = phydev->advertising;
  2062. advertising = ADVERTISED_TP |
  2063. ADVERTISED_Pause |
  2064. ADVERTISED_Autoneg |
  2065. ADVERTISED_10baseT_Half;
  2066. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2067. device_should_wake) {
  2068. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2069. advertising |=
  2070. ADVERTISED_100baseT_Half |
  2071. ADVERTISED_100baseT_Full |
  2072. ADVERTISED_10baseT_Full;
  2073. else
  2074. advertising |= ADVERTISED_10baseT_Full;
  2075. }
  2076. phydev->advertising = advertising;
  2077. phy_start_aneg(phydev);
  2078. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2079. if (phyid != TG3_PHY_ID_BCMAC131) {
  2080. phyid &= TG3_PHY_OUI_MASK;
  2081. if (phyid == TG3_PHY_OUI_1 ||
  2082. phyid == TG3_PHY_OUI_2 ||
  2083. phyid == TG3_PHY_OUI_3)
  2084. do_low_power = true;
  2085. }
  2086. }
  2087. } else {
  2088. do_low_power = true;
  2089. if (tp->link_config.phy_is_low_power == 0) {
  2090. tp->link_config.phy_is_low_power = 1;
  2091. tp->link_config.orig_speed = tp->link_config.speed;
  2092. tp->link_config.orig_duplex = tp->link_config.duplex;
  2093. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2094. }
  2095. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2096. tp->link_config.speed = SPEED_10;
  2097. tp->link_config.duplex = DUPLEX_HALF;
  2098. tp->link_config.autoneg = AUTONEG_ENABLE;
  2099. tg3_setup_phy(tp, 0);
  2100. }
  2101. }
  2102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2103. u32 val;
  2104. val = tr32(GRC_VCPU_EXT_CTRL);
  2105. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2106. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2107. int i;
  2108. u32 val;
  2109. for (i = 0; i < 200; i++) {
  2110. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2111. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2112. break;
  2113. msleep(1);
  2114. }
  2115. }
  2116. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2117. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2118. WOL_DRV_STATE_SHUTDOWN |
  2119. WOL_DRV_WOL |
  2120. WOL_SET_MAGIC_PKT);
  2121. if (device_should_wake) {
  2122. u32 mac_mode;
  2123. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2124. if (do_low_power) {
  2125. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2126. udelay(40);
  2127. }
  2128. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2129. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2130. else
  2131. mac_mode = MAC_MODE_PORT_MODE_MII;
  2132. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2133. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2134. ASIC_REV_5700) {
  2135. u32 speed = (tp->tg3_flags &
  2136. TG3_FLAG_WOL_SPEED_100MB) ?
  2137. SPEED_100 : SPEED_10;
  2138. if (tg3_5700_link_polarity(tp, speed))
  2139. mac_mode |= MAC_MODE_LINK_POLARITY;
  2140. else
  2141. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2142. }
  2143. } else {
  2144. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2145. }
  2146. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2147. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2148. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2149. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2150. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2151. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2152. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2153. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2154. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2155. mac_mode |= tp->mac_mode &
  2156. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2157. if (mac_mode & MAC_MODE_APE_TX_EN)
  2158. mac_mode |= MAC_MODE_TDE_ENABLE;
  2159. }
  2160. tw32_f(MAC_MODE, mac_mode);
  2161. udelay(100);
  2162. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2163. udelay(10);
  2164. }
  2165. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2166. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2168. u32 base_val;
  2169. base_val = tp->pci_clock_ctrl;
  2170. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2171. CLOCK_CTRL_TXCLK_DISABLE);
  2172. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2173. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2174. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2175. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2176. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2177. /* do nothing */
  2178. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2179. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2180. u32 newbits1, newbits2;
  2181. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2182. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2183. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2184. CLOCK_CTRL_TXCLK_DISABLE |
  2185. CLOCK_CTRL_ALTCLK);
  2186. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2187. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2188. newbits1 = CLOCK_CTRL_625_CORE;
  2189. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2190. } else {
  2191. newbits1 = CLOCK_CTRL_ALTCLK;
  2192. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2193. }
  2194. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2195. 40);
  2196. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2197. 40);
  2198. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2199. u32 newbits3;
  2200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2202. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2203. CLOCK_CTRL_TXCLK_DISABLE |
  2204. CLOCK_CTRL_44MHZ_CORE);
  2205. } else {
  2206. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2207. }
  2208. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2209. tp->pci_clock_ctrl | newbits3, 40);
  2210. }
  2211. }
  2212. if (!(device_should_wake) &&
  2213. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2214. tg3_power_down_phy(tp, do_low_power);
  2215. tg3_frob_aux_power(tp);
  2216. /* Workaround for unstable PLL clock */
  2217. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2218. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2219. u32 val = tr32(0x7d00);
  2220. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2221. tw32(0x7d00, val);
  2222. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2223. int err;
  2224. err = tg3_nvram_lock(tp);
  2225. tg3_halt_cpu(tp, RX_CPU_BASE);
  2226. if (!err)
  2227. tg3_nvram_unlock(tp);
  2228. }
  2229. }
  2230. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2231. if (device_should_wake)
  2232. pci_enable_wake(tp->pdev, state, true);
  2233. /* Finally, set the new power state. */
  2234. pci_set_power_state(tp->pdev, state);
  2235. return 0;
  2236. }
  2237. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2238. {
  2239. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2240. case MII_TG3_AUX_STAT_10HALF:
  2241. *speed = SPEED_10;
  2242. *duplex = DUPLEX_HALF;
  2243. break;
  2244. case MII_TG3_AUX_STAT_10FULL:
  2245. *speed = SPEED_10;
  2246. *duplex = DUPLEX_FULL;
  2247. break;
  2248. case MII_TG3_AUX_STAT_100HALF:
  2249. *speed = SPEED_100;
  2250. *duplex = DUPLEX_HALF;
  2251. break;
  2252. case MII_TG3_AUX_STAT_100FULL:
  2253. *speed = SPEED_100;
  2254. *duplex = DUPLEX_FULL;
  2255. break;
  2256. case MII_TG3_AUX_STAT_1000HALF:
  2257. *speed = SPEED_1000;
  2258. *duplex = DUPLEX_HALF;
  2259. break;
  2260. case MII_TG3_AUX_STAT_1000FULL:
  2261. *speed = SPEED_1000;
  2262. *duplex = DUPLEX_FULL;
  2263. break;
  2264. default:
  2265. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2266. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2267. SPEED_10;
  2268. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2269. DUPLEX_HALF;
  2270. break;
  2271. }
  2272. *speed = SPEED_INVALID;
  2273. *duplex = DUPLEX_INVALID;
  2274. break;
  2275. }
  2276. }
  2277. static void tg3_phy_copper_begin(struct tg3 *tp)
  2278. {
  2279. u32 new_adv;
  2280. int i;
  2281. if (tp->link_config.phy_is_low_power) {
  2282. /* Entering low power mode. Disable gigabit and
  2283. * 100baseT advertisements.
  2284. */
  2285. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2286. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2287. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2288. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2289. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2290. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2291. } else if (tp->link_config.speed == SPEED_INVALID) {
  2292. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2293. tp->link_config.advertising &=
  2294. ~(ADVERTISED_1000baseT_Half |
  2295. ADVERTISED_1000baseT_Full);
  2296. new_adv = ADVERTISE_CSMA;
  2297. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2298. new_adv |= ADVERTISE_10HALF;
  2299. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2300. new_adv |= ADVERTISE_10FULL;
  2301. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2302. new_adv |= ADVERTISE_100HALF;
  2303. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2304. new_adv |= ADVERTISE_100FULL;
  2305. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2306. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2307. if (tp->link_config.advertising &
  2308. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2309. new_adv = 0;
  2310. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2311. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2312. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2313. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2314. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2315. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2316. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2317. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2318. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2319. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2320. } else {
  2321. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2322. }
  2323. } else {
  2324. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2325. new_adv |= ADVERTISE_CSMA;
  2326. /* Asking for a specific link mode. */
  2327. if (tp->link_config.speed == SPEED_1000) {
  2328. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2329. if (tp->link_config.duplex == DUPLEX_FULL)
  2330. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2331. else
  2332. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2333. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2334. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2335. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2336. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2337. } else {
  2338. if (tp->link_config.speed == SPEED_100) {
  2339. if (tp->link_config.duplex == DUPLEX_FULL)
  2340. new_adv |= ADVERTISE_100FULL;
  2341. else
  2342. new_adv |= ADVERTISE_100HALF;
  2343. } else {
  2344. if (tp->link_config.duplex == DUPLEX_FULL)
  2345. new_adv |= ADVERTISE_10FULL;
  2346. else
  2347. new_adv |= ADVERTISE_10HALF;
  2348. }
  2349. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2350. new_adv = 0;
  2351. }
  2352. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2353. }
  2354. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2355. tp->link_config.speed != SPEED_INVALID) {
  2356. u32 bmcr, orig_bmcr;
  2357. tp->link_config.active_speed = tp->link_config.speed;
  2358. tp->link_config.active_duplex = tp->link_config.duplex;
  2359. bmcr = 0;
  2360. switch (tp->link_config.speed) {
  2361. default:
  2362. case SPEED_10:
  2363. break;
  2364. case SPEED_100:
  2365. bmcr |= BMCR_SPEED100;
  2366. break;
  2367. case SPEED_1000:
  2368. bmcr |= TG3_BMCR_SPEED1000;
  2369. break;
  2370. }
  2371. if (tp->link_config.duplex == DUPLEX_FULL)
  2372. bmcr |= BMCR_FULLDPLX;
  2373. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2374. (bmcr != orig_bmcr)) {
  2375. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2376. for (i = 0; i < 1500; i++) {
  2377. u32 tmp;
  2378. udelay(10);
  2379. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2380. tg3_readphy(tp, MII_BMSR, &tmp))
  2381. continue;
  2382. if (!(tmp & BMSR_LSTATUS)) {
  2383. udelay(40);
  2384. break;
  2385. }
  2386. }
  2387. tg3_writephy(tp, MII_BMCR, bmcr);
  2388. udelay(40);
  2389. }
  2390. } else {
  2391. tg3_writephy(tp, MII_BMCR,
  2392. BMCR_ANENABLE | BMCR_ANRESTART);
  2393. }
  2394. }
  2395. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2396. {
  2397. int err;
  2398. /* Turn off tap power management. */
  2399. /* Set Extended packet length bit */
  2400. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2401. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2402. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2403. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2404. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2405. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2406. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2407. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2408. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2409. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2410. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2411. udelay(40);
  2412. return err;
  2413. }
  2414. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2415. {
  2416. u32 adv_reg, all_mask = 0;
  2417. if (mask & ADVERTISED_10baseT_Half)
  2418. all_mask |= ADVERTISE_10HALF;
  2419. if (mask & ADVERTISED_10baseT_Full)
  2420. all_mask |= ADVERTISE_10FULL;
  2421. if (mask & ADVERTISED_100baseT_Half)
  2422. all_mask |= ADVERTISE_100HALF;
  2423. if (mask & ADVERTISED_100baseT_Full)
  2424. all_mask |= ADVERTISE_100FULL;
  2425. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2426. return 0;
  2427. if ((adv_reg & all_mask) != all_mask)
  2428. return 0;
  2429. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2430. u32 tg3_ctrl;
  2431. all_mask = 0;
  2432. if (mask & ADVERTISED_1000baseT_Half)
  2433. all_mask |= ADVERTISE_1000HALF;
  2434. if (mask & ADVERTISED_1000baseT_Full)
  2435. all_mask |= ADVERTISE_1000FULL;
  2436. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2437. return 0;
  2438. if ((tg3_ctrl & all_mask) != all_mask)
  2439. return 0;
  2440. }
  2441. return 1;
  2442. }
  2443. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2444. {
  2445. u32 curadv, reqadv;
  2446. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2447. return 1;
  2448. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2449. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2450. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2451. if (curadv != reqadv)
  2452. return 0;
  2453. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2454. tg3_readphy(tp, MII_LPA, rmtadv);
  2455. } else {
  2456. /* Reprogram the advertisement register, even if it
  2457. * does not affect the current link. If the link
  2458. * gets renegotiated in the future, we can save an
  2459. * additional renegotiation cycle by advertising
  2460. * it correctly in the first place.
  2461. */
  2462. if (curadv != reqadv) {
  2463. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2464. ADVERTISE_PAUSE_ASYM);
  2465. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2466. }
  2467. }
  2468. return 1;
  2469. }
  2470. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2471. {
  2472. int current_link_up;
  2473. u32 bmsr, dummy;
  2474. u32 lcl_adv, rmt_adv;
  2475. u16 current_speed;
  2476. u8 current_duplex;
  2477. int i, err;
  2478. tw32(MAC_EVENT, 0);
  2479. tw32_f(MAC_STATUS,
  2480. (MAC_STATUS_SYNC_CHANGED |
  2481. MAC_STATUS_CFG_CHANGED |
  2482. MAC_STATUS_MI_COMPLETION |
  2483. MAC_STATUS_LNKSTATE_CHANGED));
  2484. udelay(40);
  2485. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2486. tw32_f(MAC_MI_MODE,
  2487. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2488. udelay(80);
  2489. }
  2490. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2491. /* Some third-party PHYs need to be reset on link going
  2492. * down.
  2493. */
  2494. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2496. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2497. netif_carrier_ok(tp->dev)) {
  2498. tg3_readphy(tp, MII_BMSR, &bmsr);
  2499. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2500. !(bmsr & BMSR_LSTATUS))
  2501. force_reset = 1;
  2502. }
  2503. if (force_reset)
  2504. tg3_phy_reset(tp);
  2505. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2506. tg3_readphy(tp, MII_BMSR, &bmsr);
  2507. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2508. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2509. bmsr = 0;
  2510. if (!(bmsr & BMSR_LSTATUS)) {
  2511. err = tg3_init_5401phy_dsp(tp);
  2512. if (err)
  2513. return err;
  2514. tg3_readphy(tp, MII_BMSR, &bmsr);
  2515. for (i = 0; i < 1000; i++) {
  2516. udelay(10);
  2517. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2518. (bmsr & BMSR_LSTATUS)) {
  2519. udelay(40);
  2520. break;
  2521. }
  2522. }
  2523. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2524. !(bmsr & BMSR_LSTATUS) &&
  2525. tp->link_config.active_speed == SPEED_1000) {
  2526. err = tg3_phy_reset(tp);
  2527. if (!err)
  2528. err = tg3_init_5401phy_dsp(tp);
  2529. if (err)
  2530. return err;
  2531. }
  2532. }
  2533. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2534. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2535. /* 5701 {A0,B0} CRC bug workaround */
  2536. tg3_writephy(tp, 0x15, 0x0a75);
  2537. tg3_writephy(tp, 0x1c, 0x8c68);
  2538. tg3_writephy(tp, 0x1c, 0x8d68);
  2539. tg3_writephy(tp, 0x1c, 0x8c68);
  2540. }
  2541. /* Clear pending interrupts... */
  2542. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2543. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2544. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2545. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2546. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2547. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2550. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2551. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2552. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2553. else
  2554. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2555. }
  2556. current_link_up = 0;
  2557. current_speed = SPEED_INVALID;
  2558. current_duplex = DUPLEX_INVALID;
  2559. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2560. u32 val;
  2561. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2562. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2563. if (!(val & (1 << 10))) {
  2564. val |= (1 << 10);
  2565. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2566. goto relink;
  2567. }
  2568. }
  2569. bmsr = 0;
  2570. for (i = 0; i < 100; i++) {
  2571. tg3_readphy(tp, MII_BMSR, &bmsr);
  2572. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2573. (bmsr & BMSR_LSTATUS))
  2574. break;
  2575. udelay(40);
  2576. }
  2577. if (bmsr & BMSR_LSTATUS) {
  2578. u32 aux_stat, bmcr;
  2579. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2580. for (i = 0; i < 2000; i++) {
  2581. udelay(10);
  2582. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2583. aux_stat)
  2584. break;
  2585. }
  2586. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2587. &current_speed,
  2588. &current_duplex);
  2589. bmcr = 0;
  2590. for (i = 0; i < 200; i++) {
  2591. tg3_readphy(tp, MII_BMCR, &bmcr);
  2592. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2593. continue;
  2594. if (bmcr && bmcr != 0x7fff)
  2595. break;
  2596. udelay(10);
  2597. }
  2598. lcl_adv = 0;
  2599. rmt_adv = 0;
  2600. tp->link_config.active_speed = current_speed;
  2601. tp->link_config.active_duplex = current_duplex;
  2602. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2603. if ((bmcr & BMCR_ANENABLE) &&
  2604. tg3_copper_is_advertising_all(tp,
  2605. tp->link_config.advertising)) {
  2606. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2607. &rmt_adv))
  2608. current_link_up = 1;
  2609. }
  2610. } else {
  2611. if (!(bmcr & BMCR_ANENABLE) &&
  2612. tp->link_config.speed == current_speed &&
  2613. tp->link_config.duplex == current_duplex &&
  2614. tp->link_config.flowctrl ==
  2615. tp->link_config.active_flowctrl) {
  2616. current_link_up = 1;
  2617. }
  2618. }
  2619. if (current_link_up == 1 &&
  2620. tp->link_config.active_duplex == DUPLEX_FULL)
  2621. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2622. }
  2623. relink:
  2624. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2625. u32 tmp;
  2626. tg3_phy_copper_begin(tp);
  2627. tg3_readphy(tp, MII_BMSR, &tmp);
  2628. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2629. (tmp & BMSR_LSTATUS))
  2630. current_link_up = 1;
  2631. }
  2632. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2633. if (current_link_up == 1) {
  2634. if (tp->link_config.active_speed == SPEED_100 ||
  2635. tp->link_config.active_speed == SPEED_10)
  2636. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2637. else
  2638. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2639. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2640. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2641. else
  2642. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2643. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2644. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2645. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2647. if (current_link_up == 1 &&
  2648. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2649. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2650. else
  2651. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2652. }
  2653. /* ??? Without this setting Netgear GA302T PHY does not
  2654. * ??? send/receive packets...
  2655. */
  2656. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2657. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2658. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2659. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2660. udelay(80);
  2661. }
  2662. tw32_f(MAC_MODE, tp->mac_mode);
  2663. udelay(40);
  2664. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2665. /* Polled via timer. */
  2666. tw32_f(MAC_EVENT, 0);
  2667. } else {
  2668. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2669. }
  2670. udelay(40);
  2671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2672. current_link_up == 1 &&
  2673. tp->link_config.active_speed == SPEED_1000 &&
  2674. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2675. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2676. udelay(120);
  2677. tw32_f(MAC_STATUS,
  2678. (MAC_STATUS_SYNC_CHANGED |
  2679. MAC_STATUS_CFG_CHANGED));
  2680. udelay(40);
  2681. tg3_write_mem(tp,
  2682. NIC_SRAM_FIRMWARE_MBOX,
  2683. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2684. }
  2685. /* Prevent send BD corruption. */
  2686. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2687. u16 oldlnkctl, newlnkctl;
  2688. pci_read_config_word(tp->pdev,
  2689. tp->pcie_cap + PCI_EXP_LNKCTL,
  2690. &oldlnkctl);
  2691. if (tp->link_config.active_speed == SPEED_100 ||
  2692. tp->link_config.active_speed == SPEED_10)
  2693. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2694. else
  2695. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2696. if (newlnkctl != oldlnkctl)
  2697. pci_write_config_word(tp->pdev,
  2698. tp->pcie_cap + PCI_EXP_LNKCTL,
  2699. newlnkctl);
  2700. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2701. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2702. if (tp->link_config.active_speed == SPEED_100 ||
  2703. tp->link_config.active_speed == SPEED_10)
  2704. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2705. else
  2706. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2707. if (newreg != oldreg)
  2708. tw32(TG3_PCIE_LNKCTL, newreg);
  2709. }
  2710. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2711. if (current_link_up)
  2712. netif_carrier_on(tp->dev);
  2713. else
  2714. netif_carrier_off(tp->dev);
  2715. tg3_link_report(tp);
  2716. }
  2717. return 0;
  2718. }
  2719. struct tg3_fiber_aneginfo {
  2720. int state;
  2721. #define ANEG_STATE_UNKNOWN 0
  2722. #define ANEG_STATE_AN_ENABLE 1
  2723. #define ANEG_STATE_RESTART_INIT 2
  2724. #define ANEG_STATE_RESTART 3
  2725. #define ANEG_STATE_DISABLE_LINK_OK 4
  2726. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2727. #define ANEG_STATE_ABILITY_DETECT 6
  2728. #define ANEG_STATE_ACK_DETECT_INIT 7
  2729. #define ANEG_STATE_ACK_DETECT 8
  2730. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2731. #define ANEG_STATE_COMPLETE_ACK 10
  2732. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2733. #define ANEG_STATE_IDLE_DETECT 12
  2734. #define ANEG_STATE_LINK_OK 13
  2735. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2736. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2737. u32 flags;
  2738. #define MR_AN_ENABLE 0x00000001
  2739. #define MR_RESTART_AN 0x00000002
  2740. #define MR_AN_COMPLETE 0x00000004
  2741. #define MR_PAGE_RX 0x00000008
  2742. #define MR_NP_LOADED 0x00000010
  2743. #define MR_TOGGLE_TX 0x00000020
  2744. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2745. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2746. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2747. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2748. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2749. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2750. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2751. #define MR_TOGGLE_RX 0x00002000
  2752. #define MR_NP_RX 0x00004000
  2753. #define MR_LINK_OK 0x80000000
  2754. unsigned long link_time, cur_time;
  2755. u32 ability_match_cfg;
  2756. int ability_match_count;
  2757. char ability_match, idle_match, ack_match;
  2758. u32 txconfig, rxconfig;
  2759. #define ANEG_CFG_NP 0x00000080
  2760. #define ANEG_CFG_ACK 0x00000040
  2761. #define ANEG_CFG_RF2 0x00000020
  2762. #define ANEG_CFG_RF1 0x00000010
  2763. #define ANEG_CFG_PS2 0x00000001
  2764. #define ANEG_CFG_PS1 0x00008000
  2765. #define ANEG_CFG_HD 0x00004000
  2766. #define ANEG_CFG_FD 0x00002000
  2767. #define ANEG_CFG_INVAL 0x00001f06
  2768. };
  2769. #define ANEG_OK 0
  2770. #define ANEG_DONE 1
  2771. #define ANEG_TIMER_ENAB 2
  2772. #define ANEG_FAILED -1
  2773. #define ANEG_STATE_SETTLE_TIME 10000
  2774. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2775. struct tg3_fiber_aneginfo *ap)
  2776. {
  2777. u16 flowctrl;
  2778. unsigned long delta;
  2779. u32 rx_cfg_reg;
  2780. int ret;
  2781. if (ap->state == ANEG_STATE_UNKNOWN) {
  2782. ap->rxconfig = 0;
  2783. ap->link_time = 0;
  2784. ap->cur_time = 0;
  2785. ap->ability_match_cfg = 0;
  2786. ap->ability_match_count = 0;
  2787. ap->ability_match = 0;
  2788. ap->idle_match = 0;
  2789. ap->ack_match = 0;
  2790. }
  2791. ap->cur_time++;
  2792. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2793. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2794. if (rx_cfg_reg != ap->ability_match_cfg) {
  2795. ap->ability_match_cfg = rx_cfg_reg;
  2796. ap->ability_match = 0;
  2797. ap->ability_match_count = 0;
  2798. } else {
  2799. if (++ap->ability_match_count > 1) {
  2800. ap->ability_match = 1;
  2801. ap->ability_match_cfg = rx_cfg_reg;
  2802. }
  2803. }
  2804. if (rx_cfg_reg & ANEG_CFG_ACK)
  2805. ap->ack_match = 1;
  2806. else
  2807. ap->ack_match = 0;
  2808. ap->idle_match = 0;
  2809. } else {
  2810. ap->idle_match = 1;
  2811. ap->ability_match_cfg = 0;
  2812. ap->ability_match_count = 0;
  2813. ap->ability_match = 0;
  2814. ap->ack_match = 0;
  2815. rx_cfg_reg = 0;
  2816. }
  2817. ap->rxconfig = rx_cfg_reg;
  2818. ret = ANEG_OK;
  2819. switch(ap->state) {
  2820. case ANEG_STATE_UNKNOWN:
  2821. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2822. ap->state = ANEG_STATE_AN_ENABLE;
  2823. /* fallthru */
  2824. case ANEG_STATE_AN_ENABLE:
  2825. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2826. if (ap->flags & MR_AN_ENABLE) {
  2827. ap->link_time = 0;
  2828. ap->cur_time = 0;
  2829. ap->ability_match_cfg = 0;
  2830. ap->ability_match_count = 0;
  2831. ap->ability_match = 0;
  2832. ap->idle_match = 0;
  2833. ap->ack_match = 0;
  2834. ap->state = ANEG_STATE_RESTART_INIT;
  2835. } else {
  2836. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2837. }
  2838. break;
  2839. case ANEG_STATE_RESTART_INIT:
  2840. ap->link_time = ap->cur_time;
  2841. ap->flags &= ~(MR_NP_LOADED);
  2842. ap->txconfig = 0;
  2843. tw32(MAC_TX_AUTO_NEG, 0);
  2844. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2845. tw32_f(MAC_MODE, tp->mac_mode);
  2846. udelay(40);
  2847. ret = ANEG_TIMER_ENAB;
  2848. ap->state = ANEG_STATE_RESTART;
  2849. /* fallthru */
  2850. case ANEG_STATE_RESTART:
  2851. delta = ap->cur_time - ap->link_time;
  2852. if (delta > ANEG_STATE_SETTLE_TIME) {
  2853. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2854. } else {
  2855. ret = ANEG_TIMER_ENAB;
  2856. }
  2857. break;
  2858. case ANEG_STATE_DISABLE_LINK_OK:
  2859. ret = ANEG_DONE;
  2860. break;
  2861. case ANEG_STATE_ABILITY_DETECT_INIT:
  2862. ap->flags &= ~(MR_TOGGLE_TX);
  2863. ap->txconfig = ANEG_CFG_FD;
  2864. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2865. if (flowctrl & ADVERTISE_1000XPAUSE)
  2866. ap->txconfig |= ANEG_CFG_PS1;
  2867. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2868. ap->txconfig |= ANEG_CFG_PS2;
  2869. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2870. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2871. tw32_f(MAC_MODE, tp->mac_mode);
  2872. udelay(40);
  2873. ap->state = ANEG_STATE_ABILITY_DETECT;
  2874. break;
  2875. case ANEG_STATE_ABILITY_DETECT:
  2876. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2877. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2878. }
  2879. break;
  2880. case ANEG_STATE_ACK_DETECT_INIT:
  2881. ap->txconfig |= ANEG_CFG_ACK;
  2882. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2883. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2884. tw32_f(MAC_MODE, tp->mac_mode);
  2885. udelay(40);
  2886. ap->state = ANEG_STATE_ACK_DETECT;
  2887. /* fallthru */
  2888. case ANEG_STATE_ACK_DETECT:
  2889. if (ap->ack_match != 0) {
  2890. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2891. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2892. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2893. } else {
  2894. ap->state = ANEG_STATE_AN_ENABLE;
  2895. }
  2896. } else if (ap->ability_match != 0 &&
  2897. ap->rxconfig == 0) {
  2898. ap->state = ANEG_STATE_AN_ENABLE;
  2899. }
  2900. break;
  2901. case ANEG_STATE_COMPLETE_ACK_INIT:
  2902. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2903. ret = ANEG_FAILED;
  2904. break;
  2905. }
  2906. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2907. MR_LP_ADV_HALF_DUPLEX |
  2908. MR_LP_ADV_SYM_PAUSE |
  2909. MR_LP_ADV_ASYM_PAUSE |
  2910. MR_LP_ADV_REMOTE_FAULT1 |
  2911. MR_LP_ADV_REMOTE_FAULT2 |
  2912. MR_LP_ADV_NEXT_PAGE |
  2913. MR_TOGGLE_RX |
  2914. MR_NP_RX);
  2915. if (ap->rxconfig & ANEG_CFG_FD)
  2916. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2917. if (ap->rxconfig & ANEG_CFG_HD)
  2918. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2919. if (ap->rxconfig & ANEG_CFG_PS1)
  2920. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2921. if (ap->rxconfig & ANEG_CFG_PS2)
  2922. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2923. if (ap->rxconfig & ANEG_CFG_RF1)
  2924. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2925. if (ap->rxconfig & ANEG_CFG_RF2)
  2926. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2927. if (ap->rxconfig & ANEG_CFG_NP)
  2928. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2929. ap->link_time = ap->cur_time;
  2930. ap->flags ^= (MR_TOGGLE_TX);
  2931. if (ap->rxconfig & 0x0008)
  2932. ap->flags |= MR_TOGGLE_RX;
  2933. if (ap->rxconfig & ANEG_CFG_NP)
  2934. ap->flags |= MR_NP_RX;
  2935. ap->flags |= MR_PAGE_RX;
  2936. ap->state = ANEG_STATE_COMPLETE_ACK;
  2937. ret = ANEG_TIMER_ENAB;
  2938. break;
  2939. case ANEG_STATE_COMPLETE_ACK:
  2940. if (ap->ability_match != 0 &&
  2941. ap->rxconfig == 0) {
  2942. ap->state = ANEG_STATE_AN_ENABLE;
  2943. break;
  2944. }
  2945. delta = ap->cur_time - ap->link_time;
  2946. if (delta > ANEG_STATE_SETTLE_TIME) {
  2947. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2948. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2949. } else {
  2950. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2951. !(ap->flags & MR_NP_RX)) {
  2952. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2953. } else {
  2954. ret = ANEG_FAILED;
  2955. }
  2956. }
  2957. }
  2958. break;
  2959. case ANEG_STATE_IDLE_DETECT_INIT:
  2960. ap->link_time = ap->cur_time;
  2961. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2962. tw32_f(MAC_MODE, tp->mac_mode);
  2963. udelay(40);
  2964. ap->state = ANEG_STATE_IDLE_DETECT;
  2965. ret = ANEG_TIMER_ENAB;
  2966. break;
  2967. case ANEG_STATE_IDLE_DETECT:
  2968. if (ap->ability_match != 0 &&
  2969. ap->rxconfig == 0) {
  2970. ap->state = ANEG_STATE_AN_ENABLE;
  2971. break;
  2972. }
  2973. delta = ap->cur_time - ap->link_time;
  2974. if (delta > ANEG_STATE_SETTLE_TIME) {
  2975. /* XXX another gem from the Broadcom driver :( */
  2976. ap->state = ANEG_STATE_LINK_OK;
  2977. }
  2978. break;
  2979. case ANEG_STATE_LINK_OK:
  2980. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2981. ret = ANEG_DONE;
  2982. break;
  2983. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2984. /* ??? unimplemented */
  2985. break;
  2986. case ANEG_STATE_NEXT_PAGE_WAIT:
  2987. /* ??? unimplemented */
  2988. break;
  2989. default:
  2990. ret = ANEG_FAILED;
  2991. break;
  2992. }
  2993. return ret;
  2994. }
  2995. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2996. {
  2997. int res = 0;
  2998. struct tg3_fiber_aneginfo aninfo;
  2999. int status = ANEG_FAILED;
  3000. unsigned int tick;
  3001. u32 tmp;
  3002. tw32_f(MAC_TX_AUTO_NEG, 0);
  3003. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3004. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3005. udelay(40);
  3006. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3007. udelay(40);
  3008. memset(&aninfo, 0, sizeof(aninfo));
  3009. aninfo.flags |= MR_AN_ENABLE;
  3010. aninfo.state = ANEG_STATE_UNKNOWN;
  3011. aninfo.cur_time = 0;
  3012. tick = 0;
  3013. while (++tick < 195000) {
  3014. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3015. if (status == ANEG_DONE || status == ANEG_FAILED)
  3016. break;
  3017. udelay(1);
  3018. }
  3019. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3020. tw32_f(MAC_MODE, tp->mac_mode);
  3021. udelay(40);
  3022. *txflags = aninfo.txconfig;
  3023. *rxflags = aninfo.flags;
  3024. if (status == ANEG_DONE &&
  3025. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3026. MR_LP_ADV_FULL_DUPLEX)))
  3027. res = 1;
  3028. return res;
  3029. }
  3030. static void tg3_init_bcm8002(struct tg3 *tp)
  3031. {
  3032. u32 mac_status = tr32(MAC_STATUS);
  3033. int i;
  3034. /* Reset when initting first time or we have a link. */
  3035. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3036. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3037. return;
  3038. /* Set PLL lock range. */
  3039. tg3_writephy(tp, 0x16, 0x8007);
  3040. /* SW reset */
  3041. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3042. /* Wait for reset to complete. */
  3043. /* XXX schedule_timeout() ... */
  3044. for (i = 0; i < 500; i++)
  3045. udelay(10);
  3046. /* Config mode; select PMA/Ch 1 regs. */
  3047. tg3_writephy(tp, 0x10, 0x8411);
  3048. /* Enable auto-lock and comdet, select txclk for tx. */
  3049. tg3_writephy(tp, 0x11, 0x0a10);
  3050. tg3_writephy(tp, 0x18, 0x00a0);
  3051. tg3_writephy(tp, 0x16, 0x41ff);
  3052. /* Assert and deassert POR. */
  3053. tg3_writephy(tp, 0x13, 0x0400);
  3054. udelay(40);
  3055. tg3_writephy(tp, 0x13, 0x0000);
  3056. tg3_writephy(tp, 0x11, 0x0a50);
  3057. udelay(40);
  3058. tg3_writephy(tp, 0x11, 0x0a10);
  3059. /* Wait for signal to stabilize */
  3060. /* XXX schedule_timeout() ... */
  3061. for (i = 0; i < 15000; i++)
  3062. udelay(10);
  3063. /* Deselect the channel register so we can read the PHYID
  3064. * later.
  3065. */
  3066. tg3_writephy(tp, 0x10, 0x8011);
  3067. }
  3068. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3069. {
  3070. u16 flowctrl;
  3071. u32 sg_dig_ctrl, sg_dig_status;
  3072. u32 serdes_cfg, expected_sg_dig_ctrl;
  3073. int workaround, port_a;
  3074. int current_link_up;
  3075. serdes_cfg = 0;
  3076. expected_sg_dig_ctrl = 0;
  3077. workaround = 0;
  3078. port_a = 1;
  3079. current_link_up = 0;
  3080. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3081. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3082. workaround = 1;
  3083. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3084. port_a = 0;
  3085. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3086. /* preserve bits 20-23 for voltage regulator */
  3087. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3088. }
  3089. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3090. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3091. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3092. if (workaround) {
  3093. u32 val = serdes_cfg;
  3094. if (port_a)
  3095. val |= 0xc010000;
  3096. else
  3097. val |= 0x4010000;
  3098. tw32_f(MAC_SERDES_CFG, val);
  3099. }
  3100. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3101. }
  3102. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3103. tg3_setup_flow_control(tp, 0, 0);
  3104. current_link_up = 1;
  3105. }
  3106. goto out;
  3107. }
  3108. /* Want auto-negotiation. */
  3109. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3110. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3111. if (flowctrl & ADVERTISE_1000XPAUSE)
  3112. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3113. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3114. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3115. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3116. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3117. tp->serdes_counter &&
  3118. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3119. MAC_STATUS_RCVD_CFG)) ==
  3120. MAC_STATUS_PCS_SYNCED)) {
  3121. tp->serdes_counter--;
  3122. current_link_up = 1;
  3123. goto out;
  3124. }
  3125. restart_autoneg:
  3126. if (workaround)
  3127. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3128. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3129. udelay(5);
  3130. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3131. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3132. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3133. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3134. MAC_STATUS_SIGNAL_DET)) {
  3135. sg_dig_status = tr32(SG_DIG_STATUS);
  3136. mac_status = tr32(MAC_STATUS);
  3137. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3138. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3139. u32 local_adv = 0, remote_adv = 0;
  3140. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3141. local_adv |= ADVERTISE_1000XPAUSE;
  3142. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3143. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3144. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3145. remote_adv |= LPA_1000XPAUSE;
  3146. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3147. remote_adv |= LPA_1000XPAUSE_ASYM;
  3148. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3149. current_link_up = 1;
  3150. tp->serdes_counter = 0;
  3151. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3152. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3153. if (tp->serdes_counter)
  3154. tp->serdes_counter--;
  3155. else {
  3156. if (workaround) {
  3157. u32 val = serdes_cfg;
  3158. if (port_a)
  3159. val |= 0xc010000;
  3160. else
  3161. val |= 0x4010000;
  3162. tw32_f(MAC_SERDES_CFG, val);
  3163. }
  3164. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3165. udelay(40);
  3166. /* Link parallel detection - link is up */
  3167. /* only if we have PCS_SYNC and not */
  3168. /* receiving config code words */
  3169. mac_status = tr32(MAC_STATUS);
  3170. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3171. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3172. tg3_setup_flow_control(tp, 0, 0);
  3173. current_link_up = 1;
  3174. tp->tg3_flags2 |=
  3175. TG3_FLG2_PARALLEL_DETECT;
  3176. tp->serdes_counter =
  3177. SERDES_PARALLEL_DET_TIMEOUT;
  3178. } else
  3179. goto restart_autoneg;
  3180. }
  3181. }
  3182. } else {
  3183. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3184. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3185. }
  3186. out:
  3187. return current_link_up;
  3188. }
  3189. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3190. {
  3191. int current_link_up = 0;
  3192. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3193. goto out;
  3194. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3195. u32 txflags, rxflags;
  3196. int i;
  3197. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3198. u32 local_adv = 0, remote_adv = 0;
  3199. if (txflags & ANEG_CFG_PS1)
  3200. local_adv |= ADVERTISE_1000XPAUSE;
  3201. if (txflags & ANEG_CFG_PS2)
  3202. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3203. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3204. remote_adv |= LPA_1000XPAUSE;
  3205. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3206. remote_adv |= LPA_1000XPAUSE_ASYM;
  3207. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3208. current_link_up = 1;
  3209. }
  3210. for (i = 0; i < 30; i++) {
  3211. udelay(20);
  3212. tw32_f(MAC_STATUS,
  3213. (MAC_STATUS_SYNC_CHANGED |
  3214. MAC_STATUS_CFG_CHANGED));
  3215. udelay(40);
  3216. if ((tr32(MAC_STATUS) &
  3217. (MAC_STATUS_SYNC_CHANGED |
  3218. MAC_STATUS_CFG_CHANGED)) == 0)
  3219. break;
  3220. }
  3221. mac_status = tr32(MAC_STATUS);
  3222. if (current_link_up == 0 &&
  3223. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3224. !(mac_status & MAC_STATUS_RCVD_CFG))
  3225. current_link_up = 1;
  3226. } else {
  3227. tg3_setup_flow_control(tp, 0, 0);
  3228. /* Forcing 1000FD link up. */
  3229. current_link_up = 1;
  3230. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3231. udelay(40);
  3232. tw32_f(MAC_MODE, tp->mac_mode);
  3233. udelay(40);
  3234. }
  3235. out:
  3236. return current_link_up;
  3237. }
  3238. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3239. {
  3240. u32 orig_pause_cfg;
  3241. u16 orig_active_speed;
  3242. u8 orig_active_duplex;
  3243. u32 mac_status;
  3244. int current_link_up;
  3245. int i;
  3246. orig_pause_cfg = tp->link_config.active_flowctrl;
  3247. orig_active_speed = tp->link_config.active_speed;
  3248. orig_active_duplex = tp->link_config.active_duplex;
  3249. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3250. netif_carrier_ok(tp->dev) &&
  3251. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3252. mac_status = tr32(MAC_STATUS);
  3253. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3254. MAC_STATUS_SIGNAL_DET |
  3255. MAC_STATUS_CFG_CHANGED |
  3256. MAC_STATUS_RCVD_CFG);
  3257. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3258. MAC_STATUS_SIGNAL_DET)) {
  3259. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3260. MAC_STATUS_CFG_CHANGED));
  3261. return 0;
  3262. }
  3263. }
  3264. tw32_f(MAC_TX_AUTO_NEG, 0);
  3265. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3266. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3267. tw32_f(MAC_MODE, tp->mac_mode);
  3268. udelay(40);
  3269. if (tp->phy_id == PHY_ID_BCM8002)
  3270. tg3_init_bcm8002(tp);
  3271. /* Enable link change event even when serdes polling. */
  3272. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3273. udelay(40);
  3274. current_link_up = 0;
  3275. mac_status = tr32(MAC_STATUS);
  3276. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3277. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3278. else
  3279. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3280. tp->napi[0].hw_status->status =
  3281. (SD_STATUS_UPDATED |
  3282. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3283. for (i = 0; i < 100; i++) {
  3284. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3285. MAC_STATUS_CFG_CHANGED));
  3286. udelay(5);
  3287. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3288. MAC_STATUS_CFG_CHANGED |
  3289. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3290. break;
  3291. }
  3292. mac_status = tr32(MAC_STATUS);
  3293. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3294. current_link_up = 0;
  3295. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3296. tp->serdes_counter == 0) {
  3297. tw32_f(MAC_MODE, (tp->mac_mode |
  3298. MAC_MODE_SEND_CONFIGS));
  3299. udelay(1);
  3300. tw32_f(MAC_MODE, tp->mac_mode);
  3301. }
  3302. }
  3303. if (current_link_up == 1) {
  3304. tp->link_config.active_speed = SPEED_1000;
  3305. tp->link_config.active_duplex = DUPLEX_FULL;
  3306. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3307. LED_CTRL_LNKLED_OVERRIDE |
  3308. LED_CTRL_1000MBPS_ON));
  3309. } else {
  3310. tp->link_config.active_speed = SPEED_INVALID;
  3311. tp->link_config.active_duplex = DUPLEX_INVALID;
  3312. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3313. LED_CTRL_LNKLED_OVERRIDE |
  3314. LED_CTRL_TRAFFIC_OVERRIDE));
  3315. }
  3316. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3317. if (current_link_up)
  3318. netif_carrier_on(tp->dev);
  3319. else
  3320. netif_carrier_off(tp->dev);
  3321. tg3_link_report(tp);
  3322. } else {
  3323. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3324. if (orig_pause_cfg != now_pause_cfg ||
  3325. orig_active_speed != tp->link_config.active_speed ||
  3326. orig_active_duplex != tp->link_config.active_duplex)
  3327. tg3_link_report(tp);
  3328. }
  3329. return 0;
  3330. }
  3331. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3332. {
  3333. int current_link_up, err = 0;
  3334. u32 bmsr, bmcr;
  3335. u16 current_speed;
  3336. u8 current_duplex;
  3337. u32 local_adv, remote_adv;
  3338. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3339. tw32_f(MAC_MODE, tp->mac_mode);
  3340. udelay(40);
  3341. tw32(MAC_EVENT, 0);
  3342. tw32_f(MAC_STATUS,
  3343. (MAC_STATUS_SYNC_CHANGED |
  3344. MAC_STATUS_CFG_CHANGED |
  3345. MAC_STATUS_MI_COMPLETION |
  3346. MAC_STATUS_LNKSTATE_CHANGED));
  3347. udelay(40);
  3348. if (force_reset)
  3349. tg3_phy_reset(tp);
  3350. current_link_up = 0;
  3351. current_speed = SPEED_INVALID;
  3352. current_duplex = DUPLEX_INVALID;
  3353. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3354. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3355. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3356. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3357. bmsr |= BMSR_LSTATUS;
  3358. else
  3359. bmsr &= ~BMSR_LSTATUS;
  3360. }
  3361. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3362. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3363. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3364. /* do nothing, just check for link up at the end */
  3365. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3366. u32 adv, new_adv;
  3367. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3368. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3369. ADVERTISE_1000XPAUSE |
  3370. ADVERTISE_1000XPSE_ASYM |
  3371. ADVERTISE_SLCT);
  3372. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3373. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3374. new_adv |= ADVERTISE_1000XHALF;
  3375. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3376. new_adv |= ADVERTISE_1000XFULL;
  3377. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3378. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3379. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3380. tg3_writephy(tp, MII_BMCR, bmcr);
  3381. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3382. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3383. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3384. return err;
  3385. }
  3386. } else {
  3387. u32 new_bmcr;
  3388. bmcr &= ~BMCR_SPEED1000;
  3389. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3390. if (tp->link_config.duplex == DUPLEX_FULL)
  3391. new_bmcr |= BMCR_FULLDPLX;
  3392. if (new_bmcr != bmcr) {
  3393. /* BMCR_SPEED1000 is a reserved bit that needs
  3394. * to be set on write.
  3395. */
  3396. new_bmcr |= BMCR_SPEED1000;
  3397. /* Force a linkdown */
  3398. if (netif_carrier_ok(tp->dev)) {
  3399. u32 adv;
  3400. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3401. adv &= ~(ADVERTISE_1000XFULL |
  3402. ADVERTISE_1000XHALF |
  3403. ADVERTISE_SLCT);
  3404. tg3_writephy(tp, MII_ADVERTISE, adv);
  3405. tg3_writephy(tp, MII_BMCR, bmcr |
  3406. BMCR_ANRESTART |
  3407. BMCR_ANENABLE);
  3408. udelay(10);
  3409. netif_carrier_off(tp->dev);
  3410. }
  3411. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3412. bmcr = new_bmcr;
  3413. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3414. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3415. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3416. ASIC_REV_5714) {
  3417. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3418. bmsr |= BMSR_LSTATUS;
  3419. else
  3420. bmsr &= ~BMSR_LSTATUS;
  3421. }
  3422. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3423. }
  3424. }
  3425. if (bmsr & BMSR_LSTATUS) {
  3426. current_speed = SPEED_1000;
  3427. current_link_up = 1;
  3428. if (bmcr & BMCR_FULLDPLX)
  3429. current_duplex = DUPLEX_FULL;
  3430. else
  3431. current_duplex = DUPLEX_HALF;
  3432. local_adv = 0;
  3433. remote_adv = 0;
  3434. if (bmcr & BMCR_ANENABLE) {
  3435. u32 common;
  3436. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3437. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3438. common = local_adv & remote_adv;
  3439. if (common & (ADVERTISE_1000XHALF |
  3440. ADVERTISE_1000XFULL)) {
  3441. if (common & ADVERTISE_1000XFULL)
  3442. current_duplex = DUPLEX_FULL;
  3443. else
  3444. current_duplex = DUPLEX_HALF;
  3445. }
  3446. else
  3447. current_link_up = 0;
  3448. }
  3449. }
  3450. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3451. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3452. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3453. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3454. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3455. tw32_f(MAC_MODE, tp->mac_mode);
  3456. udelay(40);
  3457. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3458. tp->link_config.active_speed = current_speed;
  3459. tp->link_config.active_duplex = current_duplex;
  3460. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3461. if (current_link_up)
  3462. netif_carrier_on(tp->dev);
  3463. else {
  3464. netif_carrier_off(tp->dev);
  3465. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3466. }
  3467. tg3_link_report(tp);
  3468. }
  3469. return err;
  3470. }
  3471. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3472. {
  3473. if (tp->serdes_counter) {
  3474. /* Give autoneg time to complete. */
  3475. tp->serdes_counter--;
  3476. return;
  3477. }
  3478. if (!netif_carrier_ok(tp->dev) &&
  3479. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3480. u32 bmcr;
  3481. tg3_readphy(tp, MII_BMCR, &bmcr);
  3482. if (bmcr & BMCR_ANENABLE) {
  3483. u32 phy1, phy2;
  3484. /* Select shadow register 0x1f */
  3485. tg3_writephy(tp, 0x1c, 0x7c00);
  3486. tg3_readphy(tp, 0x1c, &phy1);
  3487. /* Select expansion interrupt status register */
  3488. tg3_writephy(tp, 0x17, 0x0f01);
  3489. tg3_readphy(tp, 0x15, &phy2);
  3490. tg3_readphy(tp, 0x15, &phy2);
  3491. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3492. /* We have signal detect and not receiving
  3493. * config code words, link is up by parallel
  3494. * detection.
  3495. */
  3496. bmcr &= ~BMCR_ANENABLE;
  3497. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3498. tg3_writephy(tp, MII_BMCR, bmcr);
  3499. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3500. }
  3501. }
  3502. }
  3503. else if (netif_carrier_ok(tp->dev) &&
  3504. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3505. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3506. u32 phy2;
  3507. /* Select expansion interrupt status register */
  3508. tg3_writephy(tp, 0x17, 0x0f01);
  3509. tg3_readphy(tp, 0x15, &phy2);
  3510. if (phy2 & 0x20) {
  3511. u32 bmcr;
  3512. /* Config code words received, turn on autoneg. */
  3513. tg3_readphy(tp, MII_BMCR, &bmcr);
  3514. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3515. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3516. }
  3517. }
  3518. }
  3519. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3520. {
  3521. int err;
  3522. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3523. err = tg3_setup_fiber_phy(tp, force_reset);
  3524. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3525. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3526. } else {
  3527. err = tg3_setup_copper_phy(tp, force_reset);
  3528. }
  3529. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3530. u32 val, scale;
  3531. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3532. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3533. scale = 65;
  3534. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3535. scale = 6;
  3536. else
  3537. scale = 12;
  3538. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3539. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3540. tw32(GRC_MISC_CFG, val);
  3541. }
  3542. if (tp->link_config.active_speed == SPEED_1000 &&
  3543. tp->link_config.active_duplex == DUPLEX_HALF)
  3544. tw32(MAC_TX_LENGTHS,
  3545. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3546. (6 << TX_LENGTHS_IPG_SHIFT) |
  3547. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3548. else
  3549. tw32(MAC_TX_LENGTHS,
  3550. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3551. (6 << TX_LENGTHS_IPG_SHIFT) |
  3552. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3553. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3554. if (netif_carrier_ok(tp->dev)) {
  3555. tw32(HOSTCC_STAT_COAL_TICKS,
  3556. tp->coal.stats_block_coalesce_usecs);
  3557. } else {
  3558. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3559. }
  3560. }
  3561. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3562. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3563. if (!netif_carrier_ok(tp->dev))
  3564. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3565. tp->pwrmgmt_thresh;
  3566. else
  3567. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3568. tw32(PCIE_PWR_MGMT_THRESH, val);
  3569. }
  3570. return err;
  3571. }
  3572. /* This is called whenever we suspect that the system chipset is re-
  3573. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3574. * is bogus tx completions. We try to recover by setting the
  3575. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3576. * in the workqueue.
  3577. */
  3578. static void tg3_tx_recover(struct tg3 *tp)
  3579. {
  3580. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3581. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3582. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3583. "mapped I/O cycles to the network device, attempting to "
  3584. "recover. Please report the problem to the driver maintainer "
  3585. "and include system chipset information.\n", tp->dev->name);
  3586. spin_lock(&tp->lock);
  3587. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3588. spin_unlock(&tp->lock);
  3589. }
  3590. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3591. {
  3592. smp_mb();
  3593. return tnapi->tx_pending -
  3594. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3595. }
  3596. /* Tigon3 never reports partial packet sends. So we do not
  3597. * need special logic to handle SKBs that have not had all
  3598. * of their frags sent yet, like SunGEM does.
  3599. */
  3600. static void tg3_tx(struct tg3_napi *tnapi)
  3601. {
  3602. struct tg3 *tp = tnapi->tp;
  3603. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3604. u32 sw_idx = tnapi->tx_cons;
  3605. struct netdev_queue *txq;
  3606. int index = tnapi - tp->napi;
  3607. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3608. index--;
  3609. txq = netdev_get_tx_queue(tp->dev, index);
  3610. while (sw_idx != hw_idx) {
  3611. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3612. struct sk_buff *skb = ri->skb;
  3613. int i, tx_bug = 0;
  3614. if (unlikely(skb == NULL)) {
  3615. tg3_tx_recover(tp);
  3616. return;
  3617. }
  3618. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3619. ri->skb = NULL;
  3620. sw_idx = NEXT_TX(sw_idx);
  3621. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3622. ri = &tnapi->tx_buffers[sw_idx];
  3623. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3624. tx_bug = 1;
  3625. sw_idx = NEXT_TX(sw_idx);
  3626. }
  3627. dev_kfree_skb(skb);
  3628. if (unlikely(tx_bug)) {
  3629. tg3_tx_recover(tp);
  3630. return;
  3631. }
  3632. }
  3633. tnapi->tx_cons = sw_idx;
  3634. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3635. * before checking for netif_queue_stopped(). Without the
  3636. * memory barrier, there is a small possibility that tg3_start_xmit()
  3637. * will miss it and cause the queue to be stopped forever.
  3638. */
  3639. smp_mb();
  3640. if (unlikely(netif_tx_queue_stopped(txq) &&
  3641. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3642. __netif_tx_lock(txq, smp_processor_id());
  3643. if (netif_tx_queue_stopped(txq) &&
  3644. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3645. netif_tx_wake_queue(txq);
  3646. __netif_tx_unlock(txq);
  3647. }
  3648. }
  3649. /* Returns size of skb allocated or < 0 on error.
  3650. *
  3651. * We only need to fill in the address because the other members
  3652. * of the RX descriptor are invariant, see tg3_init_rings.
  3653. *
  3654. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3655. * posting buffers we only dirty the first cache line of the RX
  3656. * descriptor (containing the address). Whereas for the RX status
  3657. * buffers the cpu only reads the last cacheline of the RX descriptor
  3658. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3659. */
  3660. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3661. int src_idx, u32 dest_idx_unmasked)
  3662. {
  3663. struct tg3 *tp = tnapi->tp;
  3664. struct tg3_rx_buffer_desc *desc;
  3665. struct ring_info *map, *src_map;
  3666. struct sk_buff *skb;
  3667. dma_addr_t mapping;
  3668. int skb_size, dest_idx;
  3669. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3670. src_map = NULL;
  3671. switch (opaque_key) {
  3672. case RXD_OPAQUE_RING_STD:
  3673. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3674. desc = &tpr->rx_std[dest_idx];
  3675. map = &tpr->rx_std_buffers[dest_idx];
  3676. if (src_idx >= 0)
  3677. src_map = &tpr->rx_std_buffers[src_idx];
  3678. skb_size = tp->rx_pkt_map_sz;
  3679. break;
  3680. case RXD_OPAQUE_RING_JUMBO:
  3681. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3682. desc = &tpr->rx_jmb[dest_idx].std;
  3683. map = &tpr->rx_jmb_buffers[dest_idx];
  3684. if (src_idx >= 0)
  3685. src_map = &tpr->rx_jmb_buffers[src_idx];
  3686. skb_size = TG3_RX_JMB_MAP_SZ;
  3687. break;
  3688. default:
  3689. return -EINVAL;
  3690. }
  3691. /* Do not overwrite any of the map or rp information
  3692. * until we are sure we can commit to a new buffer.
  3693. *
  3694. * Callers depend upon this behavior and assume that
  3695. * we leave everything unchanged if we fail.
  3696. */
  3697. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3698. if (skb == NULL)
  3699. return -ENOMEM;
  3700. skb_reserve(skb, tp->rx_offset);
  3701. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3702. PCI_DMA_FROMDEVICE);
  3703. map->skb = skb;
  3704. pci_unmap_addr_set(map, mapping, mapping);
  3705. if (src_map != NULL)
  3706. src_map->skb = NULL;
  3707. desc->addr_hi = ((u64)mapping >> 32);
  3708. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3709. return skb_size;
  3710. }
  3711. /* We only need to move over in the address because the other
  3712. * members of the RX descriptor are invariant. See notes above
  3713. * tg3_alloc_rx_skb for full details.
  3714. */
  3715. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3716. int src_idx, u32 dest_idx_unmasked)
  3717. {
  3718. struct tg3 *tp = tnapi->tp;
  3719. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3720. struct ring_info *src_map, *dest_map;
  3721. int dest_idx;
  3722. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3723. switch (opaque_key) {
  3724. case RXD_OPAQUE_RING_STD:
  3725. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3726. dest_desc = &tpr->rx_std[dest_idx];
  3727. dest_map = &tpr->rx_std_buffers[dest_idx];
  3728. src_desc = &tpr->rx_std[src_idx];
  3729. src_map = &tpr->rx_std_buffers[src_idx];
  3730. break;
  3731. case RXD_OPAQUE_RING_JUMBO:
  3732. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3733. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3734. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3735. src_desc = &tpr->rx_jmb[src_idx].std;
  3736. src_map = &tpr->rx_jmb_buffers[src_idx];
  3737. break;
  3738. default:
  3739. return;
  3740. }
  3741. dest_map->skb = src_map->skb;
  3742. pci_unmap_addr_set(dest_map, mapping,
  3743. pci_unmap_addr(src_map, mapping));
  3744. dest_desc->addr_hi = src_desc->addr_hi;
  3745. dest_desc->addr_lo = src_desc->addr_lo;
  3746. src_map->skb = NULL;
  3747. }
  3748. /* The RX ring scheme is composed of multiple rings which post fresh
  3749. * buffers to the chip, and one special ring the chip uses to report
  3750. * status back to the host.
  3751. *
  3752. * The special ring reports the status of received packets to the
  3753. * host. The chip does not write into the original descriptor the
  3754. * RX buffer was obtained from. The chip simply takes the original
  3755. * descriptor as provided by the host, updates the status and length
  3756. * field, then writes this into the next status ring entry.
  3757. *
  3758. * Each ring the host uses to post buffers to the chip is described
  3759. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3760. * it is first placed into the on-chip ram. When the packet's length
  3761. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3762. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3763. * which is within the range of the new packet's length is chosen.
  3764. *
  3765. * The "separate ring for rx status" scheme may sound queer, but it makes
  3766. * sense from a cache coherency perspective. If only the host writes
  3767. * to the buffer post rings, and only the chip writes to the rx status
  3768. * rings, then cache lines never move beyond shared-modified state.
  3769. * If both the host and chip were to write into the same ring, cache line
  3770. * eviction could occur since both entities want it in an exclusive state.
  3771. */
  3772. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3773. {
  3774. struct tg3 *tp = tnapi->tp;
  3775. u32 work_mask, rx_std_posted = 0;
  3776. u32 sw_idx = tnapi->rx_rcb_ptr;
  3777. u16 hw_idx;
  3778. int received;
  3779. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3780. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3781. /*
  3782. * We need to order the read of hw_idx and the read of
  3783. * the opaque cookie.
  3784. */
  3785. rmb();
  3786. work_mask = 0;
  3787. received = 0;
  3788. while (sw_idx != hw_idx && budget > 0) {
  3789. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3790. unsigned int len;
  3791. struct sk_buff *skb;
  3792. dma_addr_t dma_addr;
  3793. u32 opaque_key, desc_idx, *post_ptr;
  3794. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3795. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3796. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3797. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3798. dma_addr = pci_unmap_addr(ri, mapping);
  3799. skb = ri->skb;
  3800. post_ptr = &tpr->rx_std_ptr;
  3801. rx_std_posted++;
  3802. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3803. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3804. dma_addr = pci_unmap_addr(ri, mapping);
  3805. skb = ri->skb;
  3806. post_ptr = &tpr->rx_jmb_ptr;
  3807. } else
  3808. goto next_pkt_nopost;
  3809. work_mask |= opaque_key;
  3810. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3811. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3812. drop_it:
  3813. tg3_recycle_rx(tnapi, opaque_key,
  3814. desc_idx, *post_ptr);
  3815. drop_it_no_recycle:
  3816. /* Other statistics kept track of by card. */
  3817. tp->net_stats.rx_dropped++;
  3818. goto next_pkt;
  3819. }
  3820. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3821. ETH_FCS_LEN;
  3822. if (len > RX_COPY_THRESHOLD
  3823. && tp->rx_offset == NET_IP_ALIGN
  3824. /* rx_offset will likely not equal NET_IP_ALIGN
  3825. * if this is a 5701 card running in PCI-X mode
  3826. * [see tg3_get_invariants()]
  3827. */
  3828. ) {
  3829. int skb_size;
  3830. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3831. desc_idx, *post_ptr);
  3832. if (skb_size < 0)
  3833. goto drop_it;
  3834. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3835. PCI_DMA_FROMDEVICE);
  3836. skb_put(skb, len);
  3837. } else {
  3838. struct sk_buff *copy_skb;
  3839. tg3_recycle_rx(tnapi, opaque_key,
  3840. desc_idx, *post_ptr);
  3841. copy_skb = netdev_alloc_skb(tp->dev,
  3842. len + TG3_RAW_IP_ALIGN);
  3843. if (copy_skb == NULL)
  3844. goto drop_it_no_recycle;
  3845. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3846. skb_put(copy_skb, len);
  3847. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3848. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3849. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3850. /* We'll reuse the original ring buffer. */
  3851. skb = copy_skb;
  3852. }
  3853. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3854. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3855. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3856. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3857. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3858. else
  3859. skb->ip_summed = CHECKSUM_NONE;
  3860. skb->protocol = eth_type_trans(skb, tp->dev);
  3861. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3862. skb->protocol != htons(ETH_P_8021Q)) {
  3863. dev_kfree_skb(skb);
  3864. goto next_pkt;
  3865. }
  3866. #if TG3_VLAN_TAG_USED
  3867. if (tp->vlgrp != NULL &&
  3868. desc->type_flags & RXD_FLAG_VLAN) {
  3869. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3870. desc->err_vlan & RXD_VLAN_MASK, skb);
  3871. } else
  3872. #endif
  3873. napi_gro_receive(&tnapi->napi, skb);
  3874. received++;
  3875. budget--;
  3876. next_pkt:
  3877. (*post_ptr)++;
  3878. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3879. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3880. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3881. TG3_64BIT_REG_LOW, idx);
  3882. work_mask &= ~RXD_OPAQUE_RING_STD;
  3883. rx_std_posted = 0;
  3884. }
  3885. next_pkt_nopost:
  3886. sw_idx++;
  3887. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3888. /* Refresh hw_idx to see if there is new work */
  3889. if (sw_idx == hw_idx) {
  3890. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3891. rmb();
  3892. }
  3893. }
  3894. /* ACK the status ring. */
  3895. tnapi->rx_rcb_ptr = sw_idx;
  3896. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3897. /* Refill RX ring(s). */
  3898. if (work_mask & RXD_OPAQUE_RING_STD) {
  3899. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3900. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3901. sw_idx);
  3902. }
  3903. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3904. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3905. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3906. sw_idx);
  3907. }
  3908. mmiowb();
  3909. return received;
  3910. }
  3911. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3912. {
  3913. struct tg3 *tp = tnapi->tp;
  3914. struct tg3_hw_status *sblk = tnapi->hw_status;
  3915. /* handle link change and other phy events */
  3916. if (!(tp->tg3_flags &
  3917. (TG3_FLAG_USE_LINKCHG_REG |
  3918. TG3_FLAG_POLL_SERDES))) {
  3919. if (sblk->status & SD_STATUS_LINK_CHG) {
  3920. sblk->status = SD_STATUS_UPDATED |
  3921. (sblk->status & ~SD_STATUS_LINK_CHG);
  3922. spin_lock(&tp->lock);
  3923. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3924. tw32_f(MAC_STATUS,
  3925. (MAC_STATUS_SYNC_CHANGED |
  3926. MAC_STATUS_CFG_CHANGED |
  3927. MAC_STATUS_MI_COMPLETION |
  3928. MAC_STATUS_LNKSTATE_CHANGED));
  3929. udelay(40);
  3930. } else
  3931. tg3_setup_phy(tp, 0);
  3932. spin_unlock(&tp->lock);
  3933. }
  3934. }
  3935. /* run TX completion thread */
  3936. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3937. tg3_tx(tnapi);
  3938. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3939. return work_done;
  3940. }
  3941. /* run RX thread, within the bounds set by NAPI.
  3942. * All RX "locking" is done by ensuring outside
  3943. * code synchronizes with tg3->napi.poll()
  3944. */
  3945. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  3946. work_done += tg3_rx(tnapi, budget - work_done);
  3947. return work_done;
  3948. }
  3949. static int tg3_poll(struct napi_struct *napi, int budget)
  3950. {
  3951. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3952. struct tg3 *tp = tnapi->tp;
  3953. int work_done = 0;
  3954. struct tg3_hw_status *sblk = tnapi->hw_status;
  3955. while (1) {
  3956. work_done = tg3_poll_work(tnapi, work_done, budget);
  3957. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3958. goto tx_recovery;
  3959. if (unlikely(work_done >= budget))
  3960. break;
  3961. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3962. /* tp->last_tag is used in tg3_int_reenable() below
  3963. * to tell the hw how much work has been processed,
  3964. * so we must read it before checking for more work.
  3965. */
  3966. tnapi->last_tag = sblk->status_tag;
  3967. tnapi->last_irq_tag = tnapi->last_tag;
  3968. rmb();
  3969. } else
  3970. sblk->status &= ~SD_STATUS_UPDATED;
  3971. if (likely(!tg3_has_work(tnapi))) {
  3972. napi_complete(napi);
  3973. tg3_int_reenable(tnapi);
  3974. break;
  3975. }
  3976. }
  3977. return work_done;
  3978. tx_recovery:
  3979. /* work_done is guaranteed to be less than budget. */
  3980. napi_complete(napi);
  3981. schedule_work(&tp->reset_task);
  3982. return work_done;
  3983. }
  3984. static void tg3_irq_quiesce(struct tg3 *tp)
  3985. {
  3986. int i;
  3987. BUG_ON(tp->irq_sync);
  3988. tp->irq_sync = 1;
  3989. smp_mb();
  3990. for (i = 0; i < tp->irq_cnt; i++)
  3991. synchronize_irq(tp->napi[i].irq_vec);
  3992. }
  3993. static inline int tg3_irq_sync(struct tg3 *tp)
  3994. {
  3995. return tp->irq_sync;
  3996. }
  3997. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3998. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3999. * with as well. Most of the time, this is not necessary except when
  4000. * shutting down the device.
  4001. */
  4002. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4003. {
  4004. spin_lock_bh(&tp->lock);
  4005. if (irq_sync)
  4006. tg3_irq_quiesce(tp);
  4007. }
  4008. static inline void tg3_full_unlock(struct tg3 *tp)
  4009. {
  4010. spin_unlock_bh(&tp->lock);
  4011. }
  4012. /* One-shot MSI handler - Chip automatically disables interrupt
  4013. * after sending MSI so driver doesn't have to do it.
  4014. */
  4015. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4016. {
  4017. struct tg3_napi *tnapi = dev_id;
  4018. struct tg3 *tp = tnapi->tp;
  4019. prefetch(tnapi->hw_status);
  4020. if (tnapi->rx_rcb)
  4021. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4022. if (likely(!tg3_irq_sync(tp)))
  4023. napi_schedule(&tnapi->napi);
  4024. return IRQ_HANDLED;
  4025. }
  4026. /* MSI ISR - No need to check for interrupt sharing and no need to
  4027. * flush status block and interrupt mailbox. PCI ordering rules
  4028. * guarantee that MSI will arrive after the status block.
  4029. */
  4030. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4031. {
  4032. struct tg3_napi *tnapi = dev_id;
  4033. struct tg3 *tp = tnapi->tp;
  4034. prefetch(tnapi->hw_status);
  4035. if (tnapi->rx_rcb)
  4036. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4037. /*
  4038. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4039. * chip-internal interrupt pending events.
  4040. * Writing non-zero to intr-mbox-0 additional tells the
  4041. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4042. * event coalescing.
  4043. */
  4044. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4045. if (likely(!tg3_irq_sync(tp)))
  4046. napi_schedule(&tnapi->napi);
  4047. return IRQ_RETVAL(1);
  4048. }
  4049. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4050. {
  4051. struct tg3_napi *tnapi = dev_id;
  4052. struct tg3 *tp = tnapi->tp;
  4053. struct tg3_hw_status *sblk = tnapi->hw_status;
  4054. unsigned int handled = 1;
  4055. /* In INTx mode, it is possible for the interrupt to arrive at
  4056. * the CPU before the status block posted prior to the interrupt.
  4057. * Reading the PCI State register will confirm whether the
  4058. * interrupt is ours and will flush the status block.
  4059. */
  4060. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4061. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4062. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4063. handled = 0;
  4064. goto out;
  4065. }
  4066. }
  4067. /*
  4068. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4069. * chip-internal interrupt pending events.
  4070. * Writing non-zero to intr-mbox-0 additional tells the
  4071. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4072. * event coalescing.
  4073. *
  4074. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4075. * spurious interrupts. The flush impacts performance but
  4076. * excessive spurious interrupts can be worse in some cases.
  4077. */
  4078. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4079. if (tg3_irq_sync(tp))
  4080. goto out;
  4081. sblk->status &= ~SD_STATUS_UPDATED;
  4082. if (likely(tg3_has_work(tnapi))) {
  4083. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4084. napi_schedule(&tnapi->napi);
  4085. } else {
  4086. /* No work, shared interrupt perhaps? re-enable
  4087. * interrupts, and flush that PCI write
  4088. */
  4089. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4090. 0x00000000);
  4091. }
  4092. out:
  4093. return IRQ_RETVAL(handled);
  4094. }
  4095. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4096. {
  4097. struct tg3_napi *tnapi = dev_id;
  4098. struct tg3 *tp = tnapi->tp;
  4099. struct tg3_hw_status *sblk = tnapi->hw_status;
  4100. unsigned int handled = 1;
  4101. /* In INTx mode, it is possible for the interrupt to arrive at
  4102. * the CPU before the status block posted prior to the interrupt.
  4103. * Reading the PCI State register will confirm whether the
  4104. * interrupt is ours and will flush the status block.
  4105. */
  4106. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4107. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4108. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4109. handled = 0;
  4110. goto out;
  4111. }
  4112. }
  4113. /*
  4114. * writing any value to intr-mbox-0 clears PCI INTA# and
  4115. * chip-internal interrupt pending events.
  4116. * writing non-zero to intr-mbox-0 additional tells the
  4117. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4118. * event coalescing.
  4119. *
  4120. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4121. * spurious interrupts. The flush impacts performance but
  4122. * excessive spurious interrupts can be worse in some cases.
  4123. */
  4124. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4125. /*
  4126. * In a shared interrupt configuration, sometimes other devices'
  4127. * interrupts will scream. We record the current status tag here
  4128. * so that the above check can report that the screaming interrupts
  4129. * are unhandled. Eventually they will be silenced.
  4130. */
  4131. tnapi->last_irq_tag = sblk->status_tag;
  4132. if (tg3_irq_sync(tp))
  4133. goto out;
  4134. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4135. napi_schedule(&tnapi->napi);
  4136. out:
  4137. return IRQ_RETVAL(handled);
  4138. }
  4139. /* ISR for interrupt test */
  4140. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4141. {
  4142. struct tg3_napi *tnapi = dev_id;
  4143. struct tg3 *tp = tnapi->tp;
  4144. struct tg3_hw_status *sblk = tnapi->hw_status;
  4145. if ((sblk->status & SD_STATUS_UPDATED) ||
  4146. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4147. tg3_disable_ints(tp);
  4148. return IRQ_RETVAL(1);
  4149. }
  4150. return IRQ_RETVAL(0);
  4151. }
  4152. static int tg3_init_hw(struct tg3 *, int);
  4153. static int tg3_halt(struct tg3 *, int, int);
  4154. /* Restart hardware after configuration changes, self-test, etc.
  4155. * Invoked with tp->lock held.
  4156. */
  4157. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4158. __releases(tp->lock)
  4159. __acquires(tp->lock)
  4160. {
  4161. int err;
  4162. err = tg3_init_hw(tp, reset_phy);
  4163. if (err) {
  4164. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4165. "aborting.\n", tp->dev->name);
  4166. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4167. tg3_full_unlock(tp);
  4168. del_timer_sync(&tp->timer);
  4169. tp->irq_sync = 0;
  4170. tg3_napi_enable(tp);
  4171. dev_close(tp->dev);
  4172. tg3_full_lock(tp, 0);
  4173. }
  4174. return err;
  4175. }
  4176. #ifdef CONFIG_NET_POLL_CONTROLLER
  4177. static void tg3_poll_controller(struct net_device *dev)
  4178. {
  4179. int i;
  4180. struct tg3 *tp = netdev_priv(dev);
  4181. for (i = 0; i < tp->irq_cnt; i++)
  4182. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4183. }
  4184. #endif
  4185. static void tg3_reset_task(struct work_struct *work)
  4186. {
  4187. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4188. int err;
  4189. unsigned int restart_timer;
  4190. tg3_full_lock(tp, 0);
  4191. if (!netif_running(tp->dev)) {
  4192. tg3_full_unlock(tp);
  4193. return;
  4194. }
  4195. tg3_full_unlock(tp);
  4196. tg3_phy_stop(tp);
  4197. tg3_netif_stop(tp);
  4198. tg3_full_lock(tp, 1);
  4199. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4200. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4201. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4202. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4203. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4204. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4205. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4206. }
  4207. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4208. err = tg3_init_hw(tp, 1);
  4209. if (err)
  4210. goto out;
  4211. tg3_netif_start(tp);
  4212. if (restart_timer)
  4213. mod_timer(&tp->timer, jiffies + 1);
  4214. out:
  4215. tg3_full_unlock(tp);
  4216. if (!err)
  4217. tg3_phy_start(tp);
  4218. }
  4219. static void tg3_dump_short_state(struct tg3 *tp)
  4220. {
  4221. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4222. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4223. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4224. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4225. }
  4226. static void tg3_tx_timeout(struct net_device *dev)
  4227. {
  4228. struct tg3 *tp = netdev_priv(dev);
  4229. if (netif_msg_tx_err(tp)) {
  4230. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4231. dev->name);
  4232. tg3_dump_short_state(tp);
  4233. }
  4234. schedule_work(&tp->reset_task);
  4235. }
  4236. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4237. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4238. {
  4239. u32 base = (u32) mapping & 0xffffffff;
  4240. return ((base > 0xffffdcc0) &&
  4241. (base + len + 8 < base));
  4242. }
  4243. /* Test for DMA addresses > 40-bit */
  4244. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4245. int len)
  4246. {
  4247. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4248. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4249. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4250. return 0;
  4251. #else
  4252. return 0;
  4253. #endif
  4254. }
  4255. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4256. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4257. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4258. u32 last_plus_one, u32 *start,
  4259. u32 base_flags, u32 mss)
  4260. {
  4261. struct tg3_napi *tnapi = &tp->napi[0];
  4262. struct sk_buff *new_skb;
  4263. dma_addr_t new_addr = 0;
  4264. u32 entry = *start;
  4265. int i, ret = 0;
  4266. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4267. new_skb = skb_copy(skb, GFP_ATOMIC);
  4268. else {
  4269. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4270. new_skb = skb_copy_expand(skb,
  4271. skb_headroom(skb) + more_headroom,
  4272. skb_tailroom(skb), GFP_ATOMIC);
  4273. }
  4274. if (!new_skb) {
  4275. ret = -1;
  4276. } else {
  4277. /* New SKB is guaranteed to be linear. */
  4278. entry = *start;
  4279. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4280. new_addr = skb_shinfo(new_skb)->dma_head;
  4281. /* Make sure new skb does not cross any 4G boundaries.
  4282. * Drop the packet if it does.
  4283. */
  4284. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4285. if (!ret)
  4286. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4287. DMA_TO_DEVICE);
  4288. ret = -1;
  4289. dev_kfree_skb(new_skb);
  4290. new_skb = NULL;
  4291. } else {
  4292. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4293. base_flags, 1 | (mss << 1));
  4294. *start = NEXT_TX(entry);
  4295. }
  4296. }
  4297. /* Now clean up the sw ring entries. */
  4298. i = 0;
  4299. while (entry != last_plus_one) {
  4300. if (i == 0)
  4301. tnapi->tx_buffers[entry].skb = new_skb;
  4302. else
  4303. tnapi->tx_buffers[entry].skb = NULL;
  4304. entry = NEXT_TX(entry);
  4305. i++;
  4306. }
  4307. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4308. dev_kfree_skb(skb);
  4309. return ret;
  4310. }
  4311. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4312. dma_addr_t mapping, int len, u32 flags,
  4313. u32 mss_and_is_end)
  4314. {
  4315. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4316. int is_end = (mss_and_is_end & 0x1);
  4317. u32 mss = (mss_and_is_end >> 1);
  4318. u32 vlan_tag = 0;
  4319. if (is_end)
  4320. flags |= TXD_FLAG_END;
  4321. if (flags & TXD_FLAG_VLAN) {
  4322. vlan_tag = flags >> 16;
  4323. flags &= 0xffff;
  4324. }
  4325. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4326. txd->addr_hi = ((u64) mapping >> 32);
  4327. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4328. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4329. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4330. }
  4331. /* hard_start_xmit for devices that don't have any bugs and
  4332. * support TG3_FLG2_HW_TSO_2 only.
  4333. */
  4334. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4335. struct net_device *dev)
  4336. {
  4337. struct tg3 *tp = netdev_priv(dev);
  4338. u32 len, entry, base_flags, mss;
  4339. struct skb_shared_info *sp;
  4340. dma_addr_t mapping;
  4341. struct tg3_napi *tnapi;
  4342. struct netdev_queue *txq;
  4343. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4344. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4345. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4346. tnapi++;
  4347. /* We are running in BH disabled context with netif_tx_lock
  4348. * and TX reclaim runs via tp->napi.poll inside of a software
  4349. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4350. * no IRQ context deadlocks to worry about either. Rejoice!
  4351. */
  4352. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4353. if (!netif_tx_queue_stopped(txq)) {
  4354. netif_tx_stop_queue(txq);
  4355. /* This is a hard error, log it. */
  4356. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4357. "queue awake!\n", dev->name);
  4358. }
  4359. return NETDEV_TX_BUSY;
  4360. }
  4361. entry = tnapi->tx_prod;
  4362. base_flags = 0;
  4363. mss = 0;
  4364. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4365. int tcp_opt_len, ip_tcp_len;
  4366. if (skb_header_cloned(skb) &&
  4367. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4368. dev_kfree_skb(skb);
  4369. goto out_unlock;
  4370. }
  4371. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4372. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4373. else {
  4374. struct iphdr *iph = ip_hdr(skb);
  4375. tcp_opt_len = tcp_optlen(skb);
  4376. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4377. iph->check = 0;
  4378. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4379. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4380. }
  4381. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4382. TXD_FLAG_CPU_POST_DMA);
  4383. tcp_hdr(skb)->check = 0;
  4384. }
  4385. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4386. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4387. #if TG3_VLAN_TAG_USED
  4388. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4389. base_flags |= (TXD_FLAG_VLAN |
  4390. (vlan_tx_tag_get(skb) << 16));
  4391. #endif
  4392. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4393. dev_kfree_skb(skb);
  4394. goto out_unlock;
  4395. }
  4396. sp = skb_shinfo(skb);
  4397. mapping = sp->dma_head;
  4398. tnapi->tx_buffers[entry].skb = skb;
  4399. len = skb_headlen(skb);
  4400. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4401. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4402. entry = NEXT_TX(entry);
  4403. /* Now loop through additional data fragments, and queue them. */
  4404. if (skb_shinfo(skb)->nr_frags > 0) {
  4405. unsigned int i, last;
  4406. last = skb_shinfo(skb)->nr_frags - 1;
  4407. for (i = 0; i <= last; i++) {
  4408. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4409. len = frag->size;
  4410. mapping = sp->dma_maps[i];
  4411. tnapi->tx_buffers[entry].skb = NULL;
  4412. tg3_set_txd(tnapi, entry, mapping, len,
  4413. base_flags, (i == last) | (mss << 1));
  4414. entry = NEXT_TX(entry);
  4415. }
  4416. }
  4417. /* Packets are ready, update Tx producer idx local and on card. */
  4418. tw32_tx_mbox(tnapi->prodmbox, entry);
  4419. tnapi->tx_prod = entry;
  4420. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4421. netif_tx_stop_queue(txq);
  4422. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4423. netif_tx_wake_queue(txq);
  4424. }
  4425. out_unlock:
  4426. mmiowb();
  4427. return NETDEV_TX_OK;
  4428. }
  4429. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4430. struct net_device *);
  4431. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4432. * TSO header is greater than 80 bytes.
  4433. */
  4434. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4435. {
  4436. struct sk_buff *segs, *nskb;
  4437. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4438. /* Estimate the number of fragments in the worst case */
  4439. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4440. netif_stop_queue(tp->dev);
  4441. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4442. return NETDEV_TX_BUSY;
  4443. netif_wake_queue(tp->dev);
  4444. }
  4445. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4446. if (IS_ERR(segs))
  4447. goto tg3_tso_bug_end;
  4448. do {
  4449. nskb = segs;
  4450. segs = segs->next;
  4451. nskb->next = NULL;
  4452. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4453. } while (segs);
  4454. tg3_tso_bug_end:
  4455. dev_kfree_skb(skb);
  4456. return NETDEV_TX_OK;
  4457. }
  4458. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4459. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4460. */
  4461. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4462. struct net_device *dev)
  4463. {
  4464. struct tg3 *tp = netdev_priv(dev);
  4465. u32 len, entry, base_flags, mss;
  4466. struct skb_shared_info *sp;
  4467. int would_hit_hwbug;
  4468. dma_addr_t mapping;
  4469. struct tg3_napi *tnapi = &tp->napi[0];
  4470. len = skb_headlen(skb);
  4471. /* We are running in BH disabled context with netif_tx_lock
  4472. * and TX reclaim runs via tp->napi.poll inside of a software
  4473. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4474. * no IRQ context deadlocks to worry about either. Rejoice!
  4475. */
  4476. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4477. if (!netif_queue_stopped(dev)) {
  4478. netif_stop_queue(dev);
  4479. /* This is a hard error, log it. */
  4480. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4481. "queue awake!\n", dev->name);
  4482. }
  4483. return NETDEV_TX_BUSY;
  4484. }
  4485. entry = tnapi->tx_prod;
  4486. base_flags = 0;
  4487. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4488. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4489. mss = 0;
  4490. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4491. struct iphdr *iph;
  4492. int tcp_opt_len, ip_tcp_len, hdr_len;
  4493. if (skb_header_cloned(skb) &&
  4494. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4495. dev_kfree_skb(skb);
  4496. goto out_unlock;
  4497. }
  4498. tcp_opt_len = tcp_optlen(skb);
  4499. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4500. hdr_len = ip_tcp_len + tcp_opt_len;
  4501. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4502. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4503. return (tg3_tso_bug(tp, skb));
  4504. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4505. TXD_FLAG_CPU_POST_DMA);
  4506. iph = ip_hdr(skb);
  4507. iph->check = 0;
  4508. iph->tot_len = htons(mss + hdr_len);
  4509. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4510. tcp_hdr(skb)->check = 0;
  4511. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4512. } else
  4513. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4514. iph->daddr, 0,
  4515. IPPROTO_TCP,
  4516. 0);
  4517. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4518. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4519. if (tcp_opt_len || iph->ihl > 5) {
  4520. int tsflags;
  4521. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4522. mss |= (tsflags << 11);
  4523. }
  4524. } else {
  4525. if (tcp_opt_len || iph->ihl > 5) {
  4526. int tsflags;
  4527. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4528. base_flags |= tsflags << 12;
  4529. }
  4530. }
  4531. }
  4532. #if TG3_VLAN_TAG_USED
  4533. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4534. base_flags |= (TXD_FLAG_VLAN |
  4535. (vlan_tx_tag_get(skb) << 16));
  4536. #endif
  4537. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4538. dev_kfree_skb(skb);
  4539. goto out_unlock;
  4540. }
  4541. sp = skb_shinfo(skb);
  4542. mapping = sp->dma_head;
  4543. tnapi->tx_buffers[entry].skb = skb;
  4544. would_hit_hwbug = 0;
  4545. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4546. would_hit_hwbug = 1;
  4547. else if (tg3_4g_overflow_test(mapping, len))
  4548. would_hit_hwbug = 1;
  4549. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4550. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4551. entry = NEXT_TX(entry);
  4552. /* Now loop through additional data fragments, and queue them. */
  4553. if (skb_shinfo(skb)->nr_frags > 0) {
  4554. unsigned int i, last;
  4555. last = skb_shinfo(skb)->nr_frags - 1;
  4556. for (i = 0; i <= last; i++) {
  4557. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4558. len = frag->size;
  4559. mapping = sp->dma_maps[i];
  4560. tnapi->tx_buffers[entry].skb = NULL;
  4561. if (tg3_4g_overflow_test(mapping, len))
  4562. would_hit_hwbug = 1;
  4563. if (tg3_40bit_overflow_test(tp, mapping, len))
  4564. would_hit_hwbug = 1;
  4565. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4566. tg3_set_txd(tnapi, entry, mapping, len,
  4567. base_flags, (i == last)|(mss << 1));
  4568. else
  4569. tg3_set_txd(tnapi, entry, mapping, len,
  4570. base_flags, (i == last));
  4571. entry = NEXT_TX(entry);
  4572. }
  4573. }
  4574. if (would_hit_hwbug) {
  4575. u32 last_plus_one = entry;
  4576. u32 start;
  4577. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4578. start &= (TG3_TX_RING_SIZE - 1);
  4579. /* If the workaround fails due to memory/mapping
  4580. * failure, silently drop this packet.
  4581. */
  4582. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4583. &start, base_flags, mss))
  4584. goto out_unlock;
  4585. entry = start;
  4586. }
  4587. /* Packets are ready, update Tx producer idx local and on card. */
  4588. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4589. tnapi->tx_prod = entry;
  4590. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4591. netif_stop_queue(dev);
  4592. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4593. netif_wake_queue(tp->dev);
  4594. }
  4595. out_unlock:
  4596. mmiowb();
  4597. return NETDEV_TX_OK;
  4598. }
  4599. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4600. int new_mtu)
  4601. {
  4602. dev->mtu = new_mtu;
  4603. if (new_mtu > ETH_DATA_LEN) {
  4604. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4605. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4606. ethtool_op_set_tso(dev, 0);
  4607. }
  4608. else
  4609. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4610. } else {
  4611. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4612. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4613. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4614. }
  4615. }
  4616. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4617. {
  4618. struct tg3 *tp = netdev_priv(dev);
  4619. int err;
  4620. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4621. return -EINVAL;
  4622. if (!netif_running(dev)) {
  4623. /* We'll just catch it later when the
  4624. * device is up'd.
  4625. */
  4626. tg3_set_mtu(dev, tp, new_mtu);
  4627. return 0;
  4628. }
  4629. tg3_phy_stop(tp);
  4630. tg3_netif_stop(tp);
  4631. tg3_full_lock(tp, 1);
  4632. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4633. tg3_set_mtu(dev, tp, new_mtu);
  4634. err = tg3_restart_hw(tp, 0);
  4635. if (!err)
  4636. tg3_netif_start(tp);
  4637. tg3_full_unlock(tp);
  4638. if (!err)
  4639. tg3_phy_start(tp);
  4640. return err;
  4641. }
  4642. static void tg3_rx_prodring_free(struct tg3 *tp,
  4643. struct tg3_rx_prodring_set *tpr)
  4644. {
  4645. int i;
  4646. struct ring_info *rxp;
  4647. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4648. rxp = &tpr->rx_std_buffers[i];
  4649. if (rxp->skb == NULL)
  4650. continue;
  4651. pci_unmap_single(tp->pdev,
  4652. pci_unmap_addr(rxp, mapping),
  4653. tp->rx_pkt_map_sz,
  4654. PCI_DMA_FROMDEVICE);
  4655. dev_kfree_skb_any(rxp->skb);
  4656. rxp->skb = NULL;
  4657. }
  4658. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4659. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4660. rxp = &tpr->rx_jmb_buffers[i];
  4661. if (rxp->skb == NULL)
  4662. continue;
  4663. pci_unmap_single(tp->pdev,
  4664. pci_unmap_addr(rxp, mapping),
  4665. TG3_RX_JMB_MAP_SZ,
  4666. PCI_DMA_FROMDEVICE);
  4667. dev_kfree_skb_any(rxp->skb);
  4668. rxp->skb = NULL;
  4669. }
  4670. }
  4671. }
  4672. /* Initialize tx/rx rings for packet processing.
  4673. *
  4674. * The chip has been shut down and the driver detached from
  4675. * the networking, so no interrupts or new tx packets will
  4676. * end up in the driver. tp->{tx,}lock are held and thus
  4677. * we may not sleep.
  4678. */
  4679. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4680. struct tg3_rx_prodring_set *tpr)
  4681. {
  4682. u32 i, rx_pkt_dma_sz;
  4683. struct tg3_napi *tnapi = &tp->napi[0];
  4684. /* Zero out all descriptors. */
  4685. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4686. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4687. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4688. tp->dev->mtu > ETH_DATA_LEN)
  4689. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4690. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4691. /* Initialize invariants of the rings, we only set this
  4692. * stuff once. This works because the card does not
  4693. * write into the rx buffer posting rings.
  4694. */
  4695. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4696. struct tg3_rx_buffer_desc *rxd;
  4697. rxd = &tpr->rx_std[i];
  4698. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4699. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4700. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4701. (i << RXD_OPAQUE_INDEX_SHIFT));
  4702. }
  4703. /* Now allocate fresh SKBs for each rx ring. */
  4704. for (i = 0; i < tp->rx_pending; i++) {
  4705. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4706. printk(KERN_WARNING PFX
  4707. "%s: Using a smaller RX standard ring, "
  4708. "only %d out of %d buffers were allocated "
  4709. "successfully.\n",
  4710. tp->dev->name, i, tp->rx_pending);
  4711. if (i == 0)
  4712. goto initfail;
  4713. tp->rx_pending = i;
  4714. break;
  4715. }
  4716. }
  4717. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4718. goto done;
  4719. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4720. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4721. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4722. struct tg3_rx_buffer_desc *rxd;
  4723. rxd = &tpr->rx_jmb[i].std;
  4724. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4725. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4726. RXD_FLAG_JUMBO;
  4727. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4728. (i << RXD_OPAQUE_INDEX_SHIFT));
  4729. }
  4730. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4731. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4732. -1, i) < 0) {
  4733. printk(KERN_WARNING PFX
  4734. "%s: Using a smaller RX jumbo ring, "
  4735. "only %d out of %d buffers were "
  4736. "allocated successfully.\n",
  4737. tp->dev->name, i, tp->rx_jumbo_pending);
  4738. if (i == 0)
  4739. goto initfail;
  4740. tp->rx_jumbo_pending = i;
  4741. break;
  4742. }
  4743. }
  4744. }
  4745. done:
  4746. return 0;
  4747. initfail:
  4748. tg3_rx_prodring_free(tp, tpr);
  4749. return -ENOMEM;
  4750. }
  4751. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4752. struct tg3_rx_prodring_set *tpr)
  4753. {
  4754. kfree(tpr->rx_std_buffers);
  4755. tpr->rx_std_buffers = NULL;
  4756. kfree(tpr->rx_jmb_buffers);
  4757. tpr->rx_jmb_buffers = NULL;
  4758. if (tpr->rx_std) {
  4759. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4760. tpr->rx_std, tpr->rx_std_mapping);
  4761. tpr->rx_std = NULL;
  4762. }
  4763. if (tpr->rx_jmb) {
  4764. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4765. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4766. tpr->rx_jmb = NULL;
  4767. }
  4768. }
  4769. static int tg3_rx_prodring_init(struct tg3 *tp,
  4770. struct tg3_rx_prodring_set *tpr)
  4771. {
  4772. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4773. TG3_RX_RING_SIZE, GFP_KERNEL);
  4774. if (!tpr->rx_std_buffers)
  4775. return -ENOMEM;
  4776. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4777. &tpr->rx_std_mapping);
  4778. if (!tpr->rx_std)
  4779. goto err_out;
  4780. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4781. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4782. TG3_RX_JUMBO_RING_SIZE,
  4783. GFP_KERNEL);
  4784. if (!tpr->rx_jmb_buffers)
  4785. goto err_out;
  4786. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4787. TG3_RX_JUMBO_RING_BYTES,
  4788. &tpr->rx_jmb_mapping);
  4789. if (!tpr->rx_jmb)
  4790. goto err_out;
  4791. }
  4792. return 0;
  4793. err_out:
  4794. tg3_rx_prodring_fini(tp, tpr);
  4795. return -ENOMEM;
  4796. }
  4797. /* Free up pending packets in all rx/tx rings.
  4798. *
  4799. * The chip has been shut down and the driver detached from
  4800. * the networking, so no interrupts or new tx packets will
  4801. * end up in the driver. tp->{tx,}lock is not held and we are not
  4802. * in an interrupt context and thus may sleep.
  4803. */
  4804. static void tg3_free_rings(struct tg3 *tp)
  4805. {
  4806. int i, j;
  4807. for (j = 0; j < tp->irq_cnt; j++) {
  4808. struct tg3_napi *tnapi = &tp->napi[j];
  4809. if (!tnapi->tx_buffers)
  4810. continue;
  4811. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4812. struct tx_ring_info *txp;
  4813. struct sk_buff *skb;
  4814. txp = &tnapi->tx_buffers[i];
  4815. skb = txp->skb;
  4816. if (skb == NULL) {
  4817. i++;
  4818. continue;
  4819. }
  4820. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4821. txp->skb = NULL;
  4822. i += skb_shinfo(skb)->nr_frags + 1;
  4823. dev_kfree_skb_any(skb);
  4824. }
  4825. }
  4826. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4827. }
  4828. /* Initialize tx/rx rings for packet processing.
  4829. *
  4830. * The chip has been shut down and the driver detached from
  4831. * the networking, so no interrupts or new tx packets will
  4832. * end up in the driver. tp->{tx,}lock are held and thus
  4833. * we may not sleep.
  4834. */
  4835. static int tg3_init_rings(struct tg3 *tp)
  4836. {
  4837. int i;
  4838. /* Free up all the SKBs. */
  4839. tg3_free_rings(tp);
  4840. for (i = 0; i < tp->irq_cnt; i++) {
  4841. struct tg3_napi *tnapi = &tp->napi[i];
  4842. tnapi->last_tag = 0;
  4843. tnapi->last_irq_tag = 0;
  4844. tnapi->hw_status->status = 0;
  4845. tnapi->hw_status->status_tag = 0;
  4846. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4847. tnapi->tx_prod = 0;
  4848. tnapi->tx_cons = 0;
  4849. if (tnapi->tx_ring)
  4850. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4851. tnapi->rx_rcb_ptr = 0;
  4852. if (tnapi->rx_rcb)
  4853. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4854. }
  4855. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4856. }
  4857. /*
  4858. * Must not be invoked with interrupt sources disabled and
  4859. * the hardware shutdown down.
  4860. */
  4861. static void tg3_free_consistent(struct tg3 *tp)
  4862. {
  4863. int i;
  4864. for (i = 0; i < tp->irq_cnt; i++) {
  4865. struct tg3_napi *tnapi = &tp->napi[i];
  4866. if (tnapi->tx_ring) {
  4867. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4868. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4869. tnapi->tx_ring = NULL;
  4870. }
  4871. kfree(tnapi->tx_buffers);
  4872. tnapi->tx_buffers = NULL;
  4873. if (tnapi->rx_rcb) {
  4874. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4875. tnapi->rx_rcb,
  4876. tnapi->rx_rcb_mapping);
  4877. tnapi->rx_rcb = NULL;
  4878. }
  4879. if (tnapi->hw_status) {
  4880. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4881. tnapi->hw_status,
  4882. tnapi->status_mapping);
  4883. tnapi->hw_status = NULL;
  4884. }
  4885. }
  4886. if (tp->hw_stats) {
  4887. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4888. tp->hw_stats, tp->stats_mapping);
  4889. tp->hw_stats = NULL;
  4890. }
  4891. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4892. }
  4893. /*
  4894. * Must not be invoked with interrupt sources disabled and
  4895. * the hardware shutdown down. Can sleep.
  4896. */
  4897. static int tg3_alloc_consistent(struct tg3 *tp)
  4898. {
  4899. int i;
  4900. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4901. return -ENOMEM;
  4902. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4903. sizeof(struct tg3_hw_stats),
  4904. &tp->stats_mapping);
  4905. if (!tp->hw_stats)
  4906. goto err_out;
  4907. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4908. for (i = 0; i < tp->irq_cnt; i++) {
  4909. struct tg3_napi *tnapi = &tp->napi[i];
  4910. struct tg3_hw_status *sblk;
  4911. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4912. TG3_HW_STATUS_SIZE,
  4913. &tnapi->status_mapping);
  4914. if (!tnapi->hw_status)
  4915. goto err_out;
  4916. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4917. sblk = tnapi->hw_status;
  4918. /*
  4919. * When RSS is enabled, the status block format changes
  4920. * slightly. The "rx_jumbo_consumer", "reserved",
  4921. * and "rx_mini_consumer" members get mapped to the
  4922. * other three rx return ring producer indexes.
  4923. */
  4924. switch (i) {
  4925. default:
  4926. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  4927. break;
  4928. case 2:
  4929. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  4930. break;
  4931. case 3:
  4932. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  4933. break;
  4934. case 4:
  4935. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  4936. break;
  4937. }
  4938. /*
  4939. * If multivector RSS is enabled, vector 0 does not handle
  4940. * rx or tx interrupts. Don't allocate any resources for it.
  4941. */
  4942. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  4943. continue;
  4944. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4945. TG3_RX_RCB_RING_BYTES(tp),
  4946. &tnapi->rx_rcb_mapping);
  4947. if (!tnapi->rx_rcb)
  4948. goto err_out;
  4949. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4950. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4951. TG3_TX_RING_SIZE, GFP_KERNEL);
  4952. if (!tnapi->tx_buffers)
  4953. goto err_out;
  4954. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  4955. TG3_TX_RING_BYTES,
  4956. &tnapi->tx_desc_mapping);
  4957. if (!tnapi->tx_ring)
  4958. goto err_out;
  4959. }
  4960. return 0;
  4961. err_out:
  4962. tg3_free_consistent(tp);
  4963. return -ENOMEM;
  4964. }
  4965. #define MAX_WAIT_CNT 1000
  4966. /* To stop a block, clear the enable bit and poll till it
  4967. * clears. tp->lock is held.
  4968. */
  4969. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4970. {
  4971. unsigned int i;
  4972. u32 val;
  4973. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4974. switch (ofs) {
  4975. case RCVLSC_MODE:
  4976. case DMAC_MODE:
  4977. case MBFREE_MODE:
  4978. case BUFMGR_MODE:
  4979. case MEMARB_MODE:
  4980. /* We can't enable/disable these bits of the
  4981. * 5705/5750, just say success.
  4982. */
  4983. return 0;
  4984. default:
  4985. break;
  4986. }
  4987. }
  4988. val = tr32(ofs);
  4989. val &= ~enable_bit;
  4990. tw32_f(ofs, val);
  4991. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4992. udelay(100);
  4993. val = tr32(ofs);
  4994. if ((val & enable_bit) == 0)
  4995. break;
  4996. }
  4997. if (i == MAX_WAIT_CNT && !silent) {
  4998. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4999. "ofs=%lx enable_bit=%x\n",
  5000. ofs, enable_bit);
  5001. return -ENODEV;
  5002. }
  5003. return 0;
  5004. }
  5005. /* tp->lock is held. */
  5006. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5007. {
  5008. int i, err;
  5009. tg3_disable_ints(tp);
  5010. tp->rx_mode &= ~RX_MODE_ENABLE;
  5011. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5012. udelay(10);
  5013. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5014. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5015. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5016. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5017. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5018. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5019. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5020. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5021. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5022. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5023. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5024. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5025. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5026. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5027. tw32_f(MAC_MODE, tp->mac_mode);
  5028. udelay(40);
  5029. tp->tx_mode &= ~TX_MODE_ENABLE;
  5030. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5031. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5032. udelay(100);
  5033. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5034. break;
  5035. }
  5036. if (i >= MAX_WAIT_CNT) {
  5037. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5038. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5039. tp->dev->name, tr32(MAC_TX_MODE));
  5040. err |= -ENODEV;
  5041. }
  5042. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5043. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5044. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5045. tw32(FTQ_RESET, 0xffffffff);
  5046. tw32(FTQ_RESET, 0x00000000);
  5047. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5048. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5049. for (i = 0; i < tp->irq_cnt; i++) {
  5050. struct tg3_napi *tnapi = &tp->napi[i];
  5051. if (tnapi->hw_status)
  5052. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5053. }
  5054. if (tp->hw_stats)
  5055. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5056. return err;
  5057. }
  5058. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5059. {
  5060. int i;
  5061. u32 apedata;
  5062. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5063. if (apedata != APE_SEG_SIG_MAGIC)
  5064. return;
  5065. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5066. if (!(apedata & APE_FW_STATUS_READY))
  5067. return;
  5068. /* Wait for up to 1 millisecond for APE to service previous event. */
  5069. for (i = 0; i < 10; i++) {
  5070. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5071. return;
  5072. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5073. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5074. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5075. event | APE_EVENT_STATUS_EVENT_PENDING);
  5076. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5077. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5078. break;
  5079. udelay(100);
  5080. }
  5081. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5082. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5083. }
  5084. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5085. {
  5086. u32 event;
  5087. u32 apedata;
  5088. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5089. return;
  5090. switch (kind) {
  5091. case RESET_KIND_INIT:
  5092. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5093. APE_HOST_SEG_SIG_MAGIC);
  5094. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5095. APE_HOST_SEG_LEN_MAGIC);
  5096. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5097. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5098. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5099. APE_HOST_DRIVER_ID_MAGIC);
  5100. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5101. APE_HOST_BEHAV_NO_PHYLOCK);
  5102. event = APE_EVENT_STATUS_STATE_START;
  5103. break;
  5104. case RESET_KIND_SHUTDOWN:
  5105. /* With the interface we are currently using,
  5106. * APE does not track driver state. Wiping
  5107. * out the HOST SEGMENT SIGNATURE forces
  5108. * the APE to assume OS absent status.
  5109. */
  5110. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5111. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5112. break;
  5113. case RESET_KIND_SUSPEND:
  5114. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5115. break;
  5116. default:
  5117. return;
  5118. }
  5119. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5120. tg3_ape_send_event(tp, event);
  5121. }
  5122. /* tp->lock is held. */
  5123. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5124. {
  5125. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5126. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5127. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5128. switch (kind) {
  5129. case RESET_KIND_INIT:
  5130. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5131. DRV_STATE_START);
  5132. break;
  5133. case RESET_KIND_SHUTDOWN:
  5134. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5135. DRV_STATE_UNLOAD);
  5136. break;
  5137. case RESET_KIND_SUSPEND:
  5138. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5139. DRV_STATE_SUSPEND);
  5140. break;
  5141. default:
  5142. break;
  5143. }
  5144. }
  5145. if (kind == RESET_KIND_INIT ||
  5146. kind == RESET_KIND_SUSPEND)
  5147. tg3_ape_driver_state_change(tp, kind);
  5148. }
  5149. /* tp->lock is held. */
  5150. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5151. {
  5152. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5153. switch (kind) {
  5154. case RESET_KIND_INIT:
  5155. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5156. DRV_STATE_START_DONE);
  5157. break;
  5158. case RESET_KIND_SHUTDOWN:
  5159. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5160. DRV_STATE_UNLOAD_DONE);
  5161. break;
  5162. default:
  5163. break;
  5164. }
  5165. }
  5166. if (kind == RESET_KIND_SHUTDOWN)
  5167. tg3_ape_driver_state_change(tp, kind);
  5168. }
  5169. /* tp->lock is held. */
  5170. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5171. {
  5172. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5173. switch (kind) {
  5174. case RESET_KIND_INIT:
  5175. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5176. DRV_STATE_START);
  5177. break;
  5178. case RESET_KIND_SHUTDOWN:
  5179. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5180. DRV_STATE_UNLOAD);
  5181. break;
  5182. case RESET_KIND_SUSPEND:
  5183. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5184. DRV_STATE_SUSPEND);
  5185. break;
  5186. default:
  5187. break;
  5188. }
  5189. }
  5190. }
  5191. static int tg3_poll_fw(struct tg3 *tp)
  5192. {
  5193. int i;
  5194. u32 val;
  5195. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5196. /* Wait up to 20ms for init done. */
  5197. for (i = 0; i < 200; i++) {
  5198. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5199. return 0;
  5200. udelay(100);
  5201. }
  5202. return -ENODEV;
  5203. }
  5204. /* Wait for firmware initialization to complete. */
  5205. for (i = 0; i < 100000; i++) {
  5206. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5207. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5208. break;
  5209. udelay(10);
  5210. }
  5211. /* Chip might not be fitted with firmware. Some Sun onboard
  5212. * parts are configured like that. So don't signal the timeout
  5213. * of the above loop as an error, but do report the lack of
  5214. * running firmware once.
  5215. */
  5216. if (i >= 100000 &&
  5217. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5218. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5219. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5220. tp->dev->name);
  5221. }
  5222. return 0;
  5223. }
  5224. /* Save PCI command register before chip reset */
  5225. static void tg3_save_pci_state(struct tg3 *tp)
  5226. {
  5227. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5228. }
  5229. /* Restore PCI state after chip reset */
  5230. static void tg3_restore_pci_state(struct tg3 *tp)
  5231. {
  5232. u32 val;
  5233. /* Re-enable indirect register accesses. */
  5234. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5235. tp->misc_host_ctrl);
  5236. /* Set MAX PCI retry to zero. */
  5237. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5238. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5239. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5240. val |= PCISTATE_RETRY_SAME_DMA;
  5241. /* Allow reads and writes to the APE register and memory space. */
  5242. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5243. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5244. PCISTATE_ALLOW_APE_SHMEM_WR;
  5245. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5246. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5247. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5248. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5249. pcie_set_readrq(tp->pdev, 4096);
  5250. else {
  5251. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5252. tp->pci_cacheline_sz);
  5253. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5254. tp->pci_lat_timer);
  5255. }
  5256. }
  5257. /* Make sure PCI-X relaxed ordering bit is clear. */
  5258. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5259. u16 pcix_cmd;
  5260. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5261. &pcix_cmd);
  5262. pcix_cmd &= ~PCI_X_CMD_ERO;
  5263. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5264. pcix_cmd);
  5265. }
  5266. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5267. /* Chip reset on 5780 will reset MSI enable bit,
  5268. * so need to restore it.
  5269. */
  5270. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5271. u16 ctrl;
  5272. pci_read_config_word(tp->pdev,
  5273. tp->msi_cap + PCI_MSI_FLAGS,
  5274. &ctrl);
  5275. pci_write_config_word(tp->pdev,
  5276. tp->msi_cap + PCI_MSI_FLAGS,
  5277. ctrl | PCI_MSI_FLAGS_ENABLE);
  5278. val = tr32(MSGINT_MODE);
  5279. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5280. }
  5281. }
  5282. }
  5283. static void tg3_stop_fw(struct tg3 *);
  5284. /* tp->lock is held. */
  5285. static int tg3_chip_reset(struct tg3 *tp)
  5286. {
  5287. u32 val;
  5288. void (*write_op)(struct tg3 *, u32, u32);
  5289. int i, err;
  5290. tg3_nvram_lock(tp);
  5291. tg3_mdio_stop(tp);
  5292. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5293. /* No matching tg3_nvram_unlock() after this because
  5294. * chip reset below will undo the nvram lock.
  5295. */
  5296. tp->nvram_lock_cnt = 0;
  5297. /* GRC_MISC_CFG core clock reset will clear the memory
  5298. * enable bit in PCI register 4 and the MSI enable bit
  5299. * on some chips, so we save relevant registers here.
  5300. */
  5301. tg3_save_pci_state(tp);
  5302. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5303. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5304. tw32(GRC_FASTBOOT_PC, 0);
  5305. /*
  5306. * We must avoid the readl() that normally takes place.
  5307. * It locks machines, causes machine checks, and other
  5308. * fun things. So, temporarily disable the 5701
  5309. * hardware workaround, while we do the reset.
  5310. */
  5311. write_op = tp->write32;
  5312. if (write_op == tg3_write_flush_reg32)
  5313. tp->write32 = tg3_write32;
  5314. /* Prevent the irq handler from reading or writing PCI registers
  5315. * during chip reset when the memory enable bit in the PCI command
  5316. * register may be cleared. The chip does not generate interrupt
  5317. * at this time, but the irq handler may still be called due to irq
  5318. * sharing or irqpoll.
  5319. */
  5320. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5321. for (i = 0; i < tp->irq_cnt; i++) {
  5322. struct tg3_napi *tnapi = &tp->napi[i];
  5323. if (tnapi->hw_status) {
  5324. tnapi->hw_status->status = 0;
  5325. tnapi->hw_status->status_tag = 0;
  5326. }
  5327. tnapi->last_tag = 0;
  5328. tnapi->last_irq_tag = 0;
  5329. }
  5330. smp_mb();
  5331. for (i = 0; i < tp->irq_cnt; i++)
  5332. synchronize_irq(tp->napi[i].irq_vec);
  5333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5334. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5335. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5336. }
  5337. /* do the reset */
  5338. val = GRC_MISC_CFG_CORECLK_RESET;
  5339. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5340. if (tr32(0x7e2c) == 0x60) {
  5341. tw32(0x7e2c, 0x20);
  5342. }
  5343. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5344. tw32(GRC_MISC_CFG, (1 << 29));
  5345. val |= (1 << 29);
  5346. }
  5347. }
  5348. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5349. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5350. tw32(GRC_VCPU_EXT_CTRL,
  5351. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5352. }
  5353. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5354. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5355. tw32(GRC_MISC_CFG, val);
  5356. /* restore 5701 hardware bug workaround write method */
  5357. tp->write32 = write_op;
  5358. /* Unfortunately, we have to delay before the PCI read back.
  5359. * Some 575X chips even will not respond to a PCI cfg access
  5360. * when the reset command is given to the chip.
  5361. *
  5362. * How do these hardware designers expect things to work
  5363. * properly if the PCI write is posted for a long period
  5364. * of time? It is always necessary to have some method by
  5365. * which a register read back can occur to push the write
  5366. * out which does the reset.
  5367. *
  5368. * For most tg3 variants the trick below was working.
  5369. * Ho hum...
  5370. */
  5371. udelay(120);
  5372. /* Flush PCI posted writes. The normal MMIO registers
  5373. * are inaccessible at this time so this is the only
  5374. * way to make this reliably (actually, this is no longer
  5375. * the case, see above). I tried to use indirect
  5376. * register read/write but this upset some 5701 variants.
  5377. */
  5378. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5379. udelay(120);
  5380. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5381. u16 val16;
  5382. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5383. int i;
  5384. u32 cfg_val;
  5385. /* Wait for link training to complete. */
  5386. for (i = 0; i < 5000; i++)
  5387. udelay(100);
  5388. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5389. pci_write_config_dword(tp->pdev, 0xc4,
  5390. cfg_val | (1 << 15));
  5391. }
  5392. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5393. pci_read_config_word(tp->pdev,
  5394. tp->pcie_cap + PCI_EXP_DEVCTL,
  5395. &val16);
  5396. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5397. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5398. /*
  5399. * Older PCIe devices only support the 128 byte
  5400. * MPS setting. Enforce the restriction.
  5401. */
  5402. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5403. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5404. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5405. pci_write_config_word(tp->pdev,
  5406. tp->pcie_cap + PCI_EXP_DEVCTL,
  5407. val16);
  5408. pcie_set_readrq(tp->pdev, 4096);
  5409. /* Clear error status */
  5410. pci_write_config_word(tp->pdev,
  5411. tp->pcie_cap + PCI_EXP_DEVSTA,
  5412. PCI_EXP_DEVSTA_CED |
  5413. PCI_EXP_DEVSTA_NFED |
  5414. PCI_EXP_DEVSTA_FED |
  5415. PCI_EXP_DEVSTA_URD);
  5416. }
  5417. tg3_restore_pci_state(tp);
  5418. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5419. val = 0;
  5420. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5421. val = tr32(MEMARB_MODE);
  5422. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5423. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5424. tg3_stop_fw(tp);
  5425. tw32(0x5000, 0x400);
  5426. }
  5427. tw32(GRC_MODE, tp->grc_mode);
  5428. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5429. val = tr32(0xc4);
  5430. tw32(0xc4, val | (1 << 15));
  5431. }
  5432. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5433. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5434. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5435. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5436. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5437. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5438. }
  5439. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5440. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5441. tw32_f(MAC_MODE, tp->mac_mode);
  5442. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5443. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5444. tw32_f(MAC_MODE, tp->mac_mode);
  5445. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5446. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5447. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5448. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5449. tw32_f(MAC_MODE, tp->mac_mode);
  5450. } else
  5451. tw32_f(MAC_MODE, 0);
  5452. udelay(40);
  5453. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5454. err = tg3_poll_fw(tp);
  5455. if (err)
  5456. return err;
  5457. tg3_mdio_start(tp);
  5458. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5459. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5460. val = tr32(0x7c00);
  5461. tw32(0x7c00, val | (1 << 25));
  5462. }
  5463. /* Reprobe ASF enable state. */
  5464. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5465. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5466. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5467. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5468. u32 nic_cfg;
  5469. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5470. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5471. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5472. tp->last_event_jiffies = jiffies;
  5473. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5474. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5475. }
  5476. }
  5477. return 0;
  5478. }
  5479. /* tp->lock is held. */
  5480. static void tg3_stop_fw(struct tg3 *tp)
  5481. {
  5482. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5483. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5484. /* Wait for RX cpu to ACK the previous event. */
  5485. tg3_wait_for_event_ack(tp);
  5486. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5487. tg3_generate_fw_event(tp);
  5488. /* Wait for RX cpu to ACK this event. */
  5489. tg3_wait_for_event_ack(tp);
  5490. }
  5491. }
  5492. /* tp->lock is held. */
  5493. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5494. {
  5495. int err;
  5496. tg3_stop_fw(tp);
  5497. tg3_write_sig_pre_reset(tp, kind);
  5498. tg3_abort_hw(tp, silent);
  5499. err = tg3_chip_reset(tp);
  5500. __tg3_set_mac_addr(tp, 0);
  5501. tg3_write_sig_legacy(tp, kind);
  5502. tg3_write_sig_post_reset(tp, kind);
  5503. if (err)
  5504. return err;
  5505. return 0;
  5506. }
  5507. #define RX_CPU_SCRATCH_BASE 0x30000
  5508. #define RX_CPU_SCRATCH_SIZE 0x04000
  5509. #define TX_CPU_SCRATCH_BASE 0x34000
  5510. #define TX_CPU_SCRATCH_SIZE 0x04000
  5511. /* tp->lock is held. */
  5512. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5513. {
  5514. int i;
  5515. BUG_ON(offset == TX_CPU_BASE &&
  5516. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5518. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5519. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5520. return 0;
  5521. }
  5522. if (offset == RX_CPU_BASE) {
  5523. for (i = 0; i < 10000; i++) {
  5524. tw32(offset + CPU_STATE, 0xffffffff);
  5525. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5526. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5527. break;
  5528. }
  5529. tw32(offset + CPU_STATE, 0xffffffff);
  5530. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5531. udelay(10);
  5532. } else {
  5533. for (i = 0; i < 10000; i++) {
  5534. tw32(offset + CPU_STATE, 0xffffffff);
  5535. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5536. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5537. break;
  5538. }
  5539. }
  5540. if (i >= 10000) {
  5541. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5542. "and %s CPU\n",
  5543. tp->dev->name,
  5544. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5545. return -ENODEV;
  5546. }
  5547. /* Clear firmware's nvram arbitration. */
  5548. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5549. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5550. return 0;
  5551. }
  5552. struct fw_info {
  5553. unsigned int fw_base;
  5554. unsigned int fw_len;
  5555. const __be32 *fw_data;
  5556. };
  5557. /* tp->lock is held. */
  5558. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5559. int cpu_scratch_size, struct fw_info *info)
  5560. {
  5561. int err, lock_err, i;
  5562. void (*write_op)(struct tg3 *, u32, u32);
  5563. if (cpu_base == TX_CPU_BASE &&
  5564. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5565. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5566. "TX cpu firmware on %s which is 5705.\n",
  5567. tp->dev->name);
  5568. return -EINVAL;
  5569. }
  5570. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5571. write_op = tg3_write_mem;
  5572. else
  5573. write_op = tg3_write_indirect_reg32;
  5574. /* It is possible that bootcode is still loading at this point.
  5575. * Get the nvram lock first before halting the cpu.
  5576. */
  5577. lock_err = tg3_nvram_lock(tp);
  5578. err = tg3_halt_cpu(tp, cpu_base);
  5579. if (!lock_err)
  5580. tg3_nvram_unlock(tp);
  5581. if (err)
  5582. goto out;
  5583. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5584. write_op(tp, cpu_scratch_base + i, 0);
  5585. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5586. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5587. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5588. write_op(tp, (cpu_scratch_base +
  5589. (info->fw_base & 0xffff) +
  5590. (i * sizeof(u32))),
  5591. be32_to_cpu(info->fw_data[i]));
  5592. err = 0;
  5593. out:
  5594. return err;
  5595. }
  5596. /* tp->lock is held. */
  5597. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5598. {
  5599. struct fw_info info;
  5600. const __be32 *fw_data;
  5601. int err, i;
  5602. fw_data = (void *)tp->fw->data;
  5603. /* Firmware blob starts with version numbers, followed by
  5604. start address and length. We are setting complete length.
  5605. length = end_address_of_bss - start_address_of_text.
  5606. Remainder is the blob to be loaded contiguously
  5607. from start address. */
  5608. info.fw_base = be32_to_cpu(fw_data[1]);
  5609. info.fw_len = tp->fw->size - 12;
  5610. info.fw_data = &fw_data[3];
  5611. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5612. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5613. &info);
  5614. if (err)
  5615. return err;
  5616. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5617. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5618. &info);
  5619. if (err)
  5620. return err;
  5621. /* Now startup only the RX cpu. */
  5622. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5623. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5624. for (i = 0; i < 5; i++) {
  5625. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5626. break;
  5627. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5628. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5629. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5630. udelay(1000);
  5631. }
  5632. if (i >= 5) {
  5633. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5634. "to set RX CPU PC, is %08x should be %08x\n",
  5635. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5636. info.fw_base);
  5637. return -ENODEV;
  5638. }
  5639. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5640. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5641. return 0;
  5642. }
  5643. /* 5705 needs a special version of the TSO firmware. */
  5644. /* tp->lock is held. */
  5645. static int tg3_load_tso_firmware(struct tg3 *tp)
  5646. {
  5647. struct fw_info info;
  5648. const __be32 *fw_data;
  5649. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5650. int err, i;
  5651. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5652. return 0;
  5653. fw_data = (void *)tp->fw->data;
  5654. /* Firmware blob starts with version numbers, followed by
  5655. start address and length. We are setting complete length.
  5656. length = end_address_of_bss - start_address_of_text.
  5657. Remainder is the blob to be loaded contiguously
  5658. from start address. */
  5659. info.fw_base = be32_to_cpu(fw_data[1]);
  5660. cpu_scratch_size = tp->fw_len;
  5661. info.fw_len = tp->fw->size - 12;
  5662. info.fw_data = &fw_data[3];
  5663. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5664. cpu_base = RX_CPU_BASE;
  5665. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5666. } else {
  5667. cpu_base = TX_CPU_BASE;
  5668. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5669. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5670. }
  5671. err = tg3_load_firmware_cpu(tp, cpu_base,
  5672. cpu_scratch_base, cpu_scratch_size,
  5673. &info);
  5674. if (err)
  5675. return err;
  5676. /* Now startup the cpu. */
  5677. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5678. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5679. for (i = 0; i < 5; i++) {
  5680. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5681. break;
  5682. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5683. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5684. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5685. udelay(1000);
  5686. }
  5687. if (i >= 5) {
  5688. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5689. "to set CPU PC, is %08x should be %08x\n",
  5690. tp->dev->name, tr32(cpu_base + CPU_PC),
  5691. info.fw_base);
  5692. return -ENODEV;
  5693. }
  5694. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5695. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5696. return 0;
  5697. }
  5698. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5699. {
  5700. struct tg3 *tp = netdev_priv(dev);
  5701. struct sockaddr *addr = p;
  5702. int err = 0, skip_mac_1 = 0;
  5703. if (!is_valid_ether_addr(addr->sa_data))
  5704. return -EINVAL;
  5705. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5706. if (!netif_running(dev))
  5707. return 0;
  5708. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5709. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5710. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5711. addr0_low = tr32(MAC_ADDR_0_LOW);
  5712. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5713. addr1_low = tr32(MAC_ADDR_1_LOW);
  5714. /* Skip MAC addr 1 if ASF is using it. */
  5715. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5716. !(addr1_high == 0 && addr1_low == 0))
  5717. skip_mac_1 = 1;
  5718. }
  5719. spin_lock_bh(&tp->lock);
  5720. __tg3_set_mac_addr(tp, skip_mac_1);
  5721. spin_unlock_bh(&tp->lock);
  5722. return err;
  5723. }
  5724. /* tp->lock is held. */
  5725. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5726. dma_addr_t mapping, u32 maxlen_flags,
  5727. u32 nic_addr)
  5728. {
  5729. tg3_write_mem(tp,
  5730. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5731. ((u64) mapping >> 32));
  5732. tg3_write_mem(tp,
  5733. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5734. ((u64) mapping & 0xffffffff));
  5735. tg3_write_mem(tp,
  5736. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5737. maxlen_flags);
  5738. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5739. tg3_write_mem(tp,
  5740. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5741. nic_addr);
  5742. }
  5743. static void __tg3_set_rx_mode(struct net_device *);
  5744. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5745. {
  5746. int i;
  5747. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  5748. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5749. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5750. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5751. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5752. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5753. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5754. } else {
  5755. tw32(HOSTCC_TXCOL_TICKS, 0);
  5756. tw32(HOSTCC_TXMAX_FRAMES, 0);
  5757. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  5758. tw32(HOSTCC_RXCOL_TICKS, 0);
  5759. tw32(HOSTCC_RXMAX_FRAMES, 0);
  5760. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  5761. }
  5762. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5763. u32 val = ec->stats_block_coalesce_usecs;
  5764. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5765. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5766. if (!netif_carrier_ok(tp->dev))
  5767. val = 0;
  5768. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5769. }
  5770. for (i = 0; i < tp->irq_cnt - 1; i++) {
  5771. u32 reg;
  5772. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  5773. tw32(reg, ec->rx_coalesce_usecs);
  5774. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  5775. tw32(reg, ec->tx_coalesce_usecs);
  5776. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  5777. tw32(reg, ec->rx_max_coalesced_frames);
  5778. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  5779. tw32(reg, ec->tx_max_coalesced_frames);
  5780. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5781. tw32(reg, ec->rx_max_coalesced_frames_irq);
  5782. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5783. tw32(reg, ec->tx_max_coalesced_frames_irq);
  5784. }
  5785. for (; i < tp->irq_max - 1; i++) {
  5786. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  5787. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  5788. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5789. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5790. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5791. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5792. }
  5793. }
  5794. /* tp->lock is held. */
  5795. static void tg3_rings_reset(struct tg3 *tp)
  5796. {
  5797. int i;
  5798. u32 stblk, txrcb, rxrcb, limit;
  5799. struct tg3_napi *tnapi = &tp->napi[0];
  5800. /* Disable all transmit rings but the first. */
  5801. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5802. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5803. else
  5804. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5805. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5806. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5807. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5808. BDINFO_FLAGS_DISABLED);
  5809. /* Disable all receive return rings but the first. */
  5810. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5811. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5812. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5813. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5814. else
  5815. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5816. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5817. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5818. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5819. BDINFO_FLAGS_DISABLED);
  5820. /* Disable interrupts */
  5821. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5822. /* Zero mailbox registers. */
  5823. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5824. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5825. tp->napi[i].tx_prod = 0;
  5826. tp->napi[i].tx_cons = 0;
  5827. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5828. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5829. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5830. }
  5831. } else {
  5832. tp->napi[0].tx_prod = 0;
  5833. tp->napi[0].tx_cons = 0;
  5834. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5835. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5836. }
  5837. /* Make sure the NIC-based send BD rings are disabled. */
  5838. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5839. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5840. for (i = 0; i < 16; i++)
  5841. tw32_tx_mbox(mbox + i * 8, 0);
  5842. }
  5843. txrcb = NIC_SRAM_SEND_RCB;
  5844. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5845. /* Clear status block in ram. */
  5846. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5847. /* Set status block DMA address */
  5848. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5849. ((u64) tnapi->status_mapping >> 32));
  5850. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5851. ((u64) tnapi->status_mapping & 0xffffffff));
  5852. if (tnapi->tx_ring) {
  5853. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5854. (TG3_TX_RING_SIZE <<
  5855. BDINFO_FLAGS_MAXLEN_SHIFT),
  5856. NIC_SRAM_TX_BUFFER_DESC);
  5857. txrcb += TG3_BDINFO_SIZE;
  5858. }
  5859. if (tnapi->rx_rcb) {
  5860. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5861. (TG3_RX_RCB_RING_SIZE(tp) <<
  5862. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5863. rxrcb += TG3_BDINFO_SIZE;
  5864. }
  5865. stblk = HOSTCC_STATBLCK_RING1;
  5866. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5867. u64 mapping = (u64)tnapi->status_mapping;
  5868. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5869. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  5870. /* Clear status block in ram. */
  5871. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5872. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5873. (TG3_TX_RING_SIZE <<
  5874. BDINFO_FLAGS_MAXLEN_SHIFT),
  5875. NIC_SRAM_TX_BUFFER_DESC);
  5876. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5877. (TG3_RX_RCB_RING_SIZE(tp) <<
  5878. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5879. stblk += 8;
  5880. txrcb += TG3_BDINFO_SIZE;
  5881. rxrcb += TG3_BDINFO_SIZE;
  5882. }
  5883. }
  5884. /* tp->lock is held. */
  5885. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5886. {
  5887. u32 val, rdmac_mode;
  5888. int i, err, limit;
  5889. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5890. tg3_disable_ints(tp);
  5891. tg3_stop_fw(tp);
  5892. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5893. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5894. tg3_abort_hw(tp, 1);
  5895. }
  5896. if (reset_phy &&
  5897. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5898. tg3_phy_reset(tp);
  5899. err = tg3_chip_reset(tp);
  5900. if (err)
  5901. return err;
  5902. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5903. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5904. val = tr32(TG3_CPMU_CTRL);
  5905. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5906. tw32(TG3_CPMU_CTRL, val);
  5907. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5908. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5909. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5910. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5911. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5912. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5913. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5914. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5915. val = tr32(TG3_CPMU_HST_ACC);
  5916. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5917. val |= CPMU_HST_ACC_MACCLK_6_25;
  5918. tw32(TG3_CPMU_HST_ACC, val);
  5919. }
  5920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5921. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5922. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5923. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5924. tw32(PCIE_PWR_MGMT_THRESH, val);
  5925. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5926. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5927. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5928. }
  5929. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5930. val = tr32(TG3_PCIE_LNKCTL);
  5931. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5932. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5933. else
  5934. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5935. tw32(TG3_PCIE_LNKCTL, val);
  5936. }
  5937. /* This works around an issue with Athlon chipsets on
  5938. * B3 tigon3 silicon. This bit has no effect on any
  5939. * other revision. But do not set this on PCI Express
  5940. * chips and don't even touch the clocks if the CPMU is present.
  5941. */
  5942. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5943. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5944. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5945. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5946. }
  5947. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5948. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5949. val = tr32(TG3PCI_PCISTATE);
  5950. val |= PCISTATE_RETRY_SAME_DMA;
  5951. tw32(TG3PCI_PCISTATE, val);
  5952. }
  5953. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5954. /* Allow reads and writes to the
  5955. * APE register and memory space.
  5956. */
  5957. val = tr32(TG3PCI_PCISTATE);
  5958. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5959. PCISTATE_ALLOW_APE_SHMEM_WR;
  5960. tw32(TG3PCI_PCISTATE, val);
  5961. }
  5962. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5963. /* Enable some hw fixes. */
  5964. val = tr32(TG3PCI_MSI_DATA);
  5965. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5966. tw32(TG3PCI_MSI_DATA, val);
  5967. }
  5968. /* Descriptor ring init may make accesses to the
  5969. * NIC SRAM area to setup the TX descriptors, so we
  5970. * can only do this after the hardware has been
  5971. * successfully reset.
  5972. */
  5973. err = tg3_init_rings(tp);
  5974. if (err)
  5975. return err;
  5976. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5977. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5978. /* This value is determined during the probe time DMA
  5979. * engine test, tg3_test_dma.
  5980. */
  5981. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5982. }
  5983. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5984. GRC_MODE_4X_NIC_SEND_RINGS |
  5985. GRC_MODE_NO_TX_PHDR_CSUM |
  5986. GRC_MODE_NO_RX_PHDR_CSUM);
  5987. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5988. /* Pseudo-header checksum is done by hardware logic and not
  5989. * the offload processers, so make the chip do the pseudo-
  5990. * header checksums on receive. For transmit it is more
  5991. * convenient to do the pseudo-header checksum in software
  5992. * as Linux does that on transmit for us in all cases.
  5993. */
  5994. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5995. tw32(GRC_MODE,
  5996. tp->grc_mode |
  5997. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5998. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5999. val = tr32(GRC_MISC_CFG);
  6000. val &= ~0xff;
  6001. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6002. tw32(GRC_MISC_CFG, val);
  6003. /* Initialize MBUF/DESC pool. */
  6004. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6005. /* Do nothing. */
  6006. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6007. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6008. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6009. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6010. else
  6011. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6012. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6013. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6014. }
  6015. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6016. int fw_len;
  6017. fw_len = tp->fw_len;
  6018. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6019. tw32(BUFMGR_MB_POOL_ADDR,
  6020. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6021. tw32(BUFMGR_MB_POOL_SIZE,
  6022. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6023. }
  6024. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6025. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6026. tp->bufmgr_config.mbuf_read_dma_low_water);
  6027. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6028. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6029. tw32(BUFMGR_MB_HIGH_WATER,
  6030. tp->bufmgr_config.mbuf_high_water);
  6031. } else {
  6032. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6033. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6034. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6035. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6036. tw32(BUFMGR_MB_HIGH_WATER,
  6037. tp->bufmgr_config.mbuf_high_water_jumbo);
  6038. }
  6039. tw32(BUFMGR_DMA_LOW_WATER,
  6040. tp->bufmgr_config.dma_low_water);
  6041. tw32(BUFMGR_DMA_HIGH_WATER,
  6042. tp->bufmgr_config.dma_high_water);
  6043. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6044. for (i = 0; i < 2000; i++) {
  6045. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6046. break;
  6047. udelay(10);
  6048. }
  6049. if (i >= 2000) {
  6050. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6051. tp->dev->name);
  6052. return -ENODEV;
  6053. }
  6054. /* Setup replenish threshold. */
  6055. val = tp->rx_pending / 8;
  6056. if (val == 0)
  6057. val = 1;
  6058. else if (val > tp->rx_std_max_post)
  6059. val = tp->rx_std_max_post;
  6060. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6061. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6062. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6063. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6064. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6065. }
  6066. tw32(RCVBDI_STD_THRESH, val);
  6067. /* Initialize TG3_BDINFO's at:
  6068. * RCVDBDI_STD_BD: standard eth size rx ring
  6069. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6070. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6071. *
  6072. * like so:
  6073. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6074. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6075. * ring attribute flags
  6076. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6077. *
  6078. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6079. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6080. *
  6081. * The size of each ring is fixed in the firmware, but the location is
  6082. * configurable.
  6083. */
  6084. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6085. ((u64) tpr->rx_std_mapping >> 32));
  6086. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6087. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6088. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6089. NIC_SRAM_RX_BUFFER_DESC);
  6090. /* Disable the mini ring */
  6091. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6092. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6093. BDINFO_FLAGS_DISABLED);
  6094. /* Program the jumbo buffer descriptor ring control
  6095. * blocks on those devices that have them.
  6096. */
  6097. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6098. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6099. /* Setup replenish threshold. */
  6100. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6101. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6102. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6103. ((u64) tpr->rx_jmb_mapping >> 32));
  6104. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6105. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6106. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6107. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6108. BDINFO_FLAGS_USE_EXT_RECV);
  6109. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6110. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6111. } else {
  6112. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6113. BDINFO_FLAGS_DISABLED);
  6114. }
  6115. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6116. } else
  6117. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6118. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6119. tpr->rx_std_ptr = tp->rx_pending;
  6120. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6121. tpr->rx_std_ptr);
  6122. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6123. tp->rx_jumbo_pending : 0;
  6124. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6125. tpr->rx_jmb_ptr);
  6126. tg3_rings_reset(tp);
  6127. /* Initialize MAC address and backoff seed. */
  6128. __tg3_set_mac_addr(tp, 0);
  6129. /* MTU + ethernet header + FCS + optional VLAN tag */
  6130. tw32(MAC_RX_MTU_SIZE,
  6131. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6132. /* The slot time is changed by tg3_setup_phy if we
  6133. * run at gigabit with half duplex.
  6134. */
  6135. tw32(MAC_TX_LENGTHS,
  6136. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6137. (6 << TX_LENGTHS_IPG_SHIFT) |
  6138. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6139. /* Receive rules. */
  6140. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6141. tw32(RCVLPC_CONFIG, 0x0181);
  6142. /* Calculate RDMAC_MODE setting early, we need it to determine
  6143. * the RCVLPC_STATE_ENABLE mask.
  6144. */
  6145. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6146. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6147. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6148. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6149. RDMAC_MODE_LNGREAD_ENAB);
  6150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6153. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6154. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6155. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6156. /* If statement applies to 5705 and 5750 PCI devices only */
  6157. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6158. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6159. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6160. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6161. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6162. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6163. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6164. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6165. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6166. }
  6167. }
  6168. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6169. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6170. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6171. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6174. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6175. /* Receive/send statistics. */
  6176. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6177. val = tr32(RCVLPC_STATS_ENABLE);
  6178. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6179. tw32(RCVLPC_STATS_ENABLE, val);
  6180. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6181. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6182. val = tr32(RCVLPC_STATS_ENABLE);
  6183. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6184. tw32(RCVLPC_STATS_ENABLE, val);
  6185. } else {
  6186. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6187. }
  6188. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6189. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6190. tw32(SNDDATAI_STATSCTRL,
  6191. (SNDDATAI_SCTRL_ENABLE |
  6192. SNDDATAI_SCTRL_FASTUPD));
  6193. /* Setup host coalescing engine. */
  6194. tw32(HOSTCC_MODE, 0);
  6195. for (i = 0; i < 2000; i++) {
  6196. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6197. break;
  6198. udelay(10);
  6199. }
  6200. __tg3_set_coalesce(tp, &tp->coal);
  6201. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6202. /* Status/statistics block address. See tg3_timer,
  6203. * the tg3_periodic_fetch_stats call there, and
  6204. * tg3_get_stats to see how this works for 5705/5750 chips.
  6205. */
  6206. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6207. ((u64) tp->stats_mapping >> 32));
  6208. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6209. ((u64) tp->stats_mapping & 0xffffffff));
  6210. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6211. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6212. /* Clear statistics and status block memory areas */
  6213. for (i = NIC_SRAM_STATS_BLK;
  6214. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6215. i += sizeof(u32)) {
  6216. tg3_write_mem(tp, i, 0);
  6217. udelay(40);
  6218. }
  6219. }
  6220. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6221. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6222. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6223. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6224. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6225. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6226. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6227. /* reset to prevent losing 1st rx packet intermittently */
  6228. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6229. udelay(10);
  6230. }
  6231. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6232. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6233. else
  6234. tp->mac_mode = 0;
  6235. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6236. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6237. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6238. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6239. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6240. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6241. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6242. udelay(40);
  6243. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6244. * If TG3_FLG2_IS_NIC is zero, we should read the
  6245. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6246. * whether used as inputs or outputs, are set by boot code after
  6247. * reset.
  6248. */
  6249. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6250. u32 gpio_mask;
  6251. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6252. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6253. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6254. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6255. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6256. GRC_LCLCTRL_GPIO_OUTPUT3;
  6257. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6258. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6259. tp->grc_local_ctrl &= ~gpio_mask;
  6260. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6261. /* GPIO1 must be driven high for eeprom write protect */
  6262. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6263. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6264. GRC_LCLCTRL_GPIO_OUTPUT1);
  6265. }
  6266. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6267. udelay(100);
  6268. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6269. val = tr32(MSGINT_MODE);
  6270. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6271. tw32(MSGINT_MODE, val);
  6272. }
  6273. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6274. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6275. udelay(40);
  6276. }
  6277. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6278. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6279. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6280. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6281. WDMAC_MODE_LNGREAD_ENAB);
  6282. /* If statement applies to 5705 and 5750 PCI devices only */
  6283. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6284. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6286. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6287. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6288. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6289. /* nothing */
  6290. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6291. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6292. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6293. val |= WDMAC_MODE_RX_ACCEL;
  6294. }
  6295. }
  6296. /* Enable host coalescing bug fix */
  6297. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6298. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6299. tw32_f(WDMAC_MODE, val);
  6300. udelay(40);
  6301. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6302. u16 pcix_cmd;
  6303. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6304. &pcix_cmd);
  6305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6306. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6307. pcix_cmd |= PCI_X_CMD_READ_2K;
  6308. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6309. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6310. pcix_cmd |= PCI_X_CMD_READ_2K;
  6311. }
  6312. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6313. pcix_cmd);
  6314. }
  6315. tw32_f(RDMAC_MODE, rdmac_mode);
  6316. udelay(40);
  6317. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6318. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6319. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6320. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6321. tw32(SNDDATAC_MODE,
  6322. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6323. else
  6324. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6325. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6326. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6327. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6328. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6329. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6330. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6331. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6332. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6333. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6334. tw32(SNDBDI_MODE, val);
  6335. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6336. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6337. err = tg3_load_5701_a0_firmware_fix(tp);
  6338. if (err)
  6339. return err;
  6340. }
  6341. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6342. err = tg3_load_tso_firmware(tp);
  6343. if (err)
  6344. return err;
  6345. }
  6346. tp->tx_mode = TX_MODE_ENABLE;
  6347. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6348. udelay(100);
  6349. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6350. u32 reg = MAC_RSS_INDIR_TBL_0;
  6351. u8 *ent = (u8 *)&val;
  6352. /* Setup the indirection table */
  6353. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6354. int idx = i % sizeof(val);
  6355. ent[idx] = i % (tp->irq_cnt - 1);
  6356. if (idx == sizeof(val) - 1) {
  6357. tw32(reg, val);
  6358. reg += 4;
  6359. }
  6360. }
  6361. /* Setup the "secret" hash key. */
  6362. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6363. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6364. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6365. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6366. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6367. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6368. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6369. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6370. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6371. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6372. }
  6373. tp->rx_mode = RX_MODE_ENABLE;
  6374. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6375. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6376. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6377. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6378. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6379. RX_MODE_RSS_IPV6_HASH_EN |
  6380. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6381. RX_MODE_RSS_IPV4_HASH_EN |
  6382. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6383. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6384. udelay(10);
  6385. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6386. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6387. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6388. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6389. udelay(10);
  6390. }
  6391. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6392. udelay(10);
  6393. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6394. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6395. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6396. /* Set drive transmission level to 1.2V */
  6397. /* only if the signal pre-emphasis bit is not set */
  6398. val = tr32(MAC_SERDES_CFG);
  6399. val &= 0xfffff000;
  6400. val |= 0x880;
  6401. tw32(MAC_SERDES_CFG, val);
  6402. }
  6403. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6404. tw32(MAC_SERDES_CFG, 0x616000);
  6405. }
  6406. /* Prevent chip from dropping frames when flow control
  6407. * is enabled.
  6408. */
  6409. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6411. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6412. /* Use hardware link auto-negotiation */
  6413. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6414. }
  6415. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6416. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6417. u32 tmp;
  6418. tmp = tr32(SERDES_RX_CTRL);
  6419. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6420. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6421. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6422. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6423. }
  6424. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6425. if (tp->link_config.phy_is_low_power) {
  6426. tp->link_config.phy_is_low_power = 0;
  6427. tp->link_config.speed = tp->link_config.orig_speed;
  6428. tp->link_config.duplex = tp->link_config.orig_duplex;
  6429. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6430. }
  6431. err = tg3_setup_phy(tp, 0);
  6432. if (err)
  6433. return err;
  6434. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6435. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6436. u32 tmp;
  6437. /* Clear CRC stats. */
  6438. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6439. tg3_writephy(tp, MII_TG3_TEST1,
  6440. tmp | MII_TG3_TEST1_CRC_EN);
  6441. tg3_readphy(tp, 0x14, &tmp);
  6442. }
  6443. }
  6444. }
  6445. __tg3_set_rx_mode(tp->dev);
  6446. /* Initialize receive rules. */
  6447. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6448. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6449. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6450. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6451. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6452. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6453. limit = 8;
  6454. else
  6455. limit = 16;
  6456. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6457. limit -= 4;
  6458. switch (limit) {
  6459. case 16:
  6460. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6461. case 15:
  6462. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6463. case 14:
  6464. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6465. case 13:
  6466. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6467. case 12:
  6468. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6469. case 11:
  6470. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6471. case 10:
  6472. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6473. case 9:
  6474. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6475. case 8:
  6476. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6477. case 7:
  6478. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6479. case 6:
  6480. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6481. case 5:
  6482. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6483. case 4:
  6484. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6485. case 3:
  6486. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6487. case 2:
  6488. case 1:
  6489. default:
  6490. break;
  6491. }
  6492. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6493. /* Write our heartbeat update interval to APE. */
  6494. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6495. APE_HOST_HEARTBEAT_INT_DISABLE);
  6496. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6497. return 0;
  6498. }
  6499. /* Called at device open time to get the chip ready for
  6500. * packet processing. Invoked with tp->lock held.
  6501. */
  6502. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6503. {
  6504. tg3_switch_clocks(tp);
  6505. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6506. return tg3_reset_hw(tp, reset_phy);
  6507. }
  6508. #define TG3_STAT_ADD32(PSTAT, REG) \
  6509. do { u32 __val = tr32(REG); \
  6510. (PSTAT)->low += __val; \
  6511. if ((PSTAT)->low < __val) \
  6512. (PSTAT)->high += 1; \
  6513. } while (0)
  6514. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6515. {
  6516. struct tg3_hw_stats *sp = tp->hw_stats;
  6517. if (!netif_carrier_ok(tp->dev))
  6518. return;
  6519. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6520. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6521. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6522. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6523. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6524. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6525. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6526. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6527. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6528. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6529. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6530. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6531. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6532. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6533. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6534. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6535. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6536. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6537. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6538. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6539. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6540. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6541. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6542. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6543. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6544. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6545. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6546. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6547. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6548. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6549. }
  6550. static void tg3_timer(unsigned long __opaque)
  6551. {
  6552. struct tg3 *tp = (struct tg3 *) __opaque;
  6553. if (tp->irq_sync)
  6554. goto restart_timer;
  6555. spin_lock(&tp->lock);
  6556. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6557. /* All of this garbage is because when using non-tagged
  6558. * IRQ status the mailbox/status_block protocol the chip
  6559. * uses with the cpu is race prone.
  6560. */
  6561. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6562. tw32(GRC_LOCAL_CTRL,
  6563. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6564. } else {
  6565. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6566. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6567. }
  6568. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6569. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6570. spin_unlock(&tp->lock);
  6571. schedule_work(&tp->reset_task);
  6572. return;
  6573. }
  6574. }
  6575. /* This part only runs once per second. */
  6576. if (!--tp->timer_counter) {
  6577. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6578. tg3_periodic_fetch_stats(tp);
  6579. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6580. u32 mac_stat;
  6581. int phy_event;
  6582. mac_stat = tr32(MAC_STATUS);
  6583. phy_event = 0;
  6584. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6585. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6586. phy_event = 1;
  6587. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6588. phy_event = 1;
  6589. if (phy_event)
  6590. tg3_setup_phy(tp, 0);
  6591. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6592. u32 mac_stat = tr32(MAC_STATUS);
  6593. int need_setup = 0;
  6594. if (netif_carrier_ok(tp->dev) &&
  6595. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6596. need_setup = 1;
  6597. }
  6598. if (! netif_carrier_ok(tp->dev) &&
  6599. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6600. MAC_STATUS_SIGNAL_DET))) {
  6601. need_setup = 1;
  6602. }
  6603. if (need_setup) {
  6604. if (!tp->serdes_counter) {
  6605. tw32_f(MAC_MODE,
  6606. (tp->mac_mode &
  6607. ~MAC_MODE_PORT_MODE_MASK));
  6608. udelay(40);
  6609. tw32_f(MAC_MODE, tp->mac_mode);
  6610. udelay(40);
  6611. }
  6612. tg3_setup_phy(tp, 0);
  6613. }
  6614. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6615. tg3_serdes_parallel_detect(tp);
  6616. tp->timer_counter = tp->timer_multiplier;
  6617. }
  6618. /* Heartbeat is only sent once every 2 seconds.
  6619. *
  6620. * The heartbeat is to tell the ASF firmware that the host
  6621. * driver is still alive. In the event that the OS crashes,
  6622. * ASF needs to reset the hardware to free up the FIFO space
  6623. * that may be filled with rx packets destined for the host.
  6624. * If the FIFO is full, ASF will no longer function properly.
  6625. *
  6626. * Unintended resets have been reported on real time kernels
  6627. * where the timer doesn't run on time. Netpoll will also have
  6628. * same problem.
  6629. *
  6630. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6631. * to check the ring condition when the heartbeat is expiring
  6632. * before doing the reset. This will prevent most unintended
  6633. * resets.
  6634. */
  6635. if (!--tp->asf_counter) {
  6636. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6637. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6638. tg3_wait_for_event_ack(tp);
  6639. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6640. FWCMD_NICDRV_ALIVE3);
  6641. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6642. /* 5 seconds timeout */
  6643. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6644. tg3_generate_fw_event(tp);
  6645. }
  6646. tp->asf_counter = tp->asf_multiplier;
  6647. }
  6648. spin_unlock(&tp->lock);
  6649. restart_timer:
  6650. tp->timer.expires = jiffies + tp->timer_offset;
  6651. add_timer(&tp->timer);
  6652. }
  6653. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6654. {
  6655. irq_handler_t fn;
  6656. unsigned long flags;
  6657. char *name;
  6658. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6659. if (tp->irq_cnt == 1)
  6660. name = tp->dev->name;
  6661. else {
  6662. name = &tnapi->irq_lbl[0];
  6663. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6664. name[IFNAMSIZ-1] = 0;
  6665. }
  6666. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6667. fn = tg3_msi;
  6668. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6669. fn = tg3_msi_1shot;
  6670. flags = IRQF_SAMPLE_RANDOM;
  6671. } else {
  6672. fn = tg3_interrupt;
  6673. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6674. fn = tg3_interrupt_tagged;
  6675. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6676. }
  6677. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6678. }
  6679. static int tg3_test_interrupt(struct tg3 *tp)
  6680. {
  6681. struct tg3_napi *tnapi = &tp->napi[0];
  6682. struct net_device *dev = tp->dev;
  6683. int err, i, intr_ok = 0;
  6684. if (!netif_running(dev))
  6685. return -ENODEV;
  6686. tg3_disable_ints(tp);
  6687. free_irq(tnapi->irq_vec, tnapi);
  6688. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6689. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6690. if (err)
  6691. return err;
  6692. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6693. tg3_enable_ints(tp);
  6694. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6695. tnapi->coal_now);
  6696. for (i = 0; i < 5; i++) {
  6697. u32 int_mbox, misc_host_ctrl;
  6698. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6699. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6700. if ((int_mbox != 0) ||
  6701. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6702. intr_ok = 1;
  6703. break;
  6704. }
  6705. msleep(10);
  6706. }
  6707. tg3_disable_ints(tp);
  6708. free_irq(tnapi->irq_vec, tnapi);
  6709. err = tg3_request_irq(tp, 0);
  6710. if (err)
  6711. return err;
  6712. if (intr_ok)
  6713. return 0;
  6714. return -EIO;
  6715. }
  6716. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6717. * successfully restored
  6718. */
  6719. static int tg3_test_msi(struct tg3 *tp)
  6720. {
  6721. int err;
  6722. u16 pci_cmd;
  6723. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6724. return 0;
  6725. /* Turn off SERR reporting in case MSI terminates with Master
  6726. * Abort.
  6727. */
  6728. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6729. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6730. pci_cmd & ~PCI_COMMAND_SERR);
  6731. err = tg3_test_interrupt(tp);
  6732. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6733. if (!err)
  6734. return 0;
  6735. /* other failures */
  6736. if (err != -EIO)
  6737. return err;
  6738. /* MSI test failed, go back to INTx mode */
  6739. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6740. "switching to INTx mode. Please report this failure to "
  6741. "the PCI maintainer and include system chipset information.\n",
  6742. tp->dev->name);
  6743. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6744. pci_disable_msi(tp->pdev);
  6745. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6746. err = tg3_request_irq(tp, 0);
  6747. if (err)
  6748. return err;
  6749. /* Need to reset the chip because the MSI cycle may have terminated
  6750. * with Master Abort.
  6751. */
  6752. tg3_full_lock(tp, 1);
  6753. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6754. err = tg3_init_hw(tp, 1);
  6755. tg3_full_unlock(tp);
  6756. if (err)
  6757. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6758. return err;
  6759. }
  6760. static int tg3_request_firmware(struct tg3 *tp)
  6761. {
  6762. const __be32 *fw_data;
  6763. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6764. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6765. tp->dev->name, tp->fw_needed);
  6766. return -ENOENT;
  6767. }
  6768. fw_data = (void *)tp->fw->data;
  6769. /* Firmware blob starts with version numbers, followed by
  6770. * start address and _full_ length including BSS sections
  6771. * (which must be longer than the actual data, of course
  6772. */
  6773. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6774. if (tp->fw_len < (tp->fw->size - 12)) {
  6775. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6776. tp->dev->name, tp->fw_len, tp->fw_needed);
  6777. release_firmware(tp->fw);
  6778. tp->fw = NULL;
  6779. return -EINVAL;
  6780. }
  6781. /* We no longer need firmware; we have it. */
  6782. tp->fw_needed = NULL;
  6783. return 0;
  6784. }
  6785. static bool tg3_enable_msix(struct tg3 *tp)
  6786. {
  6787. int i, rc, cpus = num_online_cpus();
  6788. struct msix_entry msix_ent[tp->irq_max];
  6789. if (cpus == 1)
  6790. /* Just fallback to the simpler MSI mode. */
  6791. return false;
  6792. /*
  6793. * We want as many rx rings enabled as there are cpus.
  6794. * The first MSIX vector only deals with link interrupts, etc,
  6795. * so we add one to the number of vectors we are requesting.
  6796. */
  6797. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6798. for (i = 0; i < tp->irq_max; i++) {
  6799. msix_ent[i].entry = i;
  6800. msix_ent[i].vector = 0;
  6801. }
  6802. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6803. if (rc != 0) {
  6804. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6805. return false;
  6806. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6807. return false;
  6808. printk(KERN_NOTICE
  6809. "%s: Requested %d MSI-X vectors, received %d\n",
  6810. tp->dev->name, tp->irq_cnt, rc);
  6811. tp->irq_cnt = rc;
  6812. }
  6813. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  6814. for (i = 0; i < tp->irq_max; i++)
  6815. tp->napi[i].irq_vec = msix_ent[i].vector;
  6816. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  6817. return true;
  6818. }
  6819. static void tg3_ints_init(struct tg3 *tp)
  6820. {
  6821. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6822. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6823. /* All MSI supporting chips should support tagged
  6824. * status. Assert that this is the case.
  6825. */
  6826. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6827. "Not using MSI.\n", tp->dev->name);
  6828. goto defcfg;
  6829. }
  6830. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6831. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6832. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6833. pci_enable_msi(tp->pdev) == 0)
  6834. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6835. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6836. u32 msi_mode = tr32(MSGINT_MODE);
  6837. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6838. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  6839. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6840. }
  6841. defcfg:
  6842. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6843. tp->irq_cnt = 1;
  6844. tp->napi[0].irq_vec = tp->pdev->irq;
  6845. tp->dev->real_num_tx_queues = 1;
  6846. }
  6847. }
  6848. static void tg3_ints_fini(struct tg3 *tp)
  6849. {
  6850. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6851. pci_disable_msix(tp->pdev);
  6852. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6853. pci_disable_msi(tp->pdev);
  6854. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6855. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  6856. }
  6857. static int tg3_open(struct net_device *dev)
  6858. {
  6859. struct tg3 *tp = netdev_priv(dev);
  6860. int i, err;
  6861. if (tp->fw_needed) {
  6862. err = tg3_request_firmware(tp);
  6863. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6864. if (err)
  6865. return err;
  6866. } else if (err) {
  6867. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6868. tp->dev->name);
  6869. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6870. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6871. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6872. tp->dev->name);
  6873. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6874. }
  6875. }
  6876. netif_carrier_off(tp->dev);
  6877. err = tg3_set_power_state(tp, PCI_D0);
  6878. if (err)
  6879. return err;
  6880. tg3_full_lock(tp, 0);
  6881. tg3_disable_ints(tp);
  6882. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6883. tg3_full_unlock(tp);
  6884. /*
  6885. * Setup interrupts first so we know how
  6886. * many NAPI resources to allocate
  6887. */
  6888. tg3_ints_init(tp);
  6889. /* The placement of this call is tied
  6890. * to the setup and use of Host TX descriptors.
  6891. */
  6892. err = tg3_alloc_consistent(tp);
  6893. if (err)
  6894. goto err_out1;
  6895. tg3_napi_enable(tp);
  6896. for (i = 0; i < tp->irq_cnt; i++) {
  6897. struct tg3_napi *tnapi = &tp->napi[i];
  6898. err = tg3_request_irq(tp, i);
  6899. if (err) {
  6900. for (i--; i >= 0; i--)
  6901. free_irq(tnapi->irq_vec, tnapi);
  6902. break;
  6903. }
  6904. }
  6905. if (err)
  6906. goto err_out2;
  6907. tg3_full_lock(tp, 0);
  6908. err = tg3_init_hw(tp, 1);
  6909. if (err) {
  6910. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6911. tg3_free_rings(tp);
  6912. } else {
  6913. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6914. tp->timer_offset = HZ;
  6915. else
  6916. tp->timer_offset = HZ / 10;
  6917. BUG_ON(tp->timer_offset > HZ);
  6918. tp->timer_counter = tp->timer_multiplier =
  6919. (HZ / tp->timer_offset);
  6920. tp->asf_counter = tp->asf_multiplier =
  6921. ((HZ / tp->timer_offset) * 2);
  6922. init_timer(&tp->timer);
  6923. tp->timer.expires = jiffies + tp->timer_offset;
  6924. tp->timer.data = (unsigned long) tp;
  6925. tp->timer.function = tg3_timer;
  6926. }
  6927. tg3_full_unlock(tp);
  6928. if (err)
  6929. goto err_out3;
  6930. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6931. err = tg3_test_msi(tp);
  6932. if (err) {
  6933. tg3_full_lock(tp, 0);
  6934. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6935. tg3_free_rings(tp);
  6936. tg3_full_unlock(tp);
  6937. goto err_out2;
  6938. }
  6939. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6940. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6941. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6942. tw32(PCIE_TRANSACTION_CFG,
  6943. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6944. }
  6945. }
  6946. }
  6947. tg3_phy_start(tp);
  6948. tg3_full_lock(tp, 0);
  6949. add_timer(&tp->timer);
  6950. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6951. tg3_enable_ints(tp);
  6952. tg3_full_unlock(tp);
  6953. netif_tx_start_all_queues(dev);
  6954. return 0;
  6955. err_out3:
  6956. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  6957. struct tg3_napi *tnapi = &tp->napi[i];
  6958. free_irq(tnapi->irq_vec, tnapi);
  6959. }
  6960. err_out2:
  6961. tg3_napi_disable(tp);
  6962. tg3_free_consistent(tp);
  6963. err_out1:
  6964. tg3_ints_fini(tp);
  6965. return err;
  6966. }
  6967. #if 0
  6968. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6969. {
  6970. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6971. u16 val16;
  6972. int i;
  6973. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  6974. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6975. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6976. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6977. val16, val32);
  6978. /* MAC block */
  6979. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6980. tr32(MAC_MODE), tr32(MAC_STATUS));
  6981. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6982. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6983. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6984. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6985. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6986. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6987. /* Send data initiator control block */
  6988. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6989. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6990. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6991. tr32(SNDDATAI_STATSCTRL));
  6992. /* Send data completion control block */
  6993. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6994. /* Send BD ring selector block */
  6995. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6996. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6997. /* Send BD initiator control block */
  6998. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6999. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7000. /* Send BD completion control block */
  7001. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7002. /* Receive list placement control block */
  7003. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7004. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7005. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7006. tr32(RCVLPC_STATSCTRL));
  7007. /* Receive data and receive BD initiator control block */
  7008. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7009. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7010. /* Receive data completion control block */
  7011. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7012. tr32(RCVDCC_MODE));
  7013. /* Receive BD initiator control block */
  7014. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7015. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7016. /* Receive BD completion control block */
  7017. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7018. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7019. /* Receive list selector control block */
  7020. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7021. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7022. /* Mbuf cluster free block */
  7023. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7024. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7025. /* Host coalescing control block */
  7026. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7027. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7028. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7029. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7030. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7031. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7032. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7033. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7034. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7035. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7036. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7037. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7038. /* Memory arbiter control block */
  7039. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7040. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7041. /* Buffer manager control block */
  7042. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7043. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7044. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7045. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7046. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7047. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7048. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7049. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7050. /* Read DMA control block */
  7051. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7052. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7053. /* Write DMA control block */
  7054. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7055. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7056. /* DMA completion block */
  7057. printk("DEBUG: DMAC_MODE[%08x]\n",
  7058. tr32(DMAC_MODE));
  7059. /* GRC block */
  7060. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7061. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7062. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7063. tr32(GRC_LOCAL_CTRL));
  7064. /* TG3_BDINFOs */
  7065. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7066. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7067. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7068. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7069. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7070. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7071. tr32(RCVDBDI_STD_BD + 0x0),
  7072. tr32(RCVDBDI_STD_BD + 0x4),
  7073. tr32(RCVDBDI_STD_BD + 0x8),
  7074. tr32(RCVDBDI_STD_BD + 0xc));
  7075. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7076. tr32(RCVDBDI_MINI_BD + 0x0),
  7077. tr32(RCVDBDI_MINI_BD + 0x4),
  7078. tr32(RCVDBDI_MINI_BD + 0x8),
  7079. tr32(RCVDBDI_MINI_BD + 0xc));
  7080. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7081. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7082. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7083. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7084. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7085. val32, val32_2, val32_3, val32_4);
  7086. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7087. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7088. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7089. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7090. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7091. val32, val32_2, val32_3, val32_4);
  7092. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7093. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7094. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7095. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7096. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7097. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7098. val32, val32_2, val32_3, val32_4, val32_5);
  7099. /* SW status block */
  7100. printk(KERN_DEBUG
  7101. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7102. sblk->status,
  7103. sblk->status_tag,
  7104. sblk->rx_jumbo_consumer,
  7105. sblk->rx_consumer,
  7106. sblk->rx_mini_consumer,
  7107. sblk->idx[0].rx_producer,
  7108. sblk->idx[0].tx_consumer);
  7109. /* SW statistics block */
  7110. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7111. ((u32 *)tp->hw_stats)[0],
  7112. ((u32 *)tp->hw_stats)[1],
  7113. ((u32 *)tp->hw_stats)[2],
  7114. ((u32 *)tp->hw_stats)[3]);
  7115. /* Mailboxes */
  7116. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7117. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7118. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7119. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7120. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7121. /* NIC side send descriptors. */
  7122. for (i = 0; i < 6; i++) {
  7123. unsigned long txd;
  7124. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7125. + (i * sizeof(struct tg3_tx_buffer_desc));
  7126. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7127. i,
  7128. readl(txd + 0x0), readl(txd + 0x4),
  7129. readl(txd + 0x8), readl(txd + 0xc));
  7130. }
  7131. /* NIC side RX descriptors. */
  7132. for (i = 0; i < 6; i++) {
  7133. unsigned long rxd;
  7134. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7135. + (i * sizeof(struct tg3_rx_buffer_desc));
  7136. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7137. i,
  7138. readl(rxd + 0x0), readl(rxd + 0x4),
  7139. readl(rxd + 0x8), readl(rxd + 0xc));
  7140. rxd += (4 * sizeof(u32));
  7141. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7142. i,
  7143. readl(rxd + 0x0), readl(rxd + 0x4),
  7144. readl(rxd + 0x8), readl(rxd + 0xc));
  7145. }
  7146. for (i = 0; i < 6; i++) {
  7147. unsigned long rxd;
  7148. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7149. + (i * sizeof(struct tg3_rx_buffer_desc));
  7150. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7151. i,
  7152. readl(rxd + 0x0), readl(rxd + 0x4),
  7153. readl(rxd + 0x8), readl(rxd + 0xc));
  7154. rxd += (4 * sizeof(u32));
  7155. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7156. i,
  7157. readl(rxd + 0x0), readl(rxd + 0x4),
  7158. readl(rxd + 0x8), readl(rxd + 0xc));
  7159. }
  7160. }
  7161. #endif
  7162. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7163. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7164. static int tg3_close(struct net_device *dev)
  7165. {
  7166. int i;
  7167. struct tg3 *tp = netdev_priv(dev);
  7168. tg3_napi_disable(tp);
  7169. cancel_work_sync(&tp->reset_task);
  7170. netif_tx_stop_all_queues(dev);
  7171. del_timer_sync(&tp->timer);
  7172. tg3_full_lock(tp, 1);
  7173. #if 0
  7174. tg3_dump_state(tp);
  7175. #endif
  7176. tg3_disable_ints(tp);
  7177. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7178. tg3_free_rings(tp);
  7179. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7180. tg3_full_unlock(tp);
  7181. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7182. struct tg3_napi *tnapi = &tp->napi[i];
  7183. free_irq(tnapi->irq_vec, tnapi);
  7184. }
  7185. tg3_ints_fini(tp);
  7186. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7187. sizeof(tp->net_stats_prev));
  7188. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7189. sizeof(tp->estats_prev));
  7190. tg3_free_consistent(tp);
  7191. tg3_set_power_state(tp, PCI_D3hot);
  7192. netif_carrier_off(tp->dev);
  7193. return 0;
  7194. }
  7195. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7196. {
  7197. unsigned long ret;
  7198. #if (BITS_PER_LONG == 32)
  7199. ret = val->low;
  7200. #else
  7201. ret = ((u64)val->high << 32) | ((u64)val->low);
  7202. #endif
  7203. return ret;
  7204. }
  7205. static inline u64 get_estat64(tg3_stat64_t *val)
  7206. {
  7207. return ((u64)val->high << 32) | ((u64)val->low);
  7208. }
  7209. static unsigned long calc_crc_errors(struct tg3 *tp)
  7210. {
  7211. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7212. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7213. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7215. u32 val;
  7216. spin_lock_bh(&tp->lock);
  7217. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7218. tg3_writephy(tp, MII_TG3_TEST1,
  7219. val | MII_TG3_TEST1_CRC_EN);
  7220. tg3_readphy(tp, 0x14, &val);
  7221. } else
  7222. val = 0;
  7223. spin_unlock_bh(&tp->lock);
  7224. tp->phy_crc_errors += val;
  7225. return tp->phy_crc_errors;
  7226. }
  7227. return get_stat64(&hw_stats->rx_fcs_errors);
  7228. }
  7229. #define ESTAT_ADD(member) \
  7230. estats->member = old_estats->member + \
  7231. get_estat64(&hw_stats->member)
  7232. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7233. {
  7234. struct tg3_ethtool_stats *estats = &tp->estats;
  7235. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7236. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7237. if (!hw_stats)
  7238. return old_estats;
  7239. ESTAT_ADD(rx_octets);
  7240. ESTAT_ADD(rx_fragments);
  7241. ESTAT_ADD(rx_ucast_packets);
  7242. ESTAT_ADD(rx_mcast_packets);
  7243. ESTAT_ADD(rx_bcast_packets);
  7244. ESTAT_ADD(rx_fcs_errors);
  7245. ESTAT_ADD(rx_align_errors);
  7246. ESTAT_ADD(rx_xon_pause_rcvd);
  7247. ESTAT_ADD(rx_xoff_pause_rcvd);
  7248. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7249. ESTAT_ADD(rx_xoff_entered);
  7250. ESTAT_ADD(rx_frame_too_long_errors);
  7251. ESTAT_ADD(rx_jabbers);
  7252. ESTAT_ADD(rx_undersize_packets);
  7253. ESTAT_ADD(rx_in_length_errors);
  7254. ESTAT_ADD(rx_out_length_errors);
  7255. ESTAT_ADD(rx_64_or_less_octet_packets);
  7256. ESTAT_ADD(rx_65_to_127_octet_packets);
  7257. ESTAT_ADD(rx_128_to_255_octet_packets);
  7258. ESTAT_ADD(rx_256_to_511_octet_packets);
  7259. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7260. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7261. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7262. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7263. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7264. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7265. ESTAT_ADD(tx_octets);
  7266. ESTAT_ADD(tx_collisions);
  7267. ESTAT_ADD(tx_xon_sent);
  7268. ESTAT_ADD(tx_xoff_sent);
  7269. ESTAT_ADD(tx_flow_control);
  7270. ESTAT_ADD(tx_mac_errors);
  7271. ESTAT_ADD(tx_single_collisions);
  7272. ESTAT_ADD(tx_mult_collisions);
  7273. ESTAT_ADD(tx_deferred);
  7274. ESTAT_ADD(tx_excessive_collisions);
  7275. ESTAT_ADD(tx_late_collisions);
  7276. ESTAT_ADD(tx_collide_2times);
  7277. ESTAT_ADD(tx_collide_3times);
  7278. ESTAT_ADD(tx_collide_4times);
  7279. ESTAT_ADD(tx_collide_5times);
  7280. ESTAT_ADD(tx_collide_6times);
  7281. ESTAT_ADD(tx_collide_7times);
  7282. ESTAT_ADD(tx_collide_8times);
  7283. ESTAT_ADD(tx_collide_9times);
  7284. ESTAT_ADD(tx_collide_10times);
  7285. ESTAT_ADD(tx_collide_11times);
  7286. ESTAT_ADD(tx_collide_12times);
  7287. ESTAT_ADD(tx_collide_13times);
  7288. ESTAT_ADD(tx_collide_14times);
  7289. ESTAT_ADD(tx_collide_15times);
  7290. ESTAT_ADD(tx_ucast_packets);
  7291. ESTAT_ADD(tx_mcast_packets);
  7292. ESTAT_ADD(tx_bcast_packets);
  7293. ESTAT_ADD(tx_carrier_sense_errors);
  7294. ESTAT_ADD(tx_discards);
  7295. ESTAT_ADD(tx_errors);
  7296. ESTAT_ADD(dma_writeq_full);
  7297. ESTAT_ADD(dma_write_prioq_full);
  7298. ESTAT_ADD(rxbds_empty);
  7299. ESTAT_ADD(rx_discards);
  7300. ESTAT_ADD(rx_errors);
  7301. ESTAT_ADD(rx_threshold_hit);
  7302. ESTAT_ADD(dma_readq_full);
  7303. ESTAT_ADD(dma_read_prioq_full);
  7304. ESTAT_ADD(tx_comp_queue_full);
  7305. ESTAT_ADD(ring_set_send_prod_index);
  7306. ESTAT_ADD(ring_status_update);
  7307. ESTAT_ADD(nic_irqs);
  7308. ESTAT_ADD(nic_avoided_irqs);
  7309. ESTAT_ADD(nic_tx_threshold_hit);
  7310. return estats;
  7311. }
  7312. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7313. {
  7314. struct tg3 *tp = netdev_priv(dev);
  7315. struct net_device_stats *stats = &tp->net_stats;
  7316. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7317. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7318. if (!hw_stats)
  7319. return old_stats;
  7320. stats->rx_packets = old_stats->rx_packets +
  7321. get_stat64(&hw_stats->rx_ucast_packets) +
  7322. get_stat64(&hw_stats->rx_mcast_packets) +
  7323. get_stat64(&hw_stats->rx_bcast_packets);
  7324. stats->tx_packets = old_stats->tx_packets +
  7325. get_stat64(&hw_stats->tx_ucast_packets) +
  7326. get_stat64(&hw_stats->tx_mcast_packets) +
  7327. get_stat64(&hw_stats->tx_bcast_packets);
  7328. stats->rx_bytes = old_stats->rx_bytes +
  7329. get_stat64(&hw_stats->rx_octets);
  7330. stats->tx_bytes = old_stats->tx_bytes +
  7331. get_stat64(&hw_stats->tx_octets);
  7332. stats->rx_errors = old_stats->rx_errors +
  7333. get_stat64(&hw_stats->rx_errors);
  7334. stats->tx_errors = old_stats->tx_errors +
  7335. get_stat64(&hw_stats->tx_errors) +
  7336. get_stat64(&hw_stats->tx_mac_errors) +
  7337. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7338. get_stat64(&hw_stats->tx_discards);
  7339. stats->multicast = old_stats->multicast +
  7340. get_stat64(&hw_stats->rx_mcast_packets);
  7341. stats->collisions = old_stats->collisions +
  7342. get_stat64(&hw_stats->tx_collisions);
  7343. stats->rx_length_errors = old_stats->rx_length_errors +
  7344. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7345. get_stat64(&hw_stats->rx_undersize_packets);
  7346. stats->rx_over_errors = old_stats->rx_over_errors +
  7347. get_stat64(&hw_stats->rxbds_empty);
  7348. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7349. get_stat64(&hw_stats->rx_align_errors);
  7350. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7351. get_stat64(&hw_stats->tx_discards);
  7352. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7353. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7354. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7355. calc_crc_errors(tp);
  7356. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7357. get_stat64(&hw_stats->rx_discards);
  7358. return stats;
  7359. }
  7360. static inline u32 calc_crc(unsigned char *buf, int len)
  7361. {
  7362. u32 reg;
  7363. u32 tmp;
  7364. int j, k;
  7365. reg = 0xffffffff;
  7366. for (j = 0; j < len; j++) {
  7367. reg ^= buf[j];
  7368. for (k = 0; k < 8; k++) {
  7369. tmp = reg & 0x01;
  7370. reg >>= 1;
  7371. if (tmp) {
  7372. reg ^= 0xedb88320;
  7373. }
  7374. }
  7375. }
  7376. return ~reg;
  7377. }
  7378. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7379. {
  7380. /* accept or reject all multicast frames */
  7381. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7382. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7383. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7384. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7385. }
  7386. static void __tg3_set_rx_mode(struct net_device *dev)
  7387. {
  7388. struct tg3 *tp = netdev_priv(dev);
  7389. u32 rx_mode;
  7390. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7391. RX_MODE_KEEP_VLAN_TAG);
  7392. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7393. * flag clear.
  7394. */
  7395. #if TG3_VLAN_TAG_USED
  7396. if (!tp->vlgrp &&
  7397. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7398. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7399. #else
  7400. /* By definition, VLAN is disabled always in this
  7401. * case.
  7402. */
  7403. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7404. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7405. #endif
  7406. if (dev->flags & IFF_PROMISC) {
  7407. /* Promiscuous mode. */
  7408. rx_mode |= RX_MODE_PROMISC;
  7409. } else if (dev->flags & IFF_ALLMULTI) {
  7410. /* Accept all multicast. */
  7411. tg3_set_multi (tp, 1);
  7412. } else if (dev->mc_count < 1) {
  7413. /* Reject all multicast. */
  7414. tg3_set_multi (tp, 0);
  7415. } else {
  7416. /* Accept one or more multicast(s). */
  7417. struct dev_mc_list *mclist;
  7418. unsigned int i;
  7419. u32 mc_filter[4] = { 0, };
  7420. u32 regidx;
  7421. u32 bit;
  7422. u32 crc;
  7423. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7424. i++, mclist = mclist->next) {
  7425. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7426. bit = ~crc & 0x7f;
  7427. regidx = (bit & 0x60) >> 5;
  7428. bit &= 0x1f;
  7429. mc_filter[regidx] |= (1 << bit);
  7430. }
  7431. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7432. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7433. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7434. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7435. }
  7436. if (rx_mode != tp->rx_mode) {
  7437. tp->rx_mode = rx_mode;
  7438. tw32_f(MAC_RX_MODE, rx_mode);
  7439. udelay(10);
  7440. }
  7441. }
  7442. static void tg3_set_rx_mode(struct net_device *dev)
  7443. {
  7444. struct tg3 *tp = netdev_priv(dev);
  7445. if (!netif_running(dev))
  7446. return;
  7447. tg3_full_lock(tp, 0);
  7448. __tg3_set_rx_mode(dev);
  7449. tg3_full_unlock(tp);
  7450. }
  7451. #define TG3_REGDUMP_LEN (32 * 1024)
  7452. static int tg3_get_regs_len(struct net_device *dev)
  7453. {
  7454. return TG3_REGDUMP_LEN;
  7455. }
  7456. static void tg3_get_regs(struct net_device *dev,
  7457. struct ethtool_regs *regs, void *_p)
  7458. {
  7459. u32 *p = _p;
  7460. struct tg3 *tp = netdev_priv(dev);
  7461. u8 *orig_p = _p;
  7462. int i;
  7463. regs->version = 0;
  7464. memset(p, 0, TG3_REGDUMP_LEN);
  7465. if (tp->link_config.phy_is_low_power)
  7466. return;
  7467. tg3_full_lock(tp, 0);
  7468. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7469. #define GET_REG32_LOOP(base,len) \
  7470. do { p = (u32 *)(orig_p + (base)); \
  7471. for (i = 0; i < len; i += 4) \
  7472. __GET_REG32((base) + i); \
  7473. } while (0)
  7474. #define GET_REG32_1(reg) \
  7475. do { p = (u32 *)(orig_p + (reg)); \
  7476. __GET_REG32((reg)); \
  7477. } while (0)
  7478. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7479. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7480. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7481. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7482. GET_REG32_1(SNDDATAC_MODE);
  7483. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7484. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7485. GET_REG32_1(SNDBDC_MODE);
  7486. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7487. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7488. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7489. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7490. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7491. GET_REG32_1(RCVDCC_MODE);
  7492. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7493. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7494. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7495. GET_REG32_1(MBFREE_MODE);
  7496. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7497. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7498. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7499. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7500. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7501. GET_REG32_1(RX_CPU_MODE);
  7502. GET_REG32_1(RX_CPU_STATE);
  7503. GET_REG32_1(RX_CPU_PGMCTR);
  7504. GET_REG32_1(RX_CPU_HWBKPT);
  7505. GET_REG32_1(TX_CPU_MODE);
  7506. GET_REG32_1(TX_CPU_STATE);
  7507. GET_REG32_1(TX_CPU_PGMCTR);
  7508. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7509. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7510. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7511. GET_REG32_1(DMAC_MODE);
  7512. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7513. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7514. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7515. #undef __GET_REG32
  7516. #undef GET_REG32_LOOP
  7517. #undef GET_REG32_1
  7518. tg3_full_unlock(tp);
  7519. }
  7520. static int tg3_get_eeprom_len(struct net_device *dev)
  7521. {
  7522. struct tg3 *tp = netdev_priv(dev);
  7523. return tp->nvram_size;
  7524. }
  7525. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7526. {
  7527. struct tg3 *tp = netdev_priv(dev);
  7528. int ret;
  7529. u8 *pd;
  7530. u32 i, offset, len, b_offset, b_count;
  7531. __be32 val;
  7532. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7533. return -EINVAL;
  7534. if (tp->link_config.phy_is_low_power)
  7535. return -EAGAIN;
  7536. offset = eeprom->offset;
  7537. len = eeprom->len;
  7538. eeprom->len = 0;
  7539. eeprom->magic = TG3_EEPROM_MAGIC;
  7540. if (offset & 3) {
  7541. /* adjustments to start on required 4 byte boundary */
  7542. b_offset = offset & 3;
  7543. b_count = 4 - b_offset;
  7544. if (b_count > len) {
  7545. /* i.e. offset=1 len=2 */
  7546. b_count = len;
  7547. }
  7548. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7549. if (ret)
  7550. return ret;
  7551. memcpy(data, ((char*)&val) + b_offset, b_count);
  7552. len -= b_count;
  7553. offset += b_count;
  7554. eeprom->len += b_count;
  7555. }
  7556. /* read bytes upto the last 4 byte boundary */
  7557. pd = &data[eeprom->len];
  7558. for (i = 0; i < (len - (len & 3)); i += 4) {
  7559. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7560. if (ret) {
  7561. eeprom->len += i;
  7562. return ret;
  7563. }
  7564. memcpy(pd + i, &val, 4);
  7565. }
  7566. eeprom->len += i;
  7567. if (len & 3) {
  7568. /* read last bytes not ending on 4 byte boundary */
  7569. pd = &data[eeprom->len];
  7570. b_count = len & 3;
  7571. b_offset = offset + len - b_count;
  7572. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7573. if (ret)
  7574. return ret;
  7575. memcpy(pd, &val, b_count);
  7576. eeprom->len += b_count;
  7577. }
  7578. return 0;
  7579. }
  7580. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7581. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7582. {
  7583. struct tg3 *tp = netdev_priv(dev);
  7584. int ret;
  7585. u32 offset, len, b_offset, odd_len;
  7586. u8 *buf;
  7587. __be32 start, end;
  7588. if (tp->link_config.phy_is_low_power)
  7589. return -EAGAIN;
  7590. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7591. eeprom->magic != TG3_EEPROM_MAGIC)
  7592. return -EINVAL;
  7593. offset = eeprom->offset;
  7594. len = eeprom->len;
  7595. if ((b_offset = (offset & 3))) {
  7596. /* adjustments to start on required 4 byte boundary */
  7597. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7598. if (ret)
  7599. return ret;
  7600. len += b_offset;
  7601. offset &= ~3;
  7602. if (len < 4)
  7603. len = 4;
  7604. }
  7605. odd_len = 0;
  7606. if (len & 3) {
  7607. /* adjustments to end on required 4 byte boundary */
  7608. odd_len = 1;
  7609. len = (len + 3) & ~3;
  7610. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7611. if (ret)
  7612. return ret;
  7613. }
  7614. buf = data;
  7615. if (b_offset || odd_len) {
  7616. buf = kmalloc(len, GFP_KERNEL);
  7617. if (!buf)
  7618. return -ENOMEM;
  7619. if (b_offset)
  7620. memcpy(buf, &start, 4);
  7621. if (odd_len)
  7622. memcpy(buf+len-4, &end, 4);
  7623. memcpy(buf + b_offset, data, eeprom->len);
  7624. }
  7625. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7626. if (buf != data)
  7627. kfree(buf);
  7628. return ret;
  7629. }
  7630. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7631. {
  7632. struct tg3 *tp = netdev_priv(dev);
  7633. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7634. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7635. return -EAGAIN;
  7636. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7637. }
  7638. cmd->supported = (SUPPORTED_Autoneg);
  7639. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7640. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7641. SUPPORTED_1000baseT_Full);
  7642. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7643. cmd->supported |= (SUPPORTED_100baseT_Half |
  7644. SUPPORTED_100baseT_Full |
  7645. SUPPORTED_10baseT_Half |
  7646. SUPPORTED_10baseT_Full |
  7647. SUPPORTED_TP);
  7648. cmd->port = PORT_TP;
  7649. } else {
  7650. cmd->supported |= SUPPORTED_FIBRE;
  7651. cmd->port = PORT_FIBRE;
  7652. }
  7653. cmd->advertising = tp->link_config.advertising;
  7654. if (netif_running(dev)) {
  7655. cmd->speed = tp->link_config.active_speed;
  7656. cmd->duplex = tp->link_config.active_duplex;
  7657. }
  7658. cmd->phy_address = PHY_ADDR;
  7659. cmd->transceiver = XCVR_INTERNAL;
  7660. cmd->autoneg = tp->link_config.autoneg;
  7661. cmd->maxtxpkt = 0;
  7662. cmd->maxrxpkt = 0;
  7663. return 0;
  7664. }
  7665. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7666. {
  7667. struct tg3 *tp = netdev_priv(dev);
  7668. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7669. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7670. return -EAGAIN;
  7671. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7672. }
  7673. if (cmd->autoneg != AUTONEG_ENABLE &&
  7674. cmd->autoneg != AUTONEG_DISABLE)
  7675. return -EINVAL;
  7676. if (cmd->autoneg == AUTONEG_DISABLE &&
  7677. cmd->duplex != DUPLEX_FULL &&
  7678. cmd->duplex != DUPLEX_HALF)
  7679. return -EINVAL;
  7680. if (cmd->autoneg == AUTONEG_ENABLE) {
  7681. u32 mask = ADVERTISED_Autoneg |
  7682. ADVERTISED_Pause |
  7683. ADVERTISED_Asym_Pause;
  7684. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7685. mask |= ADVERTISED_1000baseT_Half |
  7686. ADVERTISED_1000baseT_Full;
  7687. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7688. mask |= ADVERTISED_100baseT_Half |
  7689. ADVERTISED_100baseT_Full |
  7690. ADVERTISED_10baseT_Half |
  7691. ADVERTISED_10baseT_Full |
  7692. ADVERTISED_TP;
  7693. else
  7694. mask |= ADVERTISED_FIBRE;
  7695. if (cmd->advertising & ~mask)
  7696. return -EINVAL;
  7697. mask &= (ADVERTISED_1000baseT_Half |
  7698. ADVERTISED_1000baseT_Full |
  7699. ADVERTISED_100baseT_Half |
  7700. ADVERTISED_100baseT_Full |
  7701. ADVERTISED_10baseT_Half |
  7702. ADVERTISED_10baseT_Full);
  7703. cmd->advertising &= mask;
  7704. } else {
  7705. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7706. if (cmd->speed != SPEED_1000)
  7707. return -EINVAL;
  7708. if (cmd->duplex != DUPLEX_FULL)
  7709. return -EINVAL;
  7710. } else {
  7711. if (cmd->speed != SPEED_100 &&
  7712. cmd->speed != SPEED_10)
  7713. return -EINVAL;
  7714. }
  7715. }
  7716. tg3_full_lock(tp, 0);
  7717. tp->link_config.autoneg = cmd->autoneg;
  7718. if (cmd->autoneg == AUTONEG_ENABLE) {
  7719. tp->link_config.advertising = (cmd->advertising |
  7720. ADVERTISED_Autoneg);
  7721. tp->link_config.speed = SPEED_INVALID;
  7722. tp->link_config.duplex = DUPLEX_INVALID;
  7723. } else {
  7724. tp->link_config.advertising = 0;
  7725. tp->link_config.speed = cmd->speed;
  7726. tp->link_config.duplex = cmd->duplex;
  7727. }
  7728. tp->link_config.orig_speed = tp->link_config.speed;
  7729. tp->link_config.orig_duplex = tp->link_config.duplex;
  7730. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7731. if (netif_running(dev))
  7732. tg3_setup_phy(tp, 1);
  7733. tg3_full_unlock(tp);
  7734. return 0;
  7735. }
  7736. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7737. {
  7738. struct tg3 *tp = netdev_priv(dev);
  7739. strcpy(info->driver, DRV_MODULE_NAME);
  7740. strcpy(info->version, DRV_MODULE_VERSION);
  7741. strcpy(info->fw_version, tp->fw_ver);
  7742. strcpy(info->bus_info, pci_name(tp->pdev));
  7743. }
  7744. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7745. {
  7746. struct tg3 *tp = netdev_priv(dev);
  7747. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7748. device_can_wakeup(&tp->pdev->dev))
  7749. wol->supported = WAKE_MAGIC;
  7750. else
  7751. wol->supported = 0;
  7752. wol->wolopts = 0;
  7753. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7754. device_can_wakeup(&tp->pdev->dev))
  7755. wol->wolopts = WAKE_MAGIC;
  7756. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7757. }
  7758. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7759. {
  7760. struct tg3 *tp = netdev_priv(dev);
  7761. struct device *dp = &tp->pdev->dev;
  7762. if (wol->wolopts & ~WAKE_MAGIC)
  7763. return -EINVAL;
  7764. if ((wol->wolopts & WAKE_MAGIC) &&
  7765. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7766. return -EINVAL;
  7767. spin_lock_bh(&tp->lock);
  7768. if (wol->wolopts & WAKE_MAGIC) {
  7769. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7770. device_set_wakeup_enable(dp, true);
  7771. } else {
  7772. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7773. device_set_wakeup_enable(dp, false);
  7774. }
  7775. spin_unlock_bh(&tp->lock);
  7776. return 0;
  7777. }
  7778. static u32 tg3_get_msglevel(struct net_device *dev)
  7779. {
  7780. struct tg3 *tp = netdev_priv(dev);
  7781. return tp->msg_enable;
  7782. }
  7783. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7784. {
  7785. struct tg3 *tp = netdev_priv(dev);
  7786. tp->msg_enable = value;
  7787. }
  7788. static int tg3_set_tso(struct net_device *dev, u32 value)
  7789. {
  7790. struct tg3 *tp = netdev_priv(dev);
  7791. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7792. if (value)
  7793. return -EINVAL;
  7794. return 0;
  7795. }
  7796. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7797. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7798. if (value) {
  7799. dev->features |= NETIF_F_TSO6;
  7800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7801. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7802. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7805. dev->features |= NETIF_F_TSO_ECN;
  7806. } else
  7807. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7808. }
  7809. return ethtool_op_set_tso(dev, value);
  7810. }
  7811. static int tg3_nway_reset(struct net_device *dev)
  7812. {
  7813. struct tg3 *tp = netdev_priv(dev);
  7814. int r;
  7815. if (!netif_running(dev))
  7816. return -EAGAIN;
  7817. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7818. return -EINVAL;
  7819. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7820. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7821. return -EAGAIN;
  7822. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7823. } else {
  7824. u32 bmcr;
  7825. spin_lock_bh(&tp->lock);
  7826. r = -EINVAL;
  7827. tg3_readphy(tp, MII_BMCR, &bmcr);
  7828. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7829. ((bmcr & BMCR_ANENABLE) ||
  7830. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7831. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7832. BMCR_ANENABLE);
  7833. r = 0;
  7834. }
  7835. spin_unlock_bh(&tp->lock);
  7836. }
  7837. return r;
  7838. }
  7839. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7840. {
  7841. struct tg3 *tp = netdev_priv(dev);
  7842. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7843. ering->rx_mini_max_pending = 0;
  7844. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7845. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7846. else
  7847. ering->rx_jumbo_max_pending = 0;
  7848. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7849. ering->rx_pending = tp->rx_pending;
  7850. ering->rx_mini_pending = 0;
  7851. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7852. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7853. else
  7854. ering->rx_jumbo_pending = 0;
  7855. ering->tx_pending = tp->napi[0].tx_pending;
  7856. }
  7857. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7858. {
  7859. struct tg3 *tp = netdev_priv(dev);
  7860. int i, irq_sync = 0, err = 0;
  7861. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7862. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7863. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7864. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7865. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7866. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7867. return -EINVAL;
  7868. if (netif_running(dev)) {
  7869. tg3_phy_stop(tp);
  7870. tg3_netif_stop(tp);
  7871. irq_sync = 1;
  7872. }
  7873. tg3_full_lock(tp, irq_sync);
  7874. tp->rx_pending = ering->rx_pending;
  7875. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7876. tp->rx_pending > 63)
  7877. tp->rx_pending = 63;
  7878. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7879. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7880. tp->napi[i].tx_pending = ering->tx_pending;
  7881. if (netif_running(dev)) {
  7882. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7883. err = tg3_restart_hw(tp, 1);
  7884. if (!err)
  7885. tg3_netif_start(tp);
  7886. }
  7887. tg3_full_unlock(tp);
  7888. if (irq_sync && !err)
  7889. tg3_phy_start(tp);
  7890. return err;
  7891. }
  7892. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7893. {
  7894. struct tg3 *tp = netdev_priv(dev);
  7895. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7896. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7897. epause->rx_pause = 1;
  7898. else
  7899. epause->rx_pause = 0;
  7900. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7901. epause->tx_pause = 1;
  7902. else
  7903. epause->tx_pause = 0;
  7904. }
  7905. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7906. {
  7907. struct tg3 *tp = netdev_priv(dev);
  7908. int err = 0;
  7909. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7910. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7911. return -EAGAIN;
  7912. if (epause->autoneg) {
  7913. u32 newadv;
  7914. struct phy_device *phydev;
  7915. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7916. if (epause->rx_pause) {
  7917. if (epause->tx_pause)
  7918. newadv = ADVERTISED_Pause;
  7919. else
  7920. newadv = ADVERTISED_Pause |
  7921. ADVERTISED_Asym_Pause;
  7922. } else if (epause->tx_pause) {
  7923. newadv = ADVERTISED_Asym_Pause;
  7924. } else
  7925. newadv = 0;
  7926. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7927. u32 oldadv = phydev->advertising &
  7928. (ADVERTISED_Pause |
  7929. ADVERTISED_Asym_Pause);
  7930. if (oldadv != newadv) {
  7931. phydev->advertising &=
  7932. ~(ADVERTISED_Pause |
  7933. ADVERTISED_Asym_Pause);
  7934. phydev->advertising |= newadv;
  7935. err = phy_start_aneg(phydev);
  7936. }
  7937. } else {
  7938. tp->link_config.advertising &=
  7939. ~(ADVERTISED_Pause |
  7940. ADVERTISED_Asym_Pause);
  7941. tp->link_config.advertising |= newadv;
  7942. }
  7943. } else {
  7944. if (epause->rx_pause)
  7945. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7946. else
  7947. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7948. if (epause->tx_pause)
  7949. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7950. else
  7951. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7952. if (netif_running(dev))
  7953. tg3_setup_flow_control(tp, 0, 0);
  7954. }
  7955. } else {
  7956. int irq_sync = 0;
  7957. if (netif_running(dev)) {
  7958. tg3_netif_stop(tp);
  7959. irq_sync = 1;
  7960. }
  7961. tg3_full_lock(tp, irq_sync);
  7962. if (epause->autoneg)
  7963. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7964. else
  7965. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7966. if (epause->rx_pause)
  7967. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7968. else
  7969. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7970. if (epause->tx_pause)
  7971. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7972. else
  7973. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7974. if (netif_running(dev)) {
  7975. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7976. err = tg3_restart_hw(tp, 1);
  7977. if (!err)
  7978. tg3_netif_start(tp);
  7979. }
  7980. tg3_full_unlock(tp);
  7981. }
  7982. return err;
  7983. }
  7984. static u32 tg3_get_rx_csum(struct net_device *dev)
  7985. {
  7986. struct tg3 *tp = netdev_priv(dev);
  7987. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7988. }
  7989. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7990. {
  7991. struct tg3 *tp = netdev_priv(dev);
  7992. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7993. if (data != 0)
  7994. return -EINVAL;
  7995. return 0;
  7996. }
  7997. spin_lock_bh(&tp->lock);
  7998. if (data)
  7999. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8000. else
  8001. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8002. spin_unlock_bh(&tp->lock);
  8003. return 0;
  8004. }
  8005. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8006. {
  8007. struct tg3 *tp = netdev_priv(dev);
  8008. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8009. if (data != 0)
  8010. return -EINVAL;
  8011. return 0;
  8012. }
  8013. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8014. ethtool_op_set_tx_ipv6_csum(dev, data);
  8015. else
  8016. ethtool_op_set_tx_csum(dev, data);
  8017. return 0;
  8018. }
  8019. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8020. {
  8021. switch (sset) {
  8022. case ETH_SS_TEST:
  8023. return TG3_NUM_TEST;
  8024. case ETH_SS_STATS:
  8025. return TG3_NUM_STATS;
  8026. default:
  8027. return -EOPNOTSUPP;
  8028. }
  8029. }
  8030. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8031. {
  8032. switch (stringset) {
  8033. case ETH_SS_STATS:
  8034. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8035. break;
  8036. case ETH_SS_TEST:
  8037. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8038. break;
  8039. default:
  8040. WARN_ON(1); /* we need a WARN() */
  8041. break;
  8042. }
  8043. }
  8044. static int tg3_phys_id(struct net_device *dev, u32 data)
  8045. {
  8046. struct tg3 *tp = netdev_priv(dev);
  8047. int i;
  8048. if (!netif_running(tp->dev))
  8049. return -EAGAIN;
  8050. if (data == 0)
  8051. data = UINT_MAX / 2;
  8052. for (i = 0; i < (data * 2); i++) {
  8053. if ((i % 2) == 0)
  8054. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8055. LED_CTRL_1000MBPS_ON |
  8056. LED_CTRL_100MBPS_ON |
  8057. LED_CTRL_10MBPS_ON |
  8058. LED_CTRL_TRAFFIC_OVERRIDE |
  8059. LED_CTRL_TRAFFIC_BLINK |
  8060. LED_CTRL_TRAFFIC_LED);
  8061. else
  8062. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8063. LED_CTRL_TRAFFIC_OVERRIDE);
  8064. if (msleep_interruptible(500))
  8065. break;
  8066. }
  8067. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8068. return 0;
  8069. }
  8070. static void tg3_get_ethtool_stats (struct net_device *dev,
  8071. struct ethtool_stats *estats, u64 *tmp_stats)
  8072. {
  8073. struct tg3 *tp = netdev_priv(dev);
  8074. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8075. }
  8076. #define NVRAM_TEST_SIZE 0x100
  8077. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8078. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8079. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8080. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8081. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8082. static int tg3_test_nvram(struct tg3 *tp)
  8083. {
  8084. u32 csum, magic;
  8085. __be32 *buf;
  8086. int i, j, k, err = 0, size;
  8087. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8088. return 0;
  8089. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8090. return -EIO;
  8091. if (magic == TG3_EEPROM_MAGIC)
  8092. size = NVRAM_TEST_SIZE;
  8093. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8094. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8095. TG3_EEPROM_SB_FORMAT_1) {
  8096. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8097. case TG3_EEPROM_SB_REVISION_0:
  8098. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8099. break;
  8100. case TG3_EEPROM_SB_REVISION_2:
  8101. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8102. break;
  8103. case TG3_EEPROM_SB_REVISION_3:
  8104. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8105. break;
  8106. default:
  8107. return 0;
  8108. }
  8109. } else
  8110. return 0;
  8111. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8112. size = NVRAM_SELFBOOT_HW_SIZE;
  8113. else
  8114. return -EIO;
  8115. buf = kmalloc(size, GFP_KERNEL);
  8116. if (buf == NULL)
  8117. return -ENOMEM;
  8118. err = -EIO;
  8119. for (i = 0, j = 0; i < size; i += 4, j++) {
  8120. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8121. if (err)
  8122. break;
  8123. }
  8124. if (i < size)
  8125. goto out;
  8126. /* Selfboot format */
  8127. magic = be32_to_cpu(buf[0]);
  8128. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8129. TG3_EEPROM_MAGIC_FW) {
  8130. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8131. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8132. TG3_EEPROM_SB_REVISION_2) {
  8133. /* For rev 2, the csum doesn't include the MBA. */
  8134. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8135. csum8 += buf8[i];
  8136. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8137. csum8 += buf8[i];
  8138. } else {
  8139. for (i = 0; i < size; i++)
  8140. csum8 += buf8[i];
  8141. }
  8142. if (csum8 == 0) {
  8143. err = 0;
  8144. goto out;
  8145. }
  8146. err = -EIO;
  8147. goto out;
  8148. }
  8149. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8150. TG3_EEPROM_MAGIC_HW) {
  8151. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8152. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8153. u8 *buf8 = (u8 *) buf;
  8154. /* Separate the parity bits and the data bytes. */
  8155. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8156. if ((i == 0) || (i == 8)) {
  8157. int l;
  8158. u8 msk;
  8159. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8160. parity[k++] = buf8[i] & msk;
  8161. i++;
  8162. }
  8163. else if (i == 16) {
  8164. int l;
  8165. u8 msk;
  8166. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8167. parity[k++] = buf8[i] & msk;
  8168. i++;
  8169. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8170. parity[k++] = buf8[i] & msk;
  8171. i++;
  8172. }
  8173. data[j++] = buf8[i];
  8174. }
  8175. err = -EIO;
  8176. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8177. u8 hw8 = hweight8(data[i]);
  8178. if ((hw8 & 0x1) && parity[i])
  8179. goto out;
  8180. else if (!(hw8 & 0x1) && !parity[i])
  8181. goto out;
  8182. }
  8183. err = 0;
  8184. goto out;
  8185. }
  8186. /* Bootstrap checksum at offset 0x10 */
  8187. csum = calc_crc((unsigned char *) buf, 0x10);
  8188. if (csum != be32_to_cpu(buf[0x10/4]))
  8189. goto out;
  8190. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8191. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8192. if (csum != be32_to_cpu(buf[0xfc/4]))
  8193. goto out;
  8194. err = 0;
  8195. out:
  8196. kfree(buf);
  8197. return err;
  8198. }
  8199. #define TG3_SERDES_TIMEOUT_SEC 2
  8200. #define TG3_COPPER_TIMEOUT_SEC 6
  8201. static int tg3_test_link(struct tg3 *tp)
  8202. {
  8203. int i, max;
  8204. if (!netif_running(tp->dev))
  8205. return -ENODEV;
  8206. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8207. max = TG3_SERDES_TIMEOUT_SEC;
  8208. else
  8209. max = TG3_COPPER_TIMEOUT_SEC;
  8210. for (i = 0; i < max; i++) {
  8211. if (netif_carrier_ok(tp->dev))
  8212. return 0;
  8213. if (msleep_interruptible(1000))
  8214. break;
  8215. }
  8216. return -EIO;
  8217. }
  8218. /* Only test the commonly used registers */
  8219. static int tg3_test_registers(struct tg3 *tp)
  8220. {
  8221. int i, is_5705, is_5750;
  8222. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8223. static struct {
  8224. u16 offset;
  8225. u16 flags;
  8226. #define TG3_FL_5705 0x1
  8227. #define TG3_FL_NOT_5705 0x2
  8228. #define TG3_FL_NOT_5788 0x4
  8229. #define TG3_FL_NOT_5750 0x8
  8230. u32 read_mask;
  8231. u32 write_mask;
  8232. } reg_tbl[] = {
  8233. /* MAC Control Registers */
  8234. { MAC_MODE, TG3_FL_NOT_5705,
  8235. 0x00000000, 0x00ef6f8c },
  8236. { MAC_MODE, TG3_FL_5705,
  8237. 0x00000000, 0x01ef6b8c },
  8238. { MAC_STATUS, TG3_FL_NOT_5705,
  8239. 0x03800107, 0x00000000 },
  8240. { MAC_STATUS, TG3_FL_5705,
  8241. 0x03800100, 0x00000000 },
  8242. { MAC_ADDR_0_HIGH, 0x0000,
  8243. 0x00000000, 0x0000ffff },
  8244. { MAC_ADDR_0_LOW, 0x0000,
  8245. 0x00000000, 0xffffffff },
  8246. { MAC_RX_MTU_SIZE, 0x0000,
  8247. 0x00000000, 0x0000ffff },
  8248. { MAC_TX_MODE, 0x0000,
  8249. 0x00000000, 0x00000070 },
  8250. { MAC_TX_LENGTHS, 0x0000,
  8251. 0x00000000, 0x00003fff },
  8252. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8253. 0x00000000, 0x000007fc },
  8254. { MAC_RX_MODE, TG3_FL_5705,
  8255. 0x00000000, 0x000007dc },
  8256. { MAC_HASH_REG_0, 0x0000,
  8257. 0x00000000, 0xffffffff },
  8258. { MAC_HASH_REG_1, 0x0000,
  8259. 0x00000000, 0xffffffff },
  8260. { MAC_HASH_REG_2, 0x0000,
  8261. 0x00000000, 0xffffffff },
  8262. { MAC_HASH_REG_3, 0x0000,
  8263. 0x00000000, 0xffffffff },
  8264. /* Receive Data and Receive BD Initiator Control Registers. */
  8265. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8266. 0x00000000, 0xffffffff },
  8267. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8268. 0x00000000, 0xffffffff },
  8269. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8270. 0x00000000, 0x00000003 },
  8271. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8272. 0x00000000, 0xffffffff },
  8273. { RCVDBDI_STD_BD+0, 0x0000,
  8274. 0x00000000, 0xffffffff },
  8275. { RCVDBDI_STD_BD+4, 0x0000,
  8276. 0x00000000, 0xffffffff },
  8277. { RCVDBDI_STD_BD+8, 0x0000,
  8278. 0x00000000, 0xffff0002 },
  8279. { RCVDBDI_STD_BD+0xc, 0x0000,
  8280. 0x00000000, 0xffffffff },
  8281. /* Receive BD Initiator Control Registers. */
  8282. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8283. 0x00000000, 0xffffffff },
  8284. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8285. 0x00000000, 0x000003ff },
  8286. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8287. 0x00000000, 0xffffffff },
  8288. /* Host Coalescing Control Registers. */
  8289. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8290. 0x00000000, 0x00000004 },
  8291. { HOSTCC_MODE, TG3_FL_5705,
  8292. 0x00000000, 0x000000f6 },
  8293. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8294. 0x00000000, 0xffffffff },
  8295. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8296. 0x00000000, 0x000003ff },
  8297. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8298. 0x00000000, 0xffffffff },
  8299. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8300. 0x00000000, 0x000003ff },
  8301. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8302. 0x00000000, 0xffffffff },
  8303. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8304. 0x00000000, 0x000000ff },
  8305. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8306. 0x00000000, 0xffffffff },
  8307. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8308. 0x00000000, 0x000000ff },
  8309. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8310. 0x00000000, 0xffffffff },
  8311. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8312. 0x00000000, 0xffffffff },
  8313. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8314. 0x00000000, 0xffffffff },
  8315. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8316. 0x00000000, 0x000000ff },
  8317. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8318. 0x00000000, 0xffffffff },
  8319. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8320. 0x00000000, 0x000000ff },
  8321. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8322. 0x00000000, 0xffffffff },
  8323. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8324. 0x00000000, 0xffffffff },
  8325. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8326. 0x00000000, 0xffffffff },
  8327. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8328. 0x00000000, 0xffffffff },
  8329. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8330. 0x00000000, 0xffffffff },
  8331. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8332. 0xffffffff, 0x00000000 },
  8333. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8334. 0xffffffff, 0x00000000 },
  8335. /* Buffer Manager Control Registers. */
  8336. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8337. 0x00000000, 0x007fff80 },
  8338. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8339. 0x00000000, 0x007fffff },
  8340. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8341. 0x00000000, 0x0000003f },
  8342. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8343. 0x00000000, 0x000001ff },
  8344. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8345. 0x00000000, 0x000001ff },
  8346. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8347. 0xffffffff, 0x00000000 },
  8348. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8349. 0xffffffff, 0x00000000 },
  8350. /* Mailbox Registers */
  8351. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8352. 0x00000000, 0x000001ff },
  8353. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8354. 0x00000000, 0x000001ff },
  8355. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8356. 0x00000000, 0x000007ff },
  8357. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8358. 0x00000000, 0x000001ff },
  8359. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8360. };
  8361. is_5705 = is_5750 = 0;
  8362. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8363. is_5705 = 1;
  8364. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8365. is_5750 = 1;
  8366. }
  8367. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8368. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8369. continue;
  8370. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8371. continue;
  8372. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8373. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8374. continue;
  8375. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8376. continue;
  8377. offset = (u32) reg_tbl[i].offset;
  8378. read_mask = reg_tbl[i].read_mask;
  8379. write_mask = reg_tbl[i].write_mask;
  8380. /* Save the original register content */
  8381. save_val = tr32(offset);
  8382. /* Determine the read-only value. */
  8383. read_val = save_val & read_mask;
  8384. /* Write zero to the register, then make sure the read-only bits
  8385. * are not changed and the read/write bits are all zeros.
  8386. */
  8387. tw32(offset, 0);
  8388. val = tr32(offset);
  8389. /* Test the read-only and read/write bits. */
  8390. if (((val & read_mask) != read_val) || (val & write_mask))
  8391. goto out;
  8392. /* Write ones to all the bits defined by RdMask and WrMask, then
  8393. * make sure the read-only bits are not changed and the
  8394. * read/write bits are all ones.
  8395. */
  8396. tw32(offset, read_mask | write_mask);
  8397. val = tr32(offset);
  8398. /* Test the read-only bits. */
  8399. if ((val & read_mask) != read_val)
  8400. goto out;
  8401. /* Test the read/write bits. */
  8402. if ((val & write_mask) != write_mask)
  8403. goto out;
  8404. tw32(offset, save_val);
  8405. }
  8406. return 0;
  8407. out:
  8408. if (netif_msg_hw(tp))
  8409. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8410. offset);
  8411. tw32(offset, save_val);
  8412. return -EIO;
  8413. }
  8414. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8415. {
  8416. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8417. int i;
  8418. u32 j;
  8419. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8420. for (j = 0; j < len; j += 4) {
  8421. u32 val;
  8422. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8423. tg3_read_mem(tp, offset + j, &val);
  8424. if (val != test_pattern[i])
  8425. return -EIO;
  8426. }
  8427. }
  8428. return 0;
  8429. }
  8430. static int tg3_test_memory(struct tg3 *tp)
  8431. {
  8432. static struct mem_entry {
  8433. u32 offset;
  8434. u32 len;
  8435. } mem_tbl_570x[] = {
  8436. { 0x00000000, 0x00b50},
  8437. { 0x00002000, 0x1c000},
  8438. { 0xffffffff, 0x00000}
  8439. }, mem_tbl_5705[] = {
  8440. { 0x00000100, 0x0000c},
  8441. { 0x00000200, 0x00008},
  8442. { 0x00004000, 0x00800},
  8443. { 0x00006000, 0x01000},
  8444. { 0x00008000, 0x02000},
  8445. { 0x00010000, 0x0e000},
  8446. { 0xffffffff, 0x00000}
  8447. }, mem_tbl_5755[] = {
  8448. { 0x00000200, 0x00008},
  8449. { 0x00004000, 0x00800},
  8450. { 0x00006000, 0x00800},
  8451. { 0x00008000, 0x02000},
  8452. { 0x00010000, 0x0c000},
  8453. { 0xffffffff, 0x00000}
  8454. }, mem_tbl_5906[] = {
  8455. { 0x00000200, 0x00008},
  8456. { 0x00004000, 0x00400},
  8457. { 0x00006000, 0x00400},
  8458. { 0x00008000, 0x01000},
  8459. { 0x00010000, 0x01000},
  8460. { 0xffffffff, 0x00000}
  8461. };
  8462. struct mem_entry *mem_tbl;
  8463. int err = 0;
  8464. int i;
  8465. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8466. mem_tbl = mem_tbl_5755;
  8467. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8468. mem_tbl = mem_tbl_5906;
  8469. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8470. mem_tbl = mem_tbl_5705;
  8471. else
  8472. mem_tbl = mem_tbl_570x;
  8473. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8474. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8475. mem_tbl[i].len)) != 0)
  8476. break;
  8477. }
  8478. return err;
  8479. }
  8480. #define TG3_MAC_LOOPBACK 0
  8481. #define TG3_PHY_LOOPBACK 1
  8482. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8483. {
  8484. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8485. u32 desc_idx, coal_now;
  8486. struct sk_buff *skb, *rx_skb;
  8487. u8 *tx_data;
  8488. dma_addr_t map;
  8489. int num_pkts, tx_len, rx_len, i, err;
  8490. struct tg3_rx_buffer_desc *desc;
  8491. struct tg3_napi *tnapi, *rnapi;
  8492. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8493. if (tp->irq_cnt > 1) {
  8494. tnapi = &tp->napi[1];
  8495. rnapi = &tp->napi[1];
  8496. } else {
  8497. tnapi = &tp->napi[0];
  8498. rnapi = &tp->napi[0];
  8499. }
  8500. coal_now = tnapi->coal_now | rnapi->coal_now;
  8501. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8502. /* HW errata - mac loopback fails in some cases on 5780.
  8503. * Normal traffic and PHY loopback are not affected by
  8504. * errata.
  8505. */
  8506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8507. return 0;
  8508. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8509. MAC_MODE_PORT_INT_LPBACK;
  8510. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8511. mac_mode |= MAC_MODE_LINK_POLARITY;
  8512. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8513. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8514. else
  8515. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8516. tw32(MAC_MODE, mac_mode);
  8517. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8518. u32 val;
  8519. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8520. tg3_phy_fet_toggle_apd(tp, false);
  8521. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8522. } else
  8523. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8524. tg3_phy_toggle_automdix(tp, 0);
  8525. tg3_writephy(tp, MII_BMCR, val);
  8526. udelay(40);
  8527. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8528. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8530. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8531. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8532. } else
  8533. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8534. /* reset to prevent losing 1st rx packet intermittently */
  8535. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8536. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8537. udelay(10);
  8538. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8539. }
  8540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8541. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8542. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8543. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8544. mac_mode |= MAC_MODE_LINK_POLARITY;
  8545. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8546. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8547. }
  8548. tw32(MAC_MODE, mac_mode);
  8549. }
  8550. else
  8551. return -EINVAL;
  8552. err = -EIO;
  8553. tx_len = 1514;
  8554. skb = netdev_alloc_skb(tp->dev, tx_len);
  8555. if (!skb)
  8556. return -ENOMEM;
  8557. tx_data = skb_put(skb, tx_len);
  8558. memcpy(tx_data, tp->dev->dev_addr, 6);
  8559. memset(tx_data + 6, 0x0, 8);
  8560. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8561. for (i = 14; i < tx_len; i++)
  8562. tx_data[i] = (u8) (i & 0xff);
  8563. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8564. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8565. rnapi->coal_now);
  8566. udelay(10);
  8567. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8568. num_pkts = 0;
  8569. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8570. tnapi->tx_prod++;
  8571. num_pkts++;
  8572. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8573. tr32_mailbox(tnapi->prodmbox);
  8574. udelay(10);
  8575. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8576. for (i = 0; i < 25; i++) {
  8577. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8578. coal_now);
  8579. udelay(10);
  8580. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8581. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8582. if ((tx_idx == tnapi->tx_prod) &&
  8583. (rx_idx == (rx_start_idx + num_pkts)))
  8584. break;
  8585. }
  8586. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8587. dev_kfree_skb(skb);
  8588. if (tx_idx != tnapi->tx_prod)
  8589. goto out;
  8590. if (rx_idx != rx_start_idx + num_pkts)
  8591. goto out;
  8592. desc = &rnapi->rx_rcb[rx_start_idx];
  8593. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8594. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8595. if (opaque_key != RXD_OPAQUE_RING_STD)
  8596. goto out;
  8597. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8598. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8599. goto out;
  8600. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8601. if (rx_len != tx_len)
  8602. goto out;
  8603. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8604. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8605. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8606. for (i = 14; i < tx_len; i++) {
  8607. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8608. goto out;
  8609. }
  8610. err = 0;
  8611. /* tg3_free_rings will unmap and free the rx_skb */
  8612. out:
  8613. return err;
  8614. }
  8615. #define TG3_MAC_LOOPBACK_FAILED 1
  8616. #define TG3_PHY_LOOPBACK_FAILED 2
  8617. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8618. TG3_PHY_LOOPBACK_FAILED)
  8619. static int tg3_test_loopback(struct tg3 *tp)
  8620. {
  8621. int err = 0;
  8622. u32 cpmuctrl = 0;
  8623. if (!netif_running(tp->dev))
  8624. return TG3_LOOPBACK_FAILED;
  8625. err = tg3_reset_hw(tp, 1);
  8626. if (err)
  8627. return TG3_LOOPBACK_FAILED;
  8628. /* Turn off gphy autopowerdown. */
  8629. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8630. tg3_phy_toggle_apd(tp, false);
  8631. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8632. int i;
  8633. u32 status;
  8634. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8635. /* Wait for up to 40 microseconds to acquire lock. */
  8636. for (i = 0; i < 4; i++) {
  8637. status = tr32(TG3_CPMU_MUTEX_GNT);
  8638. if (status == CPMU_MUTEX_GNT_DRIVER)
  8639. break;
  8640. udelay(10);
  8641. }
  8642. if (status != CPMU_MUTEX_GNT_DRIVER)
  8643. return TG3_LOOPBACK_FAILED;
  8644. /* Turn off link-based power management. */
  8645. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8646. tw32(TG3_CPMU_CTRL,
  8647. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8648. CPMU_CTRL_LINK_AWARE_MODE));
  8649. }
  8650. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8651. err |= TG3_MAC_LOOPBACK_FAILED;
  8652. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8653. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8654. /* Release the mutex */
  8655. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8656. }
  8657. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8658. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8659. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8660. err |= TG3_PHY_LOOPBACK_FAILED;
  8661. }
  8662. /* Re-enable gphy autopowerdown. */
  8663. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8664. tg3_phy_toggle_apd(tp, true);
  8665. return err;
  8666. }
  8667. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8668. u64 *data)
  8669. {
  8670. struct tg3 *tp = netdev_priv(dev);
  8671. if (tp->link_config.phy_is_low_power)
  8672. tg3_set_power_state(tp, PCI_D0);
  8673. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8674. if (tg3_test_nvram(tp) != 0) {
  8675. etest->flags |= ETH_TEST_FL_FAILED;
  8676. data[0] = 1;
  8677. }
  8678. if (tg3_test_link(tp) != 0) {
  8679. etest->flags |= ETH_TEST_FL_FAILED;
  8680. data[1] = 1;
  8681. }
  8682. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8683. int err, err2 = 0, irq_sync = 0;
  8684. if (netif_running(dev)) {
  8685. tg3_phy_stop(tp);
  8686. tg3_netif_stop(tp);
  8687. irq_sync = 1;
  8688. }
  8689. tg3_full_lock(tp, irq_sync);
  8690. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8691. err = tg3_nvram_lock(tp);
  8692. tg3_halt_cpu(tp, RX_CPU_BASE);
  8693. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8694. tg3_halt_cpu(tp, TX_CPU_BASE);
  8695. if (!err)
  8696. tg3_nvram_unlock(tp);
  8697. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8698. tg3_phy_reset(tp);
  8699. if (tg3_test_registers(tp) != 0) {
  8700. etest->flags |= ETH_TEST_FL_FAILED;
  8701. data[2] = 1;
  8702. }
  8703. if (tg3_test_memory(tp) != 0) {
  8704. etest->flags |= ETH_TEST_FL_FAILED;
  8705. data[3] = 1;
  8706. }
  8707. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8708. etest->flags |= ETH_TEST_FL_FAILED;
  8709. tg3_full_unlock(tp);
  8710. if (tg3_test_interrupt(tp) != 0) {
  8711. etest->flags |= ETH_TEST_FL_FAILED;
  8712. data[5] = 1;
  8713. }
  8714. tg3_full_lock(tp, 0);
  8715. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8716. if (netif_running(dev)) {
  8717. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8718. err2 = tg3_restart_hw(tp, 1);
  8719. if (!err2)
  8720. tg3_netif_start(tp);
  8721. }
  8722. tg3_full_unlock(tp);
  8723. if (irq_sync && !err2)
  8724. tg3_phy_start(tp);
  8725. }
  8726. if (tp->link_config.phy_is_low_power)
  8727. tg3_set_power_state(tp, PCI_D3hot);
  8728. }
  8729. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8730. {
  8731. struct mii_ioctl_data *data = if_mii(ifr);
  8732. struct tg3 *tp = netdev_priv(dev);
  8733. int err;
  8734. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8735. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8736. return -EAGAIN;
  8737. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8738. }
  8739. switch(cmd) {
  8740. case SIOCGMIIPHY:
  8741. data->phy_id = PHY_ADDR;
  8742. /* fallthru */
  8743. case SIOCGMIIREG: {
  8744. u32 mii_regval;
  8745. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8746. break; /* We have no PHY */
  8747. if (tp->link_config.phy_is_low_power)
  8748. return -EAGAIN;
  8749. spin_lock_bh(&tp->lock);
  8750. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8751. spin_unlock_bh(&tp->lock);
  8752. data->val_out = mii_regval;
  8753. return err;
  8754. }
  8755. case SIOCSMIIREG:
  8756. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8757. break; /* We have no PHY */
  8758. if (!capable(CAP_NET_ADMIN))
  8759. return -EPERM;
  8760. if (tp->link_config.phy_is_low_power)
  8761. return -EAGAIN;
  8762. spin_lock_bh(&tp->lock);
  8763. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8764. spin_unlock_bh(&tp->lock);
  8765. return err;
  8766. default:
  8767. /* do nothing */
  8768. break;
  8769. }
  8770. return -EOPNOTSUPP;
  8771. }
  8772. #if TG3_VLAN_TAG_USED
  8773. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8774. {
  8775. struct tg3 *tp = netdev_priv(dev);
  8776. if (!netif_running(dev)) {
  8777. tp->vlgrp = grp;
  8778. return;
  8779. }
  8780. tg3_netif_stop(tp);
  8781. tg3_full_lock(tp, 0);
  8782. tp->vlgrp = grp;
  8783. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8784. __tg3_set_rx_mode(dev);
  8785. tg3_netif_start(tp);
  8786. tg3_full_unlock(tp);
  8787. }
  8788. #endif
  8789. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8790. {
  8791. struct tg3 *tp = netdev_priv(dev);
  8792. memcpy(ec, &tp->coal, sizeof(*ec));
  8793. return 0;
  8794. }
  8795. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8796. {
  8797. struct tg3 *tp = netdev_priv(dev);
  8798. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8799. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8800. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8801. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8802. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8803. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8804. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8805. }
  8806. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8807. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8808. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8809. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8810. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8811. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8812. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8813. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8814. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8815. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8816. return -EINVAL;
  8817. /* No rx interrupts will be generated if both are zero */
  8818. if ((ec->rx_coalesce_usecs == 0) &&
  8819. (ec->rx_max_coalesced_frames == 0))
  8820. return -EINVAL;
  8821. /* No tx interrupts will be generated if both are zero */
  8822. if ((ec->tx_coalesce_usecs == 0) &&
  8823. (ec->tx_max_coalesced_frames == 0))
  8824. return -EINVAL;
  8825. /* Only copy relevant parameters, ignore all others. */
  8826. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8827. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8828. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8829. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8830. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8831. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8832. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8833. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8834. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8835. if (netif_running(dev)) {
  8836. tg3_full_lock(tp, 0);
  8837. __tg3_set_coalesce(tp, &tp->coal);
  8838. tg3_full_unlock(tp);
  8839. }
  8840. return 0;
  8841. }
  8842. static const struct ethtool_ops tg3_ethtool_ops = {
  8843. .get_settings = tg3_get_settings,
  8844. .set_settings = tg3_set_settings,
  8845. .get_drvinfo = tg3_get_drvinfo,
  8846. .get_regs_len = tg3_get_regs_len,
  8847. .get_regs = tg3_get_regs,
  8848. .get_wol = tg3_get_wol,
  8849. .set_wol = tg3_set_wol,
  8850. .get_msglevel = tg3_get_msglevel,
  8851. .set_msglevel = tg3_set_msglevel,
  8852. .nway_reset = tg3_nway_reset,
  8853. .get_link = ethtool_op_get_link,
  8854. .get_eeprom_len = tg3_get_eeprom_len,
  8855. .get_eeprom = tg3_get_eeprom,
  8856. .set_eeprom = tg3_set_eeprom,
  8857. .get_ringparam = tg3_get_ringparam,
  8858. .set_ringparam = tg3_set_ringparam,
  8859. .get_pauseparam = tg3_get_pauseparam,
  8860. .set_pauseparam = tg3_set_pauseparam,
  8861. .get_rx_csum = tg3_get_rx_csum,
  8862. .set_rx_csum = tg3_set_rx_csum,
  8863. .set_tx_csum = tg3_set_tx_csum,
  8864. .set_sg = ethtool_op_set_sg,
  8865. .set_tso = tg3_set_tso,
  8866. .self_test = tg3_self_test,
  8867. .get_strings = tg3_get_strings,
  8868. .phys_id = tg3_phys_id,
  8869. .get_ethtool_stats = tg3_get_ethtool_stats,
  8870. .get_coalesce = tg3_get_coalesce,
  8871. .set_coalesce = tg3_set_coalesce,
  8872. .get_sset_count = tg3_get_sset_count,
  8873. };
  8874. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8875. {
  8876. u32 cursize, val, magic;
  8877. tp->nvram_size = EEPROM_CHIP_SIZE;
  8878. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8879. return;
  8880. if ((magic != TG3_EEPROM_MAGIC) &&
  8881. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8882. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8883. return;
  8884. /*
  8885. * Size the chip by reading offsets at increasing powers of two.
  8886. * When we encounter our validation signature, we know the addressing
  8887. * has wrapped around, and thus have our chip size.
  8888. */
  8889. cursize = 0x10;
  8890. while (cursize < tp->nvram_size) {
  8891. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8892. return;
  8893. if (val == magic)
  8894. break;
  8895. cursize <<= 1;
  8896. }
  8897. tp->nvram_size = cursize;
  8898. }
  8899. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8900. {
  8901. u32 val;
  8902. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8903. tg3_nvram_read(tp, 0, &val) != 0)
  8904. return;
  8905. /* Selfboot format */
  8906. if (val != TG3_EEPROM_MAGIC) {
  8907. tg3_get_eeprom_size(tp);
  8908. return;
  8909. }
  8910. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8911. if (val != 0) {
  8912. /* This is confusing. We want to operate on the
  8913. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8914. * call will read from NVRAM and byteswap the data
  8915. * according to the byteswapping settings for all
  8916. * other register accesses. This ensures the data we
  8917. * want will always reside in the lower 16-bits.
  8918. * However, the data in NVRAM is in LE format, which
  8919. * means the data from the NVRAM read will always be
  8920. * opposite the endianness of the CPU. The 16-bit
  8921. * byteswap then brings the data to CPU endianness.
  8922. */
  8923. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8924. return;
  8925. }
  8926. }
  8927. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8928. }
  8929. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8930. {
  8931. u32 nvcfg1;
  8932. nvcfg1 = tr32(NVRAM_CFG1);
  8933. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8934. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8935. } else {
  8936. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8937. tw32(NVRAM_CFG1, nvcfg1);
  8938. }
  8939. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8940. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8941. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8942. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8943. tp->nvram_jedecnum = JEDEC_ATMEL;
  8944. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8945. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8946. break;
  8947. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8948. tp->nvram_jedecnum = JEDEC_ATMEL;
  8949. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8950. break;
  8951. case FLASH_VENDOR_ATMEL_EEPROM:
  8952. tp->nvram_jedecnum = JEDEC_ATMEL;
  8953. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8954. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8955. break;
  8956. case FLASH_VENDOR_ST:
  8957. tp->nvram_jedecnum = JEDEC_ST;
  8958. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8959. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8960. break;
  8961. case FLASH_VENDOR_SAIFUN:
  8962. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8963. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8964. break;
  8965. case FLASH_VENDOR_SST_SMALL:
  8966. case FLASH_VENDOR_SST_LARGE:
  8967. tp->nvram_jedecnum = JEDEC_SST;
  8968. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8969. break;
  8970. }
  8971. } else {
  8972. tp->nvram_jedecnum = JEDEC_ATMEL;
  8973. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8974. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8975. }
  8976. }
  8977. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8978. {
  8979. u32 nvcfg1;
  8980. nvcfg1 = tr32(NVRAM_CFG1);
  8981. /* NVRAM protection for TPM */
  8982. if (nvcfg1 & (1 << 27))
  8983. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8984. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8985. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8986. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8987. tp->nvram_jedecnum = JEDEC_ATMEL;
  8988. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8989. break;
  8990. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8991. tp->nvram_jedecnum = JEDEC_ATMEL;
  8992. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8993. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8994. break;
  8995. case FLASH_5752VENDOR_ST_M45PE10:
  8996. case FLASH_5752VENDOR_ST_M45PE20:
  8997. case FLASH_5752VENDOR_ST_M45PE40:
  8998. tp->nvram_jedecnum = JEDEC_ST;
  8999. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9000. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9001. break;
  9002. }
  9003. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9004. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9005. case FLASH_5752PAGE_SIZE_256:
  9006. tp->nvram_pagesize = 256;
  9007. break;
  9008. case FLASH_5752PAGE_SIZE_512:
  9009. tp->nvram_pagesize = 512;
  9010. break;
  9011. case FLASH_5752PAGE_SIZE_1K:
  9012. tp->nvram_pagesize = 1024;
  9013. break;
  9014. case FLASH_5752PAGE_SIZE_2K:
  9015. tp->nvram_pagesize = 2048;
  9016. break;
  9017. case FLASH_5752PAGE_SIZE_4K:
  9018. tp->nvram_pagesize = 4096;
  9019. break;
  9020. case FLASH_5752PAGE_SIZE_264:
  9021. tp->nvram_pagesize = 264;
  9022. break;
  9023. }
  9024. } else {
  9025. /* For eeprom, set pagesize to maximum eeprom size */
  9026. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9027. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9028. tw32(NVRAM_CFG1, nvcfg1);
  9029. }
  9030. }
  9031. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9032. {
  9033. u32 nvcfg1, protect = 0;
  9034. nvcfg1 = tr32(NVRAM_CFG1);
  9035. /* NVRAM protection for TPM */
  9036. if (nvcfg1 & (1 << 27)) {
  9037. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9038. protect = 1;
  9039. }
  9040. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9041. switch (nvcfg1) {
  9042. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9043. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9044. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9045. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9046. tp->nvram_jedecnum = JEDEC_ATMEL;
  9047. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9048. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9049. tp->nvram_pagesize = 264;
  9050. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9051. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9052. tp->nvram_size = (protect ? 0x3e200 :
  9053. TG3_NVRAM_SIZE_512KB);
  9054. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9055. tp->nvram_size = (protect ? 0x1f200 :
  9056. TG3_NVRAM_SIZE_256KB);
  9057. else
  9058. tp->nvram_size = (protect ? 0x1f200 :
  9059. TG3_NVRAM_SIZE_128KB);
  9060. break;
  9061. case FLASH_5752VENDOR_ST_M45PE10:
  9062. case FLASH_5752VENDOR_ST_M45PE20:
  9063. case FLASH_5752VENDOR_ST_M45PE40:
  9064. tp->nvram_jedecnum = JEDEC_ST;
  9065. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9066. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9067. tp->nvram_pagesize = 256;
  9068. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9069. tp->nvram_size = (protect ?
  9070. TG3_NVRAM_SIZE_64KB :
  9071. TG3_NVRAM_SIZE_128KB);
  9072. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9073. tp->nvram_size = (protect ?
  9074. TG3_NVRAM_SIZE_64KB :
  9075. TG3_NVRAM_SIZE_256KB);
  9076. else
  9077. tp->nvram_size = (protect ?
  9078. TG3_NVRAM_SIZE_128KB :
  9079. TG3_NVRAM_SIZE_512KB);
  9080. break;
  9081. }
  9082. }
  9083. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9084. {
  9085. u32 nvcfg1;
  9086. nvcfg1 = tr32(NVRAM_CFG1);
  9087. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9088. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9089. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9090. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9091. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9092. tp->nvram_jedecnum = JEDEC_ATMEL;
  9093. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9094. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9095. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9096. tw32(NVRAM_CFG1, nvcfg1);
  9097. break;
  9098. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9099. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9100. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9101. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9102. tp->nvram_jedecnum = JEDEC_ATMEL;
  9103. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9104. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9105. tp->nvram_pagesize = 264;
  9106. break;
  9107. case FLASH_5752VENDOR_ST_M45PE10:
  9108. case FLASH_5752VENDOR_ST_M45PE20:
  9109. case FLASH_5752VENDOR_ST_M45PE40:
  9110. tp->nvram_jedecnum = JEDEC_ST;
  9111. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9112. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9113. tp->nvram_pagesize = 256;
  9114. break;
  9115. }
  9116. }
  9117. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9118. {
  9119. u32 nvcfg1, protect = 0;
  9120. nvcfg1 = tr32(NVRAM_CFG1);
  9121. /* NVRAM protection for TPM */
  9122. if (nvcfg1 & (1 << 27)) {
  9123. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9124. protect = 1;
  9125. }
  9126. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9127. switch (nvcfg1) {
  9128. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9129. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9130. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9131. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9132. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9133. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9134. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9135. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9136. tp->nvram_jedecnum = JEDEC_ATMEL;
  9137. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9138. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9139. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9140. tp->nvram_pagesize = 256;
  9141. break;
  9142. case FLASH_5761VENDOR_ST_A_M45PE20:
  9143. case FLASH_5761VENDOR_ST_A_M45PE40:
  9144. case FLASH_5761VENDOR_ST_A_M45PE80:
  9145. case FLASH_5761VENDOR_ST_A_M45PE16:
  9146. case FLASH_5761VENDOR_ST_M_M45PE20:
  9147. case FLASH_5761VENDOR_ST_M_M45PE40:
  9148. case FLASH_5761VENDOR_ST_M_M45PE80:
  9149. case FLASH_5761VENDOR_ST_M_M45PE16:
  9150. tp->nvram_jedecnum = JEDEC_ST;
  9151. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9152. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9153. tp->nvram_pagesize = 256;
  9154. break;
  9155. }
  9156. if (protect) {
  9157. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9158. } else {
  9159. switch (nvcfg1) {
  9160. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9161. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9162. case FLASH_5761VENDOR_ST_A_M45PE16:
  9163. case FLASH_5761VENDOR_ST_M_M45PE16:
  9164. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9165. break;
  9166. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9167. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9168. case FLASH_5761VENDOR_ST_A_M45PE80:
  9169. case FLASH_5761VENDOR_ST_M_M45PE80:
  9170. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9171. break;
  9172. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9173. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9174. case FLASH_5761VENDOR_ST_A_M45PE40:
  9175. case FLASH_5761VENDOR_ST_M_M45PE40:
  9176. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9177. break;
  9178. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9179. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9180. case FLASH_5761VENDOR_ST_A_M45PE20:
  9181. case FLASH_5761VENDOR_ST_M_M45PE20:
  9182. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9183. break;
  9184. }
  9185. }
  9186. }
  9187. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9188. {
  9189. tp->nvram_jedecnum = JEDEC_ATMEL;
  9190. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9191. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9192. }
  9193. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9194. {
  9195. u32 nvcfg1;
  9196. nvcfg1 = tr32(NVRAM_CFG1);
  9197. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9198. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9199. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9200. tp->nvram_jedecnum = JEDEC_ATMEL;
  9201. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9202. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9203. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9204. tw32(NVRAM_CFG1, nvcfg1);
  9205. return;
  9206. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9207. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9208. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9209. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9210. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9211. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9212. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9213. tp->nvram_jedecnum = JEDEC_ATMEL;
  9214. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9215. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9216. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9217. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9218. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9219. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9220. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9221. break;
  9222. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9223. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9224. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9225. break;
  9226. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9227. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9228. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9229. break;
  9230. }
  9231. break;
  9232. case FLASH_5752VENDOR_ST_M45PE10:
  9233. case FLASH_5752VENDOR_ST_M45PE20:
  9234. case FLASH_5752VENDOR_ST_M45PE40:
  9235. tp->nvram_jedecnum = JEDEC_ST;
  9236. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9237. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9238. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9239. case FLASH_5752VENDOR_ST_M45PE10:
  9240. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9241. break;
  9242. case FLASH_5752VENDOR_ST_M45PE20:
  9243. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9244. break;
  9245. case FLASH_5752VENDOR_ST_M45PE40:
  9246. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9247. break;
  9248. }
  9249. break;
  9250. default:
  9251. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9252. return;
  9253. }
  9254. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9255. case FLASH_5752PAGE_SIZE_256:
  9256. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9257. tp->nvram_pagesize = 256;
  9258. break;
  9259. case FLASH_5752PAGE_SIZE_512:
  9260. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9261. tp->nvram_pagesize = 512;
  9262. break;
  9263. case FLASH_5752PAGE_SIZE_1K:
  9264. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9265. tp->nvram_pagesize = 1024;
  9266. break;
  9267. case FLASH_5752PAGE_SIZE_2K:
  9268. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9269. tp->nvram_pagesize = 2048;
  9270. break;
  9271. case FLASH_5752PAGE_SIZE_4K:
  9272. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9273. tp->nvram_pagesize = 4096;
  9274. break;
  9275. case FLASH_5752PAGE_SIZE_264:
  9276. tp->nvram_pagesize = 264;
  9277. break;
  9278. case FLASH_5752PAGE_SIZE_528:
  9279. tp->nvram_pagesize = 528;
  9280. break;
  9281. }
  9282. }
  9283. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9284. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9285. {
  9286. tw32_f(GRC_EEPROM_ADDR,
  9287. (EEPROM_ADDR_FSM_RESET |
  9288. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9289. EEPROM_ADDR_CLKPERD_SHIFT)));
  9290. msleep(1);
  9291. /* Enable seeprom accesses. */
  9292. tw32_f(GRC_LOCAL_CTRL,
  9293. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9294. udelay(100);
  9295. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9296. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9297. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9298. if (tg3_nvram_lock(tp)) {
  9299. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9300. "tg3_nvram_init failed.\n", tp->dev->name);
  9301. return;
  9302. }
  9303. tg3_enable_nvram_access(tp);
  9304. tp->nvram_size = 0;
  9305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9306. tg3_get_5752_nvram_info(tp);
  9307. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9308. tg3_get_5755_nvram_info(tp);
  9309. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9310. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9312. tg3_get_5787_nvram_info(tp);
  9313. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9314. tg3_get_5761_nvram_info(tp);
  9315. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9316. tg3_get_5906_nvram_info(tp);
  9317. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9318. tg3_get_57780_nvram_info(tp);
  9319. else
  9320. tg3_get_nvram_info(tp);
  9321. if (tp->nvram_size == 0)
  9322. tg3_get_nvram_size(tp);
  9323. tg3_disable_nvram_access(tp);
  9324. tg3_nvram_unlock(tp);
  9325. } else {
  9326. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9327. tg3_get_eeprom_size(tp);
  9328. }
  9329. }
  9330. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9331. u32 offset, u32 len, u8 *buf)
  9332. {
  9333. int i, j, rc = 0;
  9334. u32 val;
  9335. for (i = 0; i < len; i += 4) {
  9336. u32 addr;
  9337. __be32 data;
  9338. addr = offset + i;
  9339. memcpy(&data, buf + i, 4);
  9340. /*
  9341. * The SEEPROM interface expects the data to always be opposite
  9342. * the native endian format. We accomplish this by reversing
  9343. * all the operations that would have been performed on the
  9344. * data from a call to tg3_nvram_read_be32().
  9345. */
  9346. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9347. val = tr32(GRC_EEPROM_ADDR);
  9348. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9349. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9350. EEPROM_ADDR_READ);
  9351. tw32(GRC_EEPROM_ADDR, val |
  9352. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9353. (addr & EEPROM_ADDR_ADDR_MASK) |
  9354. EEPROM_ADDR_START |
  9355. EEPROM_ADDR_WRITE);
  9356. for (j = 0; j < 1000; j++) {
  9357. val = tr32(GRC_EEPROM_ADDR);
  9358. if (val & EEPROM_ADDR_COMPLETE)
  9359. break;
  9360. msleep(1);
  9361. }
  9362. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9363. rc = -EBUSY;
  9364. break;
  9365. }
  9366. }
  9367. return rc;
  9368. }
  9369. /* offset and length are dword aligned */
  9370. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9371. u8 *buf)
  9372. {
  9373. int ret = 0;
  9374. u32 pagesize = tp->nvram_pagesize;
  9375. u32 pagemask = pagesize - 1;
  9376. u32 nvram_cmd;
  9377. u8 *tmp;
  9378. tmp = kmalloc(pagesize, GFP_KERNEL);
  9379. if (tmp == NULL)
  9380. return -ENOMEM;
  9381. while (len) {
  9382. int j;
  9383. u32 phy_addr, page_off, size;
  9384. phy_addr = offset & ~pagemask;
  9385. for (j = 0; j < pagesize; j += 4) {
  9386. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9387. (__be32 *) (tmp + j));
  9388. if (ret)
  9389. break;
  9390. }
  9391. if (ret)
  9392. break;
  9393. page_off = offset & pagemask;
  9394. size = pagesize;
  9395. if (len < size)
  9396. size = len;
  9397. len -= size;
  9398. memcpy(tmp + page_off, buf, size);
  9399. offset = offset + (pagesize - page_off);
  9400. tg3_enable_nvram_access(tp);
  9401. /*
  9402. * Before we can erase the flash page, we need
  9403. * to issue a special "write enable" command.
  9404. */
  9405. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9406. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9407. break;
  9408. /* Erase the target page */
  9409. tw32(NVRAM_ADDR, phy_addr);
  9410. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9411. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9412. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9413. break;
  9414. /* Issue another write enable to start the write. */
  9415. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9416. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9417. break;
  9418. for (j = 0; j < pagesize; j += 4) {
  9419. __be32 data;
  9420. data = *((__be32 *) (tmp + j));
  9421. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9422. tw32(NVRAM_ADDR, phy_addr + j);
  9423. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9424. NVRAM_CMD_WR;
  9425. if (j == 0)
  9426. nvram_cmd |= NVRAM_CMD_FIRST;
  9427. else if (j == (pagesize - 4))
  9428. nvram_cmd |= NVRAM_CMD_LAST;
  9429. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9430. break;
  9431. }
  9432. if (ret)
  9433. break;
  9434. }
  9435. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9436. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9437. kfree(tmp);
  9438. return ret;
  9439. }
  9440. /* offset and length are dword aligned */
  9441. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9442. u8 *buf)
  9443. {
  9444. int i, ret = 0;
  9445. for (i = 0; i < len; i += 4, offset += 4) {
  9446. u32 page_off, phy_addr, nvram_cmd;
  9447. __be32 data;
  9448. memcpy(&data, buf + i, 4);
  9449. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9450. page_off = offset % tp->nvram_pagesize;
  9451. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9452. tw32(NVRAM_ADDR, phy_addr);
  9453. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9454. if ((page_off == 0) || (i == 0))
  9455. nvram_cmd |= NVRAM_CMD_FIRST;
  9456. if (page_off == (tp->nvram_pagesize - 4))
  9457. nvram_cmd |= NVRAM_CMD_LAST;
  9458. if (i == (len - 4))
  9459. nvram_cmd |= NVRAM_CMD_LAST;
  9460. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9461. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9462. (tp->nvram_jedecnum == JEDEC_ST) &&
  9463. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9464. if ((ret = tg3_nvram_exec_cmd(tp,
  9465. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9466. NVRAM_CMD_DONE)))
  9467. break;
  9468. }
  9469. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9470. /* We always do complete word writes to eeprom. */
  9471. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9472. }
  9473. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9474. break;
  9475. }
  9476. return ret;
  9477. }
  9478. /* offset and length are dword aligned */
  9479. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9480. {
  9481. int ret;
  9482. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9483. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9484. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9485. udelay(40);
  9486. }
  9487. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9488. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9489. }
  9490. else {
  9491. u32 grc_mode;
  9492. ret = tg3_nvram_lock(tp);
  9493. if (ret)
  9494. return ret;
  9495. tg3_enable_nvram_access(tp);
  9496. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9497. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9498. tw32(NVRAM_WRITE1, 0x406);
  9499. grc_mode = tr32(GRC_MODE);
  9500. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9501. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9502. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9503. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9504. buf);
  9505. }
  9506. else {
  9507. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9508. buf);
  9509. }
  9510. grc_mode = tr32(GRC_MODE);
  9511. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9512. tg3_disable_nvram_access(tp);
  9513. tg3_nvram_unlock(tp);
  9514. }
  9515. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9516. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9517. udelay(40);
  9518. }
  9519. return ret;
  9520. }
  9521. struct subsys_tbl_ent {
  9522. u16 subsys_vendor, subsys_devid;
  9523. u32 phy_id;
  9524. };
  9525. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9526. /* Broadcom boards. */
  9527. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9528. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9529. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9530. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9531. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9532. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9533. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9534. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9535. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9536. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9537. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9538. /* 3com boards. */
  9539. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9540. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9541. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9542. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9543. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9544. /* DELL boards. */
  9545. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9546. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9547. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9548. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9549. /* Compaq boards. */
  9550. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9551. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9552. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9553. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9554. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9555. /* IBM boards. */
  9556. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9557. };
  9558. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9559. {
  9560. int i;
  9561. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9562. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9563. tp->pdev->subsystem_vendor) &&
  9564. (subsys_id_to_phy_id[i].subsys_devid ==
  9565. tp->pdev->subsystem_device))
  9566. return &subsys_id_to_phy_id[i];
  9567. }
  9568. return NULL;
  9569. }
  9570. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9571. {
  9572. u32 val;
  9573. u16 pmcsr;
  9574. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9575. * so need make sure we're in D0.
  9576. */
  9577. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9578. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9579. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9580. msleep(1);
  9581. /* Make sure register accesses (indirect or otherwise)
  9582. * will function correctly.
  9583. */
  9584. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9585. tp->misc_host_ctrl);
  9586. /* The memory arbiter has to be enabled in order for SRAM accesses
  9587. * to succeed. Normally on powerup the tg3 chip firmware will make
  9588. * sure it is enabled, but other entities such as system netboot
  9589. * code might disable it.
  9590. */
  9591. val = tr32(MEMARB_MODE);
  9592. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9593. tp->phy_id = PHY_ID_INVALID;
  9594. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9595. /* Assume an onboard device and WOL capable by default. */
  9596. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9598. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9599. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9600. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9601. }
  9602. val = tr32(VCPU_CFGSHDW);
  9603. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9604. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9605. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9606. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9607. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9608. goto done;
  9609. }
  9610. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9611. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9612. u32 nic_cfg, led_cfg;
  9613. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9614. int eeprom_phy_serdes = 0;
  9615. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9616. tp->nic_sram_data_cfg = nic_cfg;
  9617. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9618. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9619. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9620. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9621. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9622. (ver > 0) && (ver < 0x100))
  9623. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9625. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9626. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9627. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9628. eeprom_phy_serdes = 1;
  9629. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9630. if (nic_phy_id != 0) {
  9631. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9632. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9633. eeprom_phy_id = (id1 >> 16) << 10;
  9634. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9635. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9636. } else
  9637. eeprom_phy_id = 0;
  9638. tp->phy_id = eeprom_phy_id;
  9639. if (eeprom_phy_serdes) {
  9640. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9641. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9642. else
  9643. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9644. }
  9645. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9646. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9647. SHASTA_EXT_LED_MODE_MASK);
  9648. else
  9649. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9650. switch (led_cfg) {
  9651. default:
  9652. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9653. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9654. break;
  9655. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9656. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9657. break;
  9658. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9659. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9660. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9661. * read on some older 5700/5701 bootcode.
  9662. */
  9663. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9664. ASIC_REV_5700 ||
  9665. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9666. ASIC_REV_5701)
  9667. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9668. break;
  9669. case SHASTA_EXT_LED_SHARED:
  9670. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9671. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9672. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9673. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9674. LED_CTRL_MODE_PHY_2);
  9675. break;
  9676. case SHASTA_EXT_LED_MAC:
  9677. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9678. break;
  9679. case SHASTA_EXT_LED_COMBO:
  9680. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9681. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9682. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9683. LED_CTRL_MODE_PHY_2);
  9684. break;
  9685. }
  9686. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9687. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9688. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9689. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9690. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9691. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9692. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9693. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9694. if ((tp->pdev->subsystem_vendor ==
  9695. PCI_VENDOR_ID_ARIMA) &&
  9696. (tp->pdev->subsystem_device == 0x205a ||
  9697. tp->pdev->subsystem_device == 0x2063))
  9698. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9699. } else {
  9700. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9701. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9702. }
  9703. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9704. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9705. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9706. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9707. }
  9708. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9709. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9710. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9711. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9712. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9713. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9714. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9715. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9716. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9717. if (cfg2 & (1 << 17))
  9718. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9719. /* serdes signal pre-emphasis in register 0x590 set by */
  9720. /* bootcode if bit 18 is set */
  9721. if (cfg2 & (1 << 18))
  9722. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9723. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9724. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9725. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9726. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9727. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9728. u32 cfg3;
  9729. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9730. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9731. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9732. }
  9733. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9734. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9735. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9736. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9737. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9738. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9739. }
  9740. done:
  9741. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9742. device_set_wakeup_enable(&tp->pdev->dev,
  9743. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9744. }
  9745. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9746. {
  9747. int i;
  9748. u32 val;
  9749. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9750. tw32(OTP_CTRL, cmd);
  9751. /* Wait for up to 1 ms for command to execute. */
  9752. for (i = 0; i < 100; i++) {
  9753. val = tr32(OTP_STATUS);
  9754. if (val & OTP_STATUS_CMD_DONE)
  9755. break;
  9756. udelay(10);
  9757. }
  9758. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9759. }
  9760. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9761. * configuration is a 32-bit value that straddles the alignment boundary.
  9762. * We do two 32-bit reads and then shift and merge the results.
  9763. */
  9764. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9765. {
  9766. u32 bhalf_otp, thalf_otp;
  9767. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9768. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9769. return 0;
  9770. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9771. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9772. return 0;
  9773. thalf_otp = tr32(OTP_READ_DATA);
  9774. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9775. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9776. return 0;
  9777. bhalf_otp = tr32(OTP_READ_DATA);
  9778. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9779. }
  9780. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9781. {
  9782. u32 hw_phy_id_1, hw_phy_id_2;
  9783. u32 hw_phy_id, hw_phy_id_masked;
  9784. int err;
  9785. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9786. return tg3_phy_init(tp);
  9787. /* Reading the PHY ID register can conflict with ASF
  9788. * firmware access to the PHY hardware.
  9789. */
  9790. err = 0;
  9791. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9792. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9793. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9794. } else {
  9795. /* Now read the physical PHY_ID from the chip and verify
  9796. * that it is sane. If it doesn't look good, we fall back
  9797. * to either the hard-coded table based PHY_ID and failing
  9798. * that the value found in the eeprom area.
  9799. */
  9800. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9801. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9802. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9803. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9804. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9805. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9806. }
  9807. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9808. tp->phy_id = hw_phy_id;
  9809. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9810. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9811. else
  9812. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9813. } else {
  9814. if (tp->phy_id != PHY_ID_INVALID) {
  9815. /* Do nothing, phy ID already set up in
  9816. * tg3_get_eeprom_hw_cfg().
  9817. */
  9818. } else {
  9819. struct subsys_tbl_ent *p;
  9820. /* No eeprom signature? Try the hardcoded
  9821. * subsys device table.
  9822. */
  9823. p = lookup_by_subsys(tp);
  9824. if (!p)
  9825. return -ENODEV;
  9826. tp->phy_id = p->phy_id;
  9827. if (!tp->phy_id ||
  9828. tp->phy_id == PHY_ID_BCM8002)
  9829. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9830. }
  9831. }
  9832. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9833. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9834. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9835. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9836. tg3_readphy(tp, MII_BMSR, &bmsr);
  9837. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9838. (bmsr & BMSR_LSTATUS))
  9839. goto skip_phy_reset;
  9840. err = tg3_phy_reset(tp);
  9841. if (err)
  9842. return err;
  9843. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9844. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9845. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9846. tg3_ctrl = 0;
  9847. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9848. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9849. MII_TG3_CTRL_ADV_1000_FULL);
  9850. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9851. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9852. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9853. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9854. }
  9855. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9856. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9857. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9858. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9859. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9860. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9861. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9862. tg3_writephy(tp, MII_BMCR,
  9863. BMCR_ANENABLE | BMCR_ANRESTART);
  9864. }
  9865. tg3_phy_set_wirespeed(tp);
  9866. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9867. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9868. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9869. }
  9870. skip_phy_reset:
  9871. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9872. err = tg3_init_5401phy_dsp(tp);
  9873. if (err)
  9874. return err;
  9875. }
  9876. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9877. err = tg3_init_5401phy_dsp(tp);
  9878. }
  9879. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9880. tp->link_config.advertising =
  9881. (ADVERTISED_1000baseT_Half |
  9882. ADVERTISED_1000baseT_Full |
  9883. ADVERTISED_Autoneg |
  9884. ADVERTISED_FIBRE);
  9885. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9886. tp->link_config.advertising &=
  9887. ~(ADVERTISED_1000baseT_Half |
  9888. ADVERTISED_1000baseT_Full);
  9889. return err;
  9890. }
  9891. static void __devinit tg3_read_partno(struct tg3 *tp)
  9892. {
  9893. unsigned char vpd_data[256]; /* in little-endian format */
  9894. unsigned int i;
  9895. u32 magic;
  9896. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9897. tg3_nvram_read(tp, 0x0, &magic))
  9898. goto out_not_found;
  9899. if (magic == TG3_EEPROM_MAGIC) {
  9900. for (i = 0; i < 256; i += 4) {
  9901. u32 tmp;
  9902. /* The data is in little-endian format in NVRAM.
  9903. * Use the big-endian read routines to preserve
  9904. * the byte order as it exists in NVRAM.
  9905. */
  9906. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9907. goto out_not_found;
  9908. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9909. }
  9910. } else {
  9911. int vpd_cap;
  9912. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9913. for (i = 0; i < 256; i += 4) {
  9914. u32 tmp, j = 0;
  9915. __le32 v;
  9916. u16 tmp16;
  9917. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9918. i);
  9919. while (j++ < 100) {
  9920. pci_read_config_word(tp->pdev, vpd_cap +
  9921. PCI_VPD_ADDR, &tmp16);
  9922. if (tmp16 & 0x8000)
  9923. break;
  9924. msleep(1);
  9925. }
  9926. if (!(tmp16 & 0x8000))
  9927. goto out_not_found;
  9928. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9929. &tmp);
  9930. v = cpu_to_le32(tmp);
  9931. memcpy(&vpd_data[i], &v, sizeof(v));
  9932. }
  9933. }
  9934. /* Now parse and find the part number. */
  9935. for (i = 0; i < 254; ) {
  9936. unsigned char val = vpd_data[i];
  9937. unsigned int block_end;
  9938. if (val == 0x82 || val == 0x91) {
  9939. i = (i + 3 +
  9940. (vpd_data[i + 1] +
  9941. (vpd_data[i + 2] << 8)));
  9942. continue;
  9943. }
  9944. if (val != 0x90)
  9945. goto out_not_found;
  9946. block_end = (i + 3 +
  9947. (vpd_data[i + 1] +
  9948. (vpd_data[i + 2] << 8)));
  9949. i += 3;
  9950. if (block_end > 256)
  9951. goto out_not_found;
  9952. while (i < (block_end - 2)) {
  9953. if (vpd_data[i + 0] == 'P' &&
  9954. vpd_data[i + 1] == 'N') {
  9955. int partno_len = vpd_data[i + 2];
  9956. i += 3;
  9957. if (partno_len > 24 || (partno_len + i) > 256)
  9958. goto out_not_found;
  9959. memcpy(tp->board_part_number,
  9960. &vpd_data[i], partno_len);
  9961. /* Success. */
  9962. return;
  9963. }
  9964. i += 3 + vpd_data[i + 2];
  9965. }
  9966. /* Part number not found. */
  9967. goto out_not_found;
  9968. }
  9969. out_not_found:
  9970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9971. strcpy(tp->board_part_number, "BCM95906");
  9972. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9973. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9974. strcpy(tp->board_part_number, "BCM57780");
  9975. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9976. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9977. strcpy(tp->board_part_number, "BCM57760");
  9978. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9979. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9980. strcpy(tp->board_part_number, "BCM57790");
  9981. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9982. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  9983. strcpy(tp->board_part_number, "BCM57788");
  9984. else
  9985. strcpy(tp->board_part_number, "none");
  9986. }
  9987. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9988. {
  9989. u32 val;
  9990. if (tg3_nvram_read(tp, offset, &val) ||
  9991. (val & 0xfc000000) != 0x0c000000 ||
  9992. tg3_nvram_read(tp, offset + 4, &val) ||
  9993. val != 0)
  9994. return 0;
  9995. return 1;
  9996. }
  9997. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9998. {
  9999. u32 val, offset, start, ver_offset;
  10000. int i;
  10001. bool newver = false;
  10002. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10003. tg3_nvram_read(tp, 0x4, &start))
  10004. return;
  10005. offset = tg3_nvram_logical_addr(tp, offset);
  10006. if (tg3_nvram_read(tp, offset, &val))
  10007. return;
  10008. if ((val & 0xfc000000) == 0x0c000000) {
  10009. if (tg3_nvram_read(tp, offset + 4, &val))
  10010. return;
  10011. if (val == 0)
  10012. newver = true;
  10013. }
  10014. if (newver) {
  10015. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10016. return;
  10017. offset = offset + ver_offset - start;
  10018. for (i = 0; i < 16; i += 4) {
  10019. __be32 v;
  10020. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10021. return;
  10022. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10023. }
  10024. } else {
  10025. u32 major, minor;
  10026. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10027. return;
  10028. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10029. TG3_NVM_BCVER_MAJSFT;
  10030. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10031. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10032. }
  10033. }
  10034. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10035. {
  10036. u32 val, major, minor;
  10037. /* Use native endian representation */
  10038. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10039. return;
  10040. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10041. TG3_NVM_HWSB_CFG1_MAJSFT;
  10042. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10043. TG3_NVM_HWSB_CFG1_MINSFT;
  10044. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10045. }
  10046. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10047. {
  10048. u32 offset, major, minor, build;
  10049. tp->fw_ver[0] = 's';
  10050. tp->fw_ver[1] = 'b';
  10051. tp->fw_ver[2] = '\0';
  10052. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10053. return;
  10054. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10055. case TG3_EEPROM_SB_REVISION_0:
  10056. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10057. break;
  10058. case TG3_EEPROM_SB_REVISION_2:
  10059. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10060. break;
  10061. case TG3_EEPROM_SB_REVISION_3:
  10062. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10063. break;
  10064. default:
  10065. return;
  10066. }
  10067. if (tg3_nvram_read(tp, offset, &val))
  10068. return;
  10069. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10070. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10071. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10072. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10073. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10074. if (minor > 99 || build > 26)
  10075. return;
  10076. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10077. if (build > 0) {
  10078. tp->fw_ver[8] = 'a' + build - 1;
  10079. tp->fw_ver[9] = '\0';
  10080. }
  10081. }
  10082. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10083. {
  10084. u32 val, offset, start;
  10085. int i, vlen;
  10086. for (offset = TG3_NVM_DIR_START;
  10087. offset < TG3_NVM_DIR_END;
  10088. offset += TG3_NVM_DIRENT_SIZE) {
  10089. if (tg3_nvram_read(tp, offset, &val))
  10090. return;
  10091. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10092. break;
  10093. }
  10094. if (offset == TG3_NVM_DIR_END)
  10095. return;
  10096. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10097. start = 0x08000000;
  10098. else if (tg3_nvram_read(tp, offset - 4, &start))
  10099. return;
  10100. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10101. !tg3_fw_img_is_valid(tp, offset) ||
  10102. tg3_nvram_read(tp, offset + 8, &val))
  10103. return;
  10104. offset += val - start;
  10105. vlen = strlen(tp->fw_ver);
  10106. tp->fw_ver[vlen++] = ',';
  10107. tp->fw_ver[vlen++] = ' ';
  10108. for (i = 0; i < 4; i++) {
  10109. __be32 v;
  10110. if (tg3_nvram_read_be32(tp, offset, &v))
  10111. return;
  10112. offset += sizeof(v);
  10113. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10114. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10115. break;
  10116. }
  10117. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10118. vlen += sizeof(v);
  10119. }
  10120. }
  10121. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10122. {
  10123. int vlen;
  10124. u32 apedata;
  10125. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10126. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10127. return;
  10128. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10129. if (apedata != APE_SEG_SIG_MAGIC)
  10130. return;
  10131. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10132. if (!(apedata & APE_FW_STATUS_READY))
  10133. return;
  10134. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10135. vlen = strlen(tp->fw_ver);
  10136. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10137. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10138. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10139. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10140. (apedata & APE_FW_VERSION_BLDMSK));
  10141. }
  10142. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10143. {
  10144. u32 val;
  10145. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10146. tp->fw_ver[0] = 's';
  10147. tp->fw_ver[1] = 'b';
  10148. tp->fw_ver[2] = '\0';
  10149. return;
  10150. }
  10151. if (tg3_nvram_read(tp, 0, &val))
  10152. return;
  10153. if (val == TG3_EEPROM_MAGIC)
  10154. tg3_read_bc_ver(tp);
  10155. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10156. tg3_read_sb_ver(tp, val);
  10157. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10158. tg3_read_hwsb_ver(tp);
  10159. else
  10160. return;
  10161. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10162. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10163. return;
  10164. tg3_read_mgmtfw_ver(tp);
  10165. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10166. }
  10167. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10168. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10169. {
  10170. static struct pci_device_id write_reorder_chipsets[] = {
  10171. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10172. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10173. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10174. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10175. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10176. PCI_DEVICE_ID_VIA_8385_0) },
  10177. { },
  10178. };
  10179. u32 misc_ctrl_reg;
  10180. u32 pci_state_reg, grc_misc_cfg;
  10181. u32 val;
  10182. u16 pci_cmd;
  10183. int err;
  10184. /* Force memory write invalidate off. If we leave it on,
  10185. * then on 5700_BX chips we have to enable a workaround.
  10186. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10187. * to match the cacheline size. The Broadcom driver have this
  10188. * workaround but turns MWI off all the times so never uses
  10189. * it. This seems to suggest that the workaround is insufficient.
  10190. */
  10191. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10192. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10193. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10194. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10195. * has the register indirect write enable bit set before
  10196. * we try to access any of the MMIO registers. It is also
  10197. * critical that the PCI-X hw workaround situation is decided
  10198. * before that as well.
  10199. */
  10200. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10201. &misc_ctrl_reg);
  10202. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10203. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10204. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10205. u32 prod_id_asic_rev;
  10206. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10207. &prod_id_asic_rev);
  10208. tp->pci_chip_rev_id = prod_id_asic_rev;
  10209. }
  10210. /* Wrong chip ID in 5752 A0. This code can be removed later
  10211. * as A0 is not in production.
  10212. */
  10213. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10214. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10215. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10216. * we need to disable memory and use config. cycles
  10217. * only to access all registers. The 5702/03 chips
  10218. * can mistakenly decode the special cycles from the
  10219. * ICH chipsets as memory write cycles, causing corruption
  10220. * of register and memory space. Only certain ICH bridges
  10221. * will drive special cycles with non-zero data during the
  10222. * address phase which can fall within the 5703's address
  10223. * range. This is not an ICH bug as the PCI spec allows
  10224. * non-zero address during special cycles. However, only
  10225. * these ICH bridges are known to drive non-zero addresses
  10226. * during special cycles.
  10227. *
  10228. * Since special cycles do not cross PCI bridges, we only
  10229. * enable this workaround if the 5703 is on the secondary
  10230. * bus of these ICH bridges.
  10231. */
  10232. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10233. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10234. static struct tg3_dev_id {
  10235. u32 vendor;
  10236. u32 device;
  10237. u32 rev;
  10238. } ich_chipsets[] = {
  10239. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10240. PCI_ANY_ID },
  10241. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10242. PCI_ANY_ID },
  10243. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10244. 0xa },
  10245. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10246. PCI_ANY_ID },
  10247. { },
  10248. };
  10249. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10250. struct pci_dev *bridge = NULL;
  10251. while (pci_id->vendor != 0) {
  10252. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10253. bridge);
  10254. if (!bridge) {
  10255. pci_id++;
  10256. continue;
  10257. }
  10258. if (pci_id->rev != PCI_ANY_ID) {
  10259. if (bridge->revision > pci_id->rev)
  10260. continue;
  10261. }
  10262. if (bridge->subordinate &&
  10263. (bridge->subordinate->number ==
  10264. tp->pdev->bus->number)) {
  10265. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10266. pci_dev_put(bridge);
  10267. break;
  10268. }
  10269. }
  10270. }
  10271. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10272. static struct tg3_dev_id {
  10273. u32 vendor;
  10274. u32 device;
  10275. } bridge_chipsets[] = {
  10276. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10277. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10278. { },
  10279. };
  10280. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10281. struct pci_dev *bridge = NULL;
  10282. while (pci_id->vendor != 0) {
  10283. bridge = pci_get_device(pci_id->vendor,
  10284. pci_id->device,
  10285. bridge);
  10286. if (!bridge) {
  10287. pci_id++;
  10288. continue;
  10289. }
  10290. if (bridge->subordinate &&
  10291. (bridge->subordinate->number <=
  10292. tp->pdev->bus->number) &&
  10293. (bridge->subordinate->subordinate >=
  10294. tp->pdev->bus->number)) {
  10295. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10296. pci_dev_put(bridge);
  10297. break;
  10298. }
  10299. }
  10300. }
  10301. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10302. * DMA addresses > 40-bit. This bridge may have other additional
  10303. * 57xx devices behind it in some 4-port NIC designs for example.
  10304. * Any tg3 device found behind the bridge will also need the 40-bit
  10305. * DMA workaround.
  10306. */
  10307. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10308. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10309. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10310. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10311. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10312. }
  10313. else {
  10314. struct pci_dev *bridge = NULL;
  10315. do {
  10316. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10317. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10318. bridge);
  10319. if (bridge && bridge->subordinate &&
  10320. (bridge->subordinate->number <=
  10321. tp->pdev->bus->number) &&
  10322. (bridge->subordinate->subordinate >=
  10323. tp->pdev->bus->number)) {
  10324. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10325. pci_dev_put(bridge);
  10326. break;
  10327. }
  10328. } while (bridge);
  10329. }
  10330. /* Initialize misc host control in PCI block. */
  10331. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10332. MISC_HOST_CTRL_CHIPREV);
  10333. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10334. tp->misc_host_ctrl);
  10335. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10336. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10337. tp->pdev_peer = tg3_find_peer(tp);
  10338. /* Intentionally exclude ASIC_REV_5906 */
  10339. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10342. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10343. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10344. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10345. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10346. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10347. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10349. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10350. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10351. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10352. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10353. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10354. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10355. /* 5700 B0 chips do not support checksumming correctly due
  10356. * to hardware bugs.
  10357. */
  10358. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10359. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10360. else {
  10361. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10362. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10363. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10364. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10365. }
  10366. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10367. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10368. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10369. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10370. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10371. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10372. tp->pdev_peer == tp->pdev))
  10373. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10374. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10376. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10377. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10378. } else {
  10379. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10380. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10381. ASIC_REV_5750 &&
  10382. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10383. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10384. }
  10385. }
  10386. tp->irq_max = 1;
  10387. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10388. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10389. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10390. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10391. &pci_state_reg);
  10392. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10393. if (tp->pcie_cap != 0) {
  10394. u16 lnkctl;
  10395. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10396. pcie_set_readrq(tp->pdev, 4096);
  10397. pci_read_config_word(tp->pdev,
  10398. tp->pcie_cap + PCI_EXP_LNKCTL,
  10399. &lnkctl);
  10400. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10401. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10402. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10403. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10404. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10405. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10406. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10407. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10408. }
  10409. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10410. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10411. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10412. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10413. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10414. if (!tp->pcix_cap) {
  10415. printk(KERN_ERR PFX "Cannot find PCI-X "
  10416. "capability, aborting.\n");
  10417. return -EIO;
  10418. }
  10419. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10420. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10421. }
  10422. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10423. * reordering to the mailbox registers done by the host
  10424. * controller can cause major troubles. We read back from
  10425. * every mailbox register write to force the writes to be
  10426. * posted to the chip in order.
  10427. */
  10428. if (pci_dev_present(write_reorder_chipsets) &&
  10429. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10430. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10431. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10432. &tp->pci_cacheline_sz);
  10433. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10434. &tp->pci_lat_timer);
  10435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10436. tp->pci_lat_timer < 64) {
  10437. tp->pci_lat_timer = 64;
  10438. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10439. tp->pci_lat_timer);
  10440. }
  10441. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10442. /* 5700 BX chips need to have their TX producer index
  10443. * mailboxes written twice to workaround a bug.
  10444. */
  10445. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10446. /* If we are in PCI-X mode, enable register write workaround.
  10447. *
  10448. * The workaround is to use indirect register accesses
  10449. * for all chip writes not to mailbox registers.
  10450. */
  10451. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10452. u32 pm_reg;
  10453. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10454. /* The chip can have it's power management PCI config
  10455. * space registers clobbered due to this bug.
  10456. * So explicitly force the chip into D0 here.
  10457. */
  10458. pci_read_config_dword(tp->pdev,
  10459. tp->pm_cap + PCI_PM_CTRL,
  10460. &pm_reg);
  10461. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10462. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10463. pci_write_config_dword(tp->pdev,
  10464. tp->pm_cap + PCI_PM_CTRL,
  10465. pm_reg);
  10466. /* Also, force SERR#/PERR# in PCI command. */
  10467. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10468. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10469. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10470. }
  10471. }
  10472. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10473. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10474. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10475. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10476. /* Chip-specific fixup from Broadcom driver */
  10477. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10478. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10479. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10480. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10481. }
  10482. /* Default fast path register access methods */
  10483. tp->read32 = tg3_read32;
  10484. tp->write32 = tg3_write32;
  10485. tp->read32_mbox = tg3_read32;
  10486. tp->write32_mbox = tg3_write32;
  10487. tp->write32_tx_mbox = tg3_write32;
  10488. tp->write32_rx_mbox = tg3_write32;
  10489. /* Various workaround register access methods */
  10490. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10491. tp->write32 = tg3_write_indirect_reg32;
  10492. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10493. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10494. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10495. /*
  10496. * Back to back register writes can cause problems on these
  10497. * chips, the workaround is to read back all reg writes
  10498. * except those to mailbox regs.
  10499. *
  10500. * See tg3_write_indirect_reg32().
  10501. */
  10502. tp->write32 = tg3_write_flush_reg32;
  10503. }
  10504. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10505. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10506. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10507. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10508. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10509. }
  10510. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10511. tp->read32 = tg3_read_indirect_reg32;
  10512. tp->write32 = tg3_write_indirect_reg32;
  10513. tp->read32_mbox = tg3_read_indirect_mbox;
  10514. tp->write32_mbox = tg3_write_indirect_mbox;
  10515. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10516. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10517. iounmap(tp->regs);
  10518. tp->regs = NULL;
  10519. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10520. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10521. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10522. }
  10523. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10524. tp->read32_mbox = tg3_read32_mbox_5906;
  10525. tp->write32_mbox = tg3_write32_mbox_5906;
  10526. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10527. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10528. }
  10529. if (tp->write32 == tg3_write_indirect_reg32 ||
  10530. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10531. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10532. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10533. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10534. /* Get eeprom hw config before calling tg3_set_power_state().
  10535. * In particular, the TG3_FLG2_IS_NIC flag must be
  10536. * determined before calling tg3_set_power_state() so that
  10537. * we know whether or not to switch out of Vaux power.
  10538. * When the flag is set, it means that GPIO1 is used for eeprom
  10539. * write protect and also implies that it is a LOM where GPIOs
  10540. * are not used to switch power.
  10541. */
  10542. tg3_get_eeprom_hw_cfg(tp);
  10543. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10544. /* Allow reads and writes to the
  10545. * APE register and memory space.
  10546. */
  10547. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10548. PCISTATE_ALLOW_APE_SHMEM_WR;
  10549. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10550. pci_state_reg);
  10551. }
  10552. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10553. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10554. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10556. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10557. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10558. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10559. * It is also used as eeprom write protect on LOMs.
  10560. */
  10561. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10562. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10563. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10564. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10565. GRC_LCLCTRL_GPIO_OUTPUT1);
  10566. /* Unused GPIO3 must be driven as output on 5752 because there
  10567. * are no pull-up resistors on unused GPIO pins.
  10568. */
  10569. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10570. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10573. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10574. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10575. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10576. /* Turn off the debug UART. */
  10577. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10578. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10579. /* Keep VMain power. */
  10580. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10581. GRC_LCLCTRL_GPIO_OUTPUT0;
  10582. }
  10583. /* Force the chip into D0. */
  10584. err = tg3_set_power_state(tp, PCI_D0);
  10585. if (err) {
  10586. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10587. pci_name(tp->pdev));
  10588. return err;
  10589. }
  10590. /* Derive initial jumbo mode from MTU assigned in
  10591. * ether_setup() via the alloc_etherdev() call
  10592. */
  10593. if (tp->dev->mtu > ETH_DATA_LEN &&
  10594. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10595. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10596. /* Determine WakeOnLan speed to use. */
  10597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10598. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10599. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10600. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10601. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10602. } else {
  10603. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10604. }
  10605. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10606. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10607. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10608. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10609. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10610. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10611. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10612. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10613. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10614. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10615. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10616. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10617. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10618. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10619. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10620. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10621. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10622. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10623. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10625. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10626. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10627. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10628. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10629. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10630. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10631. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10632. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10633. } else
  10634. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10635. }
  10636. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10637. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10638. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10639. if (tp->phy_otp == 0)
  10640. tp->phy_otp = TG3_OTP_DEFAULT;
  10641. }
  10642. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10643. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10644. else
  10645. tp->mi_mode = MAC_MI_MODE_BASE;
  10646. tp->coalesce_mode = 0;
  10647. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10648. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10649. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10651. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10652. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10653. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10654. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10655. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10656. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10657. err = tg3_mdio_init(tp);
  10658. if (err)
  10659. return err;
  10660. /* Initialize data/descriptor byte/word swapping. */
  10661. val = tr32(GRC_MODE);
  10662. val &= GRC_MODE_HOST_STACKUP;
  10663. tw32(GRC_MODE, val | tp->grc_mode);
  10664. tg3_switch_clocks(tp);
  10665. /* Clear this out for sanity. */
  10666. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10667. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10668. &pci_state_reg);
  10669. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10670. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10671. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10672. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10673. chiprevid == CHIPREV_ID_5701_B0 ||
  10674. chiprevid == CHIPREV_ID_5701_B2 ||
  10675. chiprevid == CHIPREV_ID_5701_B5) {
  10676. void __iomem *sram_base;
  10677. /* Write some dummy words into the SRAM status block
  10678. * area, see if it reads back correctly. If the return
  10679. * value is bad, force enable the PCIX workaround.
  10680. */
  10681. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10682. writel(0x00000000, sram_base);
  10683. writel(0x00000000, sram_base + 4);
  10684. writel(0xffffffff, sram_base + 4);
  10685. if (readl(sram_base) != 0x00000000)
  10686. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10687. }
  10688. }
  10689. udelay(50);
  10690. tg3_nvram_init(tp);
  10691. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10692. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10694. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10695. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10696. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10697. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10698. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10699. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10700. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10701. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10702. HOSTCC_MODE_CLRTICK_TXBD);
  10703. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10704. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10705. tp->misc_host_ctrl);
  10706. }
  10707. /* Preserve the APE MAC_MODE bits */
  10708. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10709. tp->mac_mode = tr32(MAC_MODE) |
  10710. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10711. else
  10712. tp->mac_mode = TG3_DEF_MAC_MODE;
  10713. /* these are limited to 10/100 only */
  10714. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10715. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10716. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10717. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10718. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10719. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10720. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10721. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10722. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10723. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10724. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10725. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10726. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10727. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10728. err = tg3_phy_probe(tp);
  10729. if (err) {
  10730. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10731. pci_name(tp->pdev), err);
  10732. /* ... but do not return immediately ... */
  10733. tg3_mdio_fini(tp);
  10734. }
  10735. tg3_read_partno(tp);
  10736. tg3_read_fw_ver(tp);
  10737. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10738. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10739. } else {
  10740. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10741. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10742. else
  10743. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10744. }
  10745. /* 5700 {AX,BX} chips have a broken status block link
  10746. * change bit implementation, so we must use the
  10747. * status register in those cases.
  10748. */
  10749. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10750. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10751. else
  10752. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10753. /* The led_ctrl is set during tg3_phy_probe, here we might
  10754. * have to force the link status polling mechanism based
  10755. * upon subsystem IDs.
  10756. */
  10757. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10758. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10759. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10760. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10761. TG3_FLAG_USE_LINKCHG_REG);
  10762. }
  10763. /* For all SERDES we poll the MAC status register. */
  10764. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10765. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10766. else
  10767. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10768. tp->rx_offset = NET_IP_ALIGN;
  10769. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10770. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10771. tp->rx_offset = 0;
  10772. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10773. /* Increment the rx prod index on the rx std ring by at most
  10774. * 8 for these chips to workaround hw errata.
  10775. */
  10776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10779. tp->rx_std_max_post = 8;
  10780. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10781. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10782. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10783. return err;
  10784. }
  10785. #ifdef CONFIG_SPARC
  10786. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10787. {
  10788. struct net_device *dev = tp->dev;
  10789. struct pci_dev *pdev = tp->pdev;
  10790. struct device_node *dp = pci_device_to_OF_node(pdev);
  10791. const unsigned char *addr;
  10792. int len;
  10793. addr = of_get_property(dp, "local-mac-address", &len);
  10794. if (addr && len == 6) {
  10795. memcpy(dev->dev_addr, addr, 6);
  10796. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10797. return 0;
  10798. }
  10799. return -ENODEV;
  10800. }
  10801. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10802. {
  10803. struct net_device *dev = tp->dev;
  10804. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10805. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10806. return 0;
  10807. }
  10808. #endif
  10809. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10810. {
  10811. struct net_device *dev = tp->dev;
  10812. u32 hi, lo, mac_offset;
  10813. int addr_ok = 0;
  10814. #ifdef CONFIG_SPARC
  10815. if (!tg3_get_macaddr_sparc(tp))
  10816. return 0;
  10817. #endif
  10818. mac_offset = 0x7c;
  10819. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10820. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10821. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10822. mac_offset = 0xcc;
  10823. if (tg3_nvram_lock(tp))
  10824. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10825. else
  10826. tg3_nvram_unlock(tp);
  10827. }
  10828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10829. mac_offset = 0x10;
  10830. /* First try to get it from MAC address mailbox. */
  10831. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10832. if ((hi >> 16) == 0x484b) {
  10833. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10834. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10835. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10836. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10837. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10838. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10839. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10840. /* Some old bootcode may report a 0 MAC address in SRAM */
  10841. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10842. }
  10843. if (!addr_ok) {
  10844. /* Next, try NVRAM. */
  10845. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10846. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10847. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10848. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10849. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10850. }
  10851. /* Finally just fetch it out of the MAC control regs. */
  10852. else {
  10853. hi = tr32(MAC_ADDR_0_HIGH);
  10854. lo = tr32(MAC_ADDR_0_LOW);
  10855. dev->dev_addr[5] = lo & 0xff;
  10856. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10857. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10858. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10859. dev->dev_addr[1] = hi & 0xff;
  10860. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10861. }
  10862. }
  10863. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10864. #ifdef CONFIG_SPARC
  10865. if (!tg3_get_default_macaddr_sparc(tp))
  10866. return 0;
  10867. #endif
  10868. return -EINVAL;
  10869. }
  10870. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10871. return 0;
  10872. }
  10873. #define BOUNDARY_SINGLE_CACHELINE 1
  10874. #define BOUNDARY_MULTI_CACHELINE 2
  10875. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10876. {
  10877. int cacheline_size;
  10878. u8 byte;
  10879. int goal;
  10880. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10881. if (byte == 0)
  10882. cacheline_size = 1024;
  10883. else
  10884. cacheline_size = (int) byte * 4;
  10885. /* On 5703 and later chips, the boundary bits have no
  10886. * effect.
  10887. */
  10888. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10889. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10890. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10891. goto out;
  10892. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10893. goal = BOUNDARY_MULTI_CACHELINE;
  10894. #else
  10895. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10896. goal = BOUNDARY_SINGLE_CACHELINE;
  10897. #else
  10898. goal = 0;
  10899. #endif
  10900. #endif
  10901. if (!goal)
  10902. goto out;
  10903. /* PCI controllers on most RISC systems tend to disconnect
  10904. * when a device tries to burst across a cache-line boundary.
  10905. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10906. *
  10907. * Unfortunately, for PCI-E there are only limited
  10908. * write-side controls for this, and thus for reads
  10909. * we will still get the disconnects. We'll also waste
  10910. * these PCI cycles for both read and write for chips
  10911. * other than 5700 and 5701 which do not implement the
  10912. * boundary bits.
  10913. */
  10914. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10915. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10916. switch (cacheline_size) {
  10917. case 16:
  10918. case 32:
  10919. case 64:
  10920. case 128:
  10921. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10922. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10923. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10924. } else {
  10925. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10926. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10927. }
  10928. break;
  10929. case 256:
  10930. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10931. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10932. break;
  10933. default:
  10934. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10935. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10936. break;
  10937. }
  10938. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10939. switch (cacheline_size) {
  10940. case 16:
  10941. case 32:
  10942. case 64:
  10943. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10944. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10945. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10946. break;
  10947. }
  10948. /* fallthrough */
  10949. case 128:
  10950. default:
  10951. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10952. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10953. break;
  10954. }
  10955. } else {
  10956. switch (cacheline_size) {
  10957. case 16:
  10958. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10959. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10960. DMA_RWCTRL_WRITE_BNDRY_16);
  10961. break;
  10962. }
  10963. /* fallthrough */
  10964. case 32:
  10965. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10966. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10967. DMA_RWCTRL_WRITE_BNDRY_32);
  10968. break;
  10969. }
  10970. /* fallthrough */
  10971. case 64:
  10972. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10973. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10974. DMA_RWCTRL_WRITE_BNDRY_64);
  10975. break;
  10976. }
  10977. /* fallthrough */
  10978. case 128:
  10979. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10980. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10981. DMA_RWCTRL_WRITE_BNDRY_128);
  10982. break;
  10983. }
  10984. /* fallthrough */
  10985. case 256:
  10986. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10987. DMA_RWCTRL_WRITE_BNDRY_256);
  10988. break;
  10989. case 512:
  10990. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10991. DMA_RWCTRL_WRITE_BNDRY_512);
  10992. break;
  10993. case 1024:
  10994. default:
  10995. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10996. DMA_RWCTRL_WRITE_BNDRY_1024);
  10997. break;
  10998. }
  10999. }
  11000. out:
  11001. return val;
  11002. }
  11003. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11004. {
  11005. struct tg3_internal_buffer_desc test_desc;
  11006. u32 sram_dma_descs;
  11007. int i, ret;
  11008. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11009. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11010. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11011. tw32(RDMAC_STATUS, 0);
  11012. tw32(WDMAC_STATUS, 0);
  11013. tw32(BUFMGR_MODE, 0);
  11014. tw32(FTQ_RESET, 0);
  11015. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11016. test_desc.addr_lo = buf_dma & 0xffffffff;
  11017. test_desc.nic_mbuf = 0x00002100;
  11018. test_desc.len = size;
  11019. /*
  11020. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11021. * the *second* time the tg3 driver was getting loaded after an
  11022. * initial scan.
  11023. *
  11024. * Broadcom tells me:
  11025. * ...the DMA engine is connected to the GRC block and a DMA
  11026. * reset may affect the GRC block in some unpredictable way...
  11027. * The behavior of resets to individual blocks has not been tested.
  11028. *
  11029. * Broadcom noted the GRC reset will also reset all sub-components.
  11030. */
  11031. if (to_device) {
  11032. test_desc.cqid_sqid = (13 << 8) | 2;
  11033. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11034. udelay(40);
  11035. } else {
  11036. test_desc.cqid_sqid = (16 << 8) | 7;
  11037. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11038. udelay(40);
  11039. }
  11040. test_desc.flags = 0x00000005;
  11041. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11042. u32 val;
  11043. val = *(((u32 *)&test_desc) + i);
  11044. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11045. sram_dma_descs + (i * sizeof(u32)));
  11046. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11047. }
  11048. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11049. if (to_device) {
  11050. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11051. } else {
  11052. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11053. }
  11054. ret = -ENODEV;
  11055. for (i = 0; i < 40; i++) {
  11056. u32 val;
  11057. if (to_device)
  11058. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11059. else
  11060. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11061. if ((val & 0xffff) == sram_dma_descs) {
  11062. ret = 0;
  11063. break;
  11064. }
  11065. udelay(100);
  11066. }
  11067. return ret;
  11068. }
  11069. #define TEST_BUFFER_SIZE 0x2000
  11070. static int __devinit tg3_test_dma(struct tg3 *tp)
  11071. {
  11072. dma_addr_t buf_dma;
  11073. u32 *buf, saved_dma_rwctrl;
  11074. int ret;
  11075. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11076. if (!buf) {
  11077. ret = -ENOMEM;
  11078. goto out_nofree;
  11079. }
  11080. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11081. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11082. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11083. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11084. /* DMA read watermark not used on PCIE */
  11085. tp->dma_rwctrl |= 0x00180000;
  11086. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11087. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11088. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11089. tp->dma_rwctrl |= 0x003f0000;
  11090. else
  11091. tp->dma_rwctrl |= 0x003f000f;
  11092. } else {
  11093. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11094. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11095. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11096. u32 read_water = 0x7;
  11097. /* If the 5704 is behind the EPB bridge, we can
  11098. * do the less restrictive ONE_DMA workaround for
  11099. * better performance.
  11100. */
  11101. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11103. tp->dma_rwctrl |= 0x8000;
  11104. else if (ccval == 0x6 || ccval == 0x7)
  11105. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11106. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11107. read_water = 4;
  11108. /* Set bit 23 to enable PCIX hw bug fix */
  11109. tp->dma_rwctrl |=
  11110. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11111. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11112. (1 << 23);
  11113. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11114. /* 5780 always in PCIX mode */
  11115. tp->dma_rwctrl |= 0x00144000;
  11116. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11117. /* 5714 always in PCIX mode */
  11118. tp->dma_rwctrl |= 0x00148000;
  11119. } else {
  11120. tp->dma_rwctrl |= 0x001b000f;
  11121. }
  11122. }
  11123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11124. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11125. tp->dma_rwctrl &= 0xfffffff0;
  11126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11128. /* Remove this if it causes problems for some boards. */
  11129. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11130. /* On 5700/5701 chips, we need to set this bit.
  11131. * Otherwise the chip will issue cacheline transactions
  11132. * to streamable DMA memory with not all the byte
  11133. * enables turned on. This is an error on several
  11134. * RISC PCI controllers, in particular sparc64.
  11135. *
  11136. * On 5703/5704 chips, this bit has been reassigned
  11137. * a different meaning. In particular, it is used
  11138. * on those chips to enable a PCI-X workaround.
  11139. */
  11140. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11141. }
  11142. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11143. #if 0
  11144. /* Unneeded, already done by tg3_get_invariants. */
  11145. tg3_switch_clocks(tp);
  11146. #endif
  11147. ret = 0;
  11148. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11149. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11150. goto out;
  11151. /* It is best to perform DMA test with maximum write burst size
  11152. * to expose the 5700/5701 write DMA bug.
  11153. */
  11154. saved_dma_rwctrl = tp->dma_rwctrl;
  11155. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11156. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11157. while (1) {
  11158. u32 *p = buf, i;
  11159. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11160. p[i] = i;
  11161. /* Send the buffer to the chip. */
  11162. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11163. if (ret) {
  11164. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11165. break;
  11166. }
  11167. #if 0
  11168. /* validate data reached card RAM correctly. */
  11169. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11170. u32 val;
  11171. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11172. if (le32_to_cpu(val) != p[i]) {
  11173. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11174. /* ret = -ENODEV here? */
  11175. }
  11176. p[i] = 0;
  11177. }
  11178. #endif
  11179. /* Now read it back. */
  11180. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11181. if (ret) {
  11182. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11183. break;
  11184. }
  11185. /* Verify it. */
  11186. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11187. if (p[i] == i)
  11188. continue;
  11189. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11190. DMA_RWCTRL_WRITE_BNDRY_16) {
  11191. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11192. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11193. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11194. break;
  11195. } else {
  11196. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11197. ret = -ENODEV;
  11198. goto out;
  11199. }
  11200. }
  11201. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11202. /* Success. */
  11203. ret = 0;
  11204. break;
  11205. }
  11206. }
  11207. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11208. DMA_RWCTRL_WRITE_BNDRY_16) {
  11209. static struct pci_device_id dma_wait_state_chipsets[] = {
  11210. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11211. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11212. { },
  11213. };
  11214. /* DMA test passed without adjusting DMA boundary,
  11215. * now look for chipsets that are known to expose the
  11216. * DMA bug without failing the test.
  11217. */
  11218. if (pci_dev_present(dma_wait_state_chipsets)) {
  11219. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11220. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11221. }
  11222. else
  11223. /* Safe to use the calculated DMA boundary. */
  11224. tp->dma_rwctrl = saved_dma_rwctrl;
  11225. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11226. }
  11227. out:
  11228. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11229. out_nofree:
  11230. return ret;
  11231. }
  11232. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11233. {
  11234. tp->link_config.advertising =
  11235. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11236. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11237. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11238. ADVERTISED_Autoneg | ADVERTISED_MII);
  11239. tp->link_config.speed = SPEED_INVALID;
  11240. tp->link_config.duplex = DUPLEX_INVALID;
  11241. tp->link_config.autoneg = AUTONEG_ENABLE;
  11242. tp->link_config.active_speed = SPEED_INVALID;
  11243. tp->link_config.active_duplex = DUPLEX_INVALID;
  11244. tp->link_config.phy_is_low_power = 0;
  11245. tp->link_config.orig_speed = SPEED_INVALID;
  11246. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11247. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11248. }
  11249. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11250. {
  11251. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11252. tp->bufmgr_config.mbuf_read_dma_low_water =
  11253. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11254. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11255. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11256. tp->bufmgr_config.mbuf_high_water =
  11257. DEFAULT_MB_HIGH_WATER_5705;
  11258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11259. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11260. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11261. tp->bufmgr_config.mbuf_high_water =
  11262. DEFAULT_MB_HIGH_WATER_5906;
  11263. }
  11264. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11265. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11266. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11267. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11268. tp->bufmgr_config.mbuf_high_water_jumbo =
  11269. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11270. } else {
  11271. tp->bufmgr_config.mbuf_read_dma_low_water =
  11272. DEFAULT_MB_RDMA_LOW_WATER;
  11273. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11274. DEFAULT_MB_MACRX_LOW_WATER;
  11275. tp->bufmgr_config.mbuf_high_water =
  11276. DEFAULT_MB_HIGH_WATER;
  11277. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11278. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11279. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11280. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11281. tp->bufmgr_config.mbuf_high_water_jumbo =
  11282. DEFAULT_MB_HIGH_WATER_JUMBO;
  11283. }
  11284. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11285. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11286. }
  11287. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11288. {
  11289. switch (tp->phy_id & PHY_ID_MASK) {
  11290. case PHY_ID_BCM5400: return "5400";
  11291. case PHY_ID_BCM5401: return "5401";
  11292. case PHY_ID_BCM5411: return "5411";
  11293. case PHY_ID_BCM5701: return "5701";
  11294. case PHY_ID_BCM5703: return "5703";
  11295. case PHY_ID_BCM5704: return "5704";
  11296. case PHY_ID_BCM5705: return "5705";
  11297. case PHY_ID_BCM5750: return "5750";
  11298. case PHY_ID_BCM5752: return "5752";
  11299. case PHY_ID_BCM5714: return "5714";
  11300. case PHY_ID_BCM5780: return "5780";
  11301. case PHY_ID_BCM5755: return "5755";
  11302. case PHY_ID_BCM5787: return "5787";
  11303. case PHY_ID_BCM5784: return "5784";
  11304. case PHY_ID_BCM5756: return "5722/5756";
  11305. case PHY_ID_BCM5906: return "5906";
  11306. case PHY_ID_BCM5761: return "5761";
  11307. case PHY_ID_BCM8002: return "8002/serdes";
  11308. case 0: return "serdes";
  11309. default: return "unknown";
  11310. }
  11311. }
  11312. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11313. {
  11314. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11315. strcpy(str, "PCI Express");
  11316. return str;
  11317. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11318. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11319. strcpy(str, "PCIX:");
  11320. if ((clock_ctrl == 7) ||
  11321. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11322. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11323. strcat(str, "133MHz");
  11324. else if (clock_ctrl == 0)
  11325. strcat(str, "33MHz");
  11326. else if (clock_ctrl == 2)
  11327. strcat(str, "50MHz");
  11328. else if (clock_ctrl == 4)
  11329. strcat(str, "66MHz");
  11330. else if (clock_ctrl == 6)
  11331. strcat(str, "100MHz");
  11332. } else {
  11333. strcpy(str, "PCI:");
  11334. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11335. strcat(str, "66MHz");
  11336. else
  11337. strcat(str, "33MHz");
  11338. }
  11339. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11340. strcat(str, ":32-bit");
  11341. else
  11342. strcat(str, ":64-bit");
  11343. return str;
  11344. }
  11345. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11346. {
  11347. struct pci_dev *peer;
  11348. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11349. for (func = 0; func < 8; func++) {
  11350. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11351. if (peer && peer != tp->pdev)
  11352. break;
  11353. pci_dev_put(peer);
  11354. }
  11355. /* 5704 can be configured in single-port mode, set peer to
  11356. * tp->pdev in that case.
  11357. */
  11358. if (!peer) {
  11359. peer = tp->pdev;
  11360. return peer;
  11361. }
  11362. /*
  11363. * We don't need to keep the refcount elevated; there's no way
  11364. * to remove one half of this device without removing the other
  11365. */
  11366. pci_dev_put(peer);
  11367. return peer;
  11368. }
  11369. static void __devinit tg3_init_coal(struct tg3 *tp)
  11370. {
  11371. struct ethtool_coalesce *ec = &tp->coal;
  11372. memset(ec, 0, sizeof(*ec));
  11373. ec->cmd = ETHTOOL_GCOALESCE;
  11374. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11375. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11376. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11377. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11378. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11379. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11380. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11381. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11382. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11383. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11384. HOSTCC_MODE_CLRTICK_TXBD)) {
  11385. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11386. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11387. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11388. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11389. }
  11390. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11391. ec->rx_coalesce_usecs_irq = 0;
  11392. ec->tx_coalesce_usecs_irq = 0;
  11393. ec->stats_block_coalesce_usecs = 0;
  11394. }
  11395. }
  11396. static const struct net_device_ops tg3_netdev_ops = {
  11397. .ndo_open = tg3_open,
  11398. .ndo_stop = tg3_close,
  11399. .ndo_start_xmit = tg3_start_xmit,
  11400. .ndo_get_stats = tg3_get_stats,
  11401. .ndo_validate_addr = eth_validate_addr,
  11402. .ndo_set_multicast_list = tg3_set_rx_mode,
  11403. .ndo_set_mac_address = tg3_set_mac_addr,
  11404. .ndo_do_ioctl = tg3_ioctl,
  11405. .ndo_tx_timeout = tg3_tx_timeout,
  11406. .ndo_change_mtu = tg3_change_mtu,
  11407. #if TG3_VLAN_TAG_USED
  11408. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11409. #endif
  11410. #ifdef CONFIG_NET_POLL_CONTROLLER
  11411. .ndo_poll_controller = tg3_poll_controller,
  11412. #endif
  11413. };
  11414. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11415. .ndo_open = tg3_open,
  11416. .ndo_stop = tg3_close,
  11417. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11418. .ndo_get_stats = tg3_get_stats,
  11419. .ndo_validate_addr = eth_validate_addr,
  11420. .ndo_set_multicast_list = tg3_set_rx_mode,
  11421. .ndo_set_mac_address = tg3_set_mac_addr,
  11422. .ndo_do_ioctl = tg3_ioctl,
  11423. .ndo_tx_timeout = tg3_tx_timeout,
  11424. .ndo_change_mtu = tg3_change_mtu,
  11425. #if TG3_VLAN_TAG_USED
  11426. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11427. #endif
  11428. #ifdef CONFIG_NET_POLL_CONTROLLER
  11429. .ndo_poll_controller = tg3_poll_controller,
  11430. #endif
  11431. };
  11432. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11433. const struct pci_device_id *ent)
  11434. {
  11435. static int tg3_version_printed = 0;
  11436. struct net_device *dev;
  11437. struct tg3 *tp;
  11438. int i, err, pm_cap;
  11439. u32 sndmbx, rcvmbx, intmbx;
  11440. char str[40];
  11441. u64 dma_mask, persist_dma_mask;
  11442. if (tg3_version_printed++ == 0)
  11443. printk(KERN_INFO "%s", version);
  11444. err = pci_enable_device(pdev);
  11445. if (err) {
  11446. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11447. "aborting.\n");
  11448. return err;
  11449. }
  11450. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11451. if (err) {
  11452. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11453. "aborting.\n");
  11454. goto err_out_disable_pdev;
  11455. }
  11456. pci_set_master(pdev);
  11457. /* Find power-management capability. */
  11458. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11459. if (pm_cap == 0) {
  11460. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11461. "aborting.\n");
  11462. err = -EIO;
  11463. goto err_out_free_res;
  11464. }
  11465. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11466. if (!dev) {
  11467. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11468. err = -ENOMEM;
  11469. goto err_out_free_res;
  11470. }
  11471. SET_NETDEV_DEV(dev, &pdev->dev);
  11472. #if TG3_VLAN_TAG_USED
  11473. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11474. #endif
  11475. tp = netdev_priv(dev);
  11476. tp->pdev = pdev;
  11477. tp->dev = dev;
  11478. tp->pm_cap = pm_cap;
  11479. tp->rx_mode = TG3_DEF_RX_MODE;
  11480. tp->tx_mode = TG3_DEF_TX_MODE;
  11481. if (tg3_debug > 0)
  11482. tp->msg_enable = tg3_debug;
  11483. else
  11484. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11485. /* The word/byte swap controls here control register access byte
  11486. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11487. * setting below.
  11488. */
  11489. tp->misc_host_ctrl =
  11490. MISC_HOST_CTRL_MASK_PCI_INT |
  11491. MISC_HOST_CTRL_WORD_SWAP |
  11492. MISC_HOST_CTRL_INDIR_ACCESS |
  11493. MISC_HOST_CTRL_PCISTATE_RW;
  11494. /* The NONFRM (non-frame) byte/word swap controls take effect
  11495. * on descriptor entries, anything which isn't packet data.
  11496. *
  11497. * The StrongARM chips on the board (one for tx, one for rx)
  11498. * are running in big-endian mode.
  11499. */
  11500. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11501. GRC_MODE_WSWAP_NONFRM_DATA);
  11502. #ifdef __BIG_ENDIAN
  11503. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11504. #endif
  11505. spin_lock_init(&tp->lock);
  11506. spin_lock_init(&tp->indirect_lock);
  11507. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11508. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11509. if (!tp->regs) {
  11510. printk(KERN_ERR PFX "Cannot map device registers, "
  11511. "aborting.\n");
  11512. err = -ENOMEM;
  11513. goto err_out_free_dev;
  11514. }
  11515. tg3_init_link_config(tp);
  11516. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11517. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11518. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11519. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11520. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11521. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11522. struct tg3_napi *tnapi = &tp->napi[i];
  11523. tnapi->tp = tp;
  11524. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11525. tnapi->int_mbox = intmbx;
  11526. if (i < 4)
  11527. intmbx += 0x8;
  11528. else
  11529. intmbx += 0x4;
  11530. tnapi->consmbox = rcvmbx;
  11531. tnapi->prodmbox = sndmbx;
  11532. if (i)
  11533. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11534. else
  11535. tnapi->coal_now = HOSTCC_MODE_NOW;
  11536. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11537. break;
  11538. /*
  11539. * If we support MSIX, we'll be using RSS. If we're using
  11540. * RSS, the first vector only handles link interrupts and the
  11541. * remaining vectors handle rx and tx interrupts. Reuse the
  11542. * mailbox values for the next iteration. The values we setup
  11543. * above are still useful for the single vectored mode.
  11544. */
  11545. if (!i)
  11546. continue;
  11547. rcvmbx += 0x8;
  11548. if (sndmbx & 0x4)
  11549. sndmbx -= 0x4;
  11550. else
  11551. sndmbx += 0xc;
  11552. }
  11553. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11554. dev->ethtool_ops = &tg3_ethtool_ops;
  11555. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11556. dev->irq = pdev->irq;
  11557. err = tg3_get_invariants(tp);
  11558. if (err) {
  11559. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11560. "aborting.\n");
  11561. goto err_out_iounmap;
  11562. }
  11563. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11565. dev->netdev_ops = &tg3_netdev_ops;
  11566. else
  11567. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11568. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11569. * device behind the EPB cannot support DMA addresses > 40-bit.
  11570. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11571. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11572. * do DMA address check in tg3_start_xmit().
  11573. */
  11574. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11575. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11576. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11577. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11578. #ifdef CONFIG_HIGHMEM
  11579. dma_mask = DMA_BIT_MASK(64);
  11580. #endif
  11581. } else
  11582. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11583. /* Configure DMA attributes. */
  11584. if (dma_mask > DMA_BIT_MASK(32)) {
  11585. err = pci_set_dma_mask(pdev, dma_mask);
  11586. if (!err) {
  11587. dev->features |= NETIF_F_HIGHDMA;
  11588. err = pci_set_consistent_dma_mask(pdev,
  11589. persist_dma_mask);
  11590. if (err < 0) {
  11591. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11592. "DMA for consistent allocations\n");
  11593. goto err_out_iounmap;
  11594. }
  11595. }
  11596. }
  11597. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11598. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11599. if (err) {
  11600. printk(KERN_ERR PFX "No usable DMA configuration, "
  11601. "aborting.\n");
  11602. goto err_out_iounmap;
  11603. }
  11604. }
  11605. tg3_init_bufmgr_config(tp);
  11606. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11607. tp->fw_needed = FIRMWARE_TG3;
  11608. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11609. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11610. }
  11611. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11613. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11615. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11616. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11617. } else {
  11618. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11619. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11620. tp->fw_needed = FIRMWARE_TG3TSO5;
  11621. else
  11622. tp->fw_needed = FIRMWARE_TG3TSO;
  11623. }
  11624. /* TSO is on by default on chips that support hardware TSO.
  11625. * Firmware TSO on older chips gives lower performance, so it
  11626. * is off by default, but can be enabled using ethtool.
  11627. */
  11628. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11629. if (dev->features & NETIF_F_IP_CSUM)
  11630. dev->features |= NETIF_F_TSO;
  11631. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11632. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11633. dev->features |= NETIF_F_TSO6;
  11634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11635. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11636. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11638. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11639. dev->features |= NETIF_F_TSO_ECN;
  11640. }
  11641. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11642. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11643. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11644. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11645. tp->rx_pending = 63;
  11646. }
  11647. err = tg3_get_device_address(tp);
  11648. if (err) {
  11649. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11650. "aborting.\n");
  11651. goto err_out_fw;
  11652. }
  11653. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11654. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11655. if (!tp->aperegs) {
  11656. printk(KERN_ERR PFX "Cannot map APE registers, "
  11657. "aborting.\n");
  11658. err = -ENOMEM;
  11659. goto err_out_fw;
  11660. }
  11661. tg3_ape_lock_init(tp);
  11662. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11663. tg3_read_dash_ver(tp);
  11664. }
  11665. /*
  11666. * Reset chip in case UNDI or EFI driver did not shutdown
  11667. * DMA self test will enable WDMAC and we'll see (spurious)
  11668. * pending DMA on the PCI bus at that point.
  11669. */
  11670. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11671. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11672. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11673. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11674. }
  11675. err = tg3_test_dma(tp);
  11676. if (err) {
  11677. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11678. goto err_out_apeunmap;
  11679. }
  11680. /* flow control autonegotiation is default behavior */
  11681. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11682. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11683. tg3_init_coal(tp);
  11684. pci_set_drvdata(pdev, dev);
  11685. err = register_netdev(dev);
  11686. if (err) {
  11687. printk(KERN_ERR PFX "Cannot register net device, "
  11688. "aborting.\n");
  11689. goto err_out_apeunmap;
  11690. }
  11691. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11692. dev->name,
  11693. tp->board_part_number,
  11694. tp->pci_chip_rev_id,
  11695. tg3_bus_string(tp, str),
  11696. dev->dev_addr);
  11697. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11698. printk(KERN_INFO
  11699. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11700. tp->dev->name,
  11701. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11702. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11703. else
  11704. printk(KERN_INFO
  11705. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11706. tp->dev->name, tg3_phy_string(tp),
  11707. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11708. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11709. "10/100/1000Base-T")),
  11710. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11711. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11712. dev->name,
  11713. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11714. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11715. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11716. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11717. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11718. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11719. dev->name, tp->dma_rwctrl,
  11720. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11721. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11722. return 0;
  11723. err_out_apeunmap:
  11724. if (tp->aperegs) {
  11725. iounmap(tp->aperegs);
  11726. tp->aperegs = NULL;
  11727. }
  11728. err_out_fw:
  11729. if (tp->fw)
  11730. release_firmware(tp->fw);
  11731. err_out_iounmap:
  11732. if (tp->regs) {
  11733. iounmap(tp->regs);
  11734. tp->regs = NULL;
  11735. }
  11736. err_out_free_dev:
  11737. free_netdev(dev);
  11738. err_out_free_res:
  11739. pci_release_regions(pdev);
  11740. err_out_disable_pdev:
  11741. pci_disable_device(pdev);
  11742. pci_set_drvdata(pdev, NULL);
  11743. return err;
  11744. }
  11745. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11746. {
  11747. struct net_device *dev = pci_get_drvdata(pdev);
  11748. if (dev) {
  11749. struct tg3 *tp = netdev_priv(dev);
  11750. if (tp->fw)
  11751. release_firmware(tp->fw);
  11752. flush_scheduled_work();
  11753. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11754. tg3_phy_fini(tp);
  11755. tg3_mdio_fini(tp);
  11756. }
  11757. unregister_netdev(dev);
  11758. if (tp->aperegs) {
  11759. iounmap(tp->aperegs);
  11760. tp->aperegs = NULL;
  11761. }
  11762. if (tp->regs) {
  11763. iounmap(tp->regs);
  11764. tp->regs = NULL;
  11765. }
  11766. free_netdev(dev);
  11767. pci_release_regions(pdev);
  11768. pci_disable_device(pdev);
  11769. pci_set_drvdata(pdev, NULL);
  11770. }
  11771. }
  11772. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11773. {
  11774. struct net_device *dev = pci_get_drvdata(pdev);
  11775. struct tg3 *tp = netdev_priv(dev);
  11776. pci_power_t target_state;
  11777. int err;
  11778. /* PCI register 4 needs to be saved whether netif_running() or not.
  11779. * MSI address and data need to be saved if using MSI and
  11780. * netif_running().
  11781. */
  11782. pci_save_state(pdev);
  11783. if (!netif_running(dev))
  11784. return 0;
  11785. flush_scheduled_work();
  11786. tg3_phy_stop(tp);
  11787. tg3_netif_stop(tp);
  11788. del_timer_sync(&tp->timer);
  11789. tg3_full_lock(tp, 1);
  11790. tg3_disable_ints(tp);
  11791. tg3_full_unlock(tp);
  11792. netif_device_detach(dev);
  11793. tg3_full_lock(tp, 0);
  11794. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11795. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11796. tg3_full_unlock(tp);
  11797. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11798. err = tg3_set_power_state(tp, target_state);
  11799. if (err) {
  11800. int err2;
  11801. tg3_full_lock(tp, 0);
  11802. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11803. err2 = tg3_restart_hw(tp, 1);
  11804. if (err2)
  11805. goto out;
  11806. tp->timer.expires = jiffies + tp->timer_offset;
  11807. add_timer(&tp->timer);
  11808. netif_device_attach(dev);
  11809. tg3_netif_start(tp);
  11810. out:
  11811. tg3_full_unlock(tp);
  11812. if (!err2)
  11813. tg3_phy_start(tp);
  11814. }
  11815. return err;
  11816. }
  11817. static int tg3_resume(struct pci_dev *pdev)
  11818. {
  11819. struct net_device *dev = pci_get_drvdata(pdev);
  11820. struct tg3 *tp = netdev_priv(dev);
  11821. int err;
  11822. pci_restore_state(tp->pdev);
  11823. if (!netif_running(dev))
  11824. return 0;
  11825. err = tg3_set_power_state(tp, PCI_D0);
  11826. if (err)
  11827. return err;
  11828. netif_device_attach(dev);
  11829. tg3_full_lock(tp, 0);
  11830. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11831. err = tg3_restart_hw(tp, 1);
  11832. if (err)
  11833. goto out;
  11834. tp->timer.expires = jiffies + tp->timer_offset;
  11835. add_timer(&tp->timer);
  11836. tg3_netif_start(tp);
  11837. out:
  11838. tg3_full_unlock(tp);
  11839. if (!err)
  11840. tg3_phy_start(tp);
  11841. return err;
  11842. }
  11843. static struct pci_driver tg3_driver = {
  11844. .name = DRV_MODULE_NAME,
  11845. .id_table = tg3_pci_tbl,
  11846. .probe = tg3_init_one,
  11847. .remove = __devexit_p(tg3_remove_one),
  11848. .suspend = tg3_suspend,
  11849. .resume = tg3_resume
  11850. };
  11851. static int __init tg3_init(void)
  11852. {
  11853. return pci_register_driver(&tg3_driver);
  11854. }
  11855. static void __exit tg3_cleanup(void)
  11856. {
  11857. pci_unregister_driver(&tg3_driver);
  11858. }
  11859. module_init(tg3_init);
  11860. module_exit(tg3_cleanup);