emulate.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  71. #define SrcMask (0xf<<4)
  72. /* Generic ModRM decode. */
  73. #define ModRM (1<<8)
  74. /* Destination is only written; never read. */
  75. #define Mov (1<<9)
  76. #define BitOp (1<<10)
  77. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  78. #define String (1<<12) /* String instruction (rep capable) */
  79. #define Stack (1<<13) /* Stack instruction (push/pop) */
  80. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  81. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  82. /* Misc flags */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. int (*execute)(struct x86_emulate_ctxt *ctxt);
  108. struct opcode *group;
  109. struct group_dual *gdual;
  110. } u;
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. /* EFLAGS bit definitions. */
  117. #define EFLG_ID (1<<21)
  118. #define EFLG_VIP (1<<20)
  119. #define EFLG_VIF (1<<19)
  120. #define EFLG_AC (1<<18)
  121. #define EFLG_VM (1<<17)
  122. #define EFLG_RF (1<<16)
  123. #define EFLG_IOPL (3<<12)
  124. #define EFLG_NT (1<<14)
  125. #define EFLG_OF (1<<11)
  126. #define EFLG_DF (1<<10)
  127. #define EFLG_IF (1<<9)
  128. #define EFLG_TF (1<<8)
  129. #define EFLG_SF (1<<7)
  130. #define EFLG_ZF (1<<6)
  131. #define EFLG_AF (1<<4)
  132. #define EFLG_PF (1<<2)
  133. #define EFLG_CF (1<<0)
  134. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  135. #define EFLG_RESERVED_ONE_MASK 2
  136. /*
  137. * Instruction emulation:
  138. * Most instructions are emulated directly via a fragment of inline assembly
  139. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  140. * any modified flags.
  141. */
  142. #if defined(CONFIG_X86_64)
  143. #define _LO32 "k" /* force 32-bit operand */
  144. #define _STK "%%rsp" /* stack pointer */
  145. #elif defined(__i386__)
  146. #define _LO32 "" /* force 32-bit operand */
  147. #define _STK "%%esp" /* stack pointer */
  148. #endif
  149. /*
  150. * These EFLAGS bits are restored from saved value during emulation, and
  151. * any changes are written back to the saved value after emulation.
  152. */
  153. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  154. /* Before executing instruction: restore necessary bits in EFLAGS. */
  155. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  156. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  157. "movl %"_sav",%"_LO32 _tmp"; " \
  158. "push %"_tmp"; " \
  159. "push %"_tmp"; " \
  160. "movl %"_msk",%"_LO32 _tmp"; " \
  161. "andl %"_LO32 _tmp",("_STK"); " \
  162. "pushf; " \
  163. "notl %"_LO32 _tmp"; " \
  164. "andl %"_LO32 _tmp",("_STK"); " \
  165. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  166. "pop %"_tmp"; " \
  167. "orl %"_LO32 _tmp",("_STK"); " \
  168. "popf; " \
  169. "pop %"_sav"; "
  170. /* After executing instruction: write-back necessary bits in EFLAGS. */
  171. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  172. /* _sav |= EFLAGS & _msk; */ \
  173. "pushf; " \
  174. "pop %"_tmp"; " \
  175. "andl %"_msk",%"_LO32 _tmp"; " \
  176. "orl %"_LO32 _tmp",%"_sav"; "
  177. #ifdef CONFIG_X86_64
  178. #define ON64(x) x
  179. #else
  180. #define ON64(x)
  181. #endif
  182. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  183. do { \
  184. __asm__ __volatile__ ( \
  185. _PRE_EFLAGS("0", "4", "2") \
  186. _op _suffix " %"_x"3,%1; " \
  187. _POST_EFLAGS("0", "4", "2") \
  188. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  189. "=&r" (_tmp) \
  190. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  191. } while (0)
  192. /* Raw emulation: instruction has two explicit operands. */
  193. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  194. do { \
  195. unsigned long _tmp; \
  196. \
  197. switch ((_dst).bytes) { \
  198. case 2: \
  199. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  200. break; \
  201. case 4: \
  202. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  203. break; \
  204. case 8: \
  205. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  206. break; \
  207. } \
  208. } while (0)
  209. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  210. do { \
  211. unsigned long _tmp; \
  212. switch ((_dst).bytes) { \
  213. case 1: \
  214. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  215. break; \
  216. default: \
  217. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  218. _wx, _wy, _lx, _ly, _qx, _qy); \
  219. break; \
  220. } \
  221. } while (0)
  222. /* Source operand is byte-sized and may be restricted to just %cl. */
  223. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "c", "b", "c", "b", "c", "b", "c")
  226. /* Source operand is byte, word, long or quad sized. */
  227. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  228. __emulate_2op(_op, _src, _dst, _eflags, \
  229. "b", "q", "w", "r", _LO32, "r", "", "r")
  230. /* Source operand is word, long or quad sized. */
  231. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  232. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  233. "w", "r", _LO32, "r", "", "r")
  234. /* Instruction has three operands and one operand is stored in ECX register */
  235. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  236. do { \
  237. unsigned long _tmp; \
  238. _type _clv = (_cl).val; \
  239. _type _srcv = (_src).val; \
  240. _type _dstv = (_dst).val; \
  241. \
  242. __asm__ __volatile__ ( \
  243. _PRE_EFLAGS("0", "5", "2") \
  244. _op _suffix " %4,%1 \n" \
  245. _POST_EFLAGS("0", "5", "2") \
  246. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  247. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  248. ); \
  249. \
  250. (_cl).val = (unsigned long) _clv; \
  251. (_src).val = (unsigned long) _srcv; \
  252. (_dst).val = (unsigned long) _dstv; \
  253. } while (0)
  254. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  255. do { \
  256. switch ((_dst).bytes) { \
  257. case 2: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "w", unsigned short); \
  260. break; \
  261. case 4: \
  262. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "l", unsigned int); \
  264. break; \
  265. case 8: \
  266. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  267. "q", unsigned long)); \
  268. break; \
  269. } \
  270. } while (0)
  271. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  272. do { \
  273. unsigned long _tmp; \
  274. \
  275. __asm__ __volatile__ ( \
  276. _PRE_EFLAGS("0", "3", "2") \
  277. _op _suffix " %1; " \
  278. _POST_EFLAGS("0", "3", "2") \
  279. : "=m" (_eflags), "+m" ((_dst).val), \
  280. "=&r" (_tmp) \
  281. : "i" (EFLAGS_MASK)); \
  282. } while (0)
  283. /* Instruction has only one explicit operand (no source operand). */
  284. #define emulate_1op(_op, _dst, _eflags) \
  285. do { \
  286. switch ((_dst).bytes) { \
  287. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  288. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  289. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  290. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  291. } \
  292. } while (0)
  293. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  294. do { \
  295. unsigned long _tmp; \
  296. \
  297. __asm__ __volatile__ ( \
  298. _PRE_EFLAGS("0", "4", "1") \
  299. _op _suffix " %5; " \
  300. _POST_EFLAGS("0", "4", "1") \
  301. : "=m" (_eflags), "=&r" (_tmp), \
  302. "+a" (_rax), "+d" (_rdx) \
  303. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  304. "a" (_rax), "d" (_rdx)); \
  305. } while (0)
  306. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  307. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  308. do { \
  309. switch((_src).bytes) { \
  310. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  311. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  312. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  313. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  314. } \
  315. } while (0)
  316. /* Fetch next part of the instruction being emulated. */
  317. #define insn_fetch(_type, _size, _eip) \
  318. ({ unsigned long _x; \
  319. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  320. if (rc != X86EMUL_CONTINUE) \
  321. goto done; \
  322. (_eip) += (_size); \
  323. (_type)_x; \
  324. })
  325. #define insn_fetch_arr(_arr, _size, _eip) \
  326. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  327. if (rc != X86EMUL_CONTINUE) \
  328. goto done; \
  329. (_eip) += (_size); \
  330. })
  331. static inline unsigned long ad_mask(struct decode_cache *c)
  332. {
  333. return (1UL << (c->ad_bytes << 3)) - 1;
  334. }
  335. /* Access/update address held in a register, based on addressing mode. */
  336. static inline unsigned long
  337. address_mask(struct decode_cache *c, unsigned long reg)
  338. {
  339. if (c->ad_bytes == sizeof(unsigned long))
  340. return reg;
  341. else
  342. return reg & ad_mask(c);
  343. }
  344. static inline unsigned long
  345. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  346. {
  347. return base + address_mask(c, reg);
  348. }
  349. static inline void
  350. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  351. {
  352. if (c->ad_bytes == sizeof(unsigned long))
  353. *reg += inc;
  354. else
  355. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  356. }
  357. static inline void jmp_rel(struct decode_cache *c, int rel)
  358. {
  359. register_address_increment(c, &c->eip, rel);
  360. }
  361. static void set_seg_override(struct decode_cache *c, int seg)
  362. {
  363. c->has_seg_override = true;
  364. c->seg_override = seg;
  365. }
  366. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  367. struct x86_emulate_ops *ops, int seg)
  368. {
  369. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  370. return 0;
  371. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  372. }
  373. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  374. struct x86_emulate_ops *ops,
  375. struct decode_cache *c)
  376. {
  377. if (!c->has_seg_override)
  378. return 0;
  379. return seg_base(ctxt, ops, c->seg_override);
  380. }
  381. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  382. struct x86_emulate_ops *ops)
  383. {
  384. return seg_base(ctxt, ops, VCPU_SREG_ES);
  385. }
  386. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  387. struct x86_emulate_ops *ops)
  388. {
  389. return seg_base(ctxt, ops, VCPU_SREG_SS);
  390. }
  391. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  392. u32 error, bool valid)
  393. {
  394. ctxt->exception = vec;
  395. ctxt->error_code = error;
  396. ctxt->error_code_valid = valid;
  397. }
  398. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  399. {
  400. emulate_exception(ctxt, GP_VECTOR, err, true);
  401. }
  402. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  403. int err)
  404. {
  405. ctxt->cr2 = addr;
  406. emulate_exception(ctxt, PF_VECTOR, err, true);
  407. }
  408. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  409. {
  410. emulate_exception(ctxt, UD_VECTOR, 0, false);
  411. }
  412. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  413. {
  414. emulate_exception(ctxt, TS_VECTOR, err, true);
  415. }
  416. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  417. struct x86_emulate_ops *ops,
  418. unsigned long eip, u8 *dest)
  419. {
  420. struct fetch_cache *fc = &ctxt->decode.fetch;
  421. int rc;
  422. int size, cur_size;
  423. if (eip == fc->end) {
  424. cur_size = fc->end - fc->start;
  425. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  426. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  427. size, ctxt->vcpu, NULL);
  428. if (rc != X86EMUL_CONTINUE)
  429. return rc;
  430. fc->end += size;
  431. }
  432. *dest = fc->data[eip - fc->start];
  433. return X86EMUL_CONTINUE;
  434. }
  435. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  436. struct x86_emulate_ops *ops,
  437. unsigned long eip, void *dest, unsigned size)
  438. {
  439. int rc;
  440. /* x86 instructions are limited to 15 bytes. */
  441. if (eip + size - ctxt->eip > 15)
  442. return X86EMUL_UNHANDLEABLE;
  443. while (size--) {
  444. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  445. if (rc != X86EMUL_CONTINUE)
  446. return rc;
  447. }
  448. return X86EMUL_CONTINUE;
  449. }
  450. /*
  451. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  452. * pointer into the block that addresses the relevant register.
  453. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  454. */
  455. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  456. int highbyte_regs)
  457. {
  458. void *p;
  459. p = &regs[modrm_reg];
  460. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  461. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  462. return p;
  463. }
  464. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  465. struct x86_emulate_ops *ops,
  466. ulong addr,
  467. u16 *size, unsigned long *address, int op_bytes)
  468. {
  469. int rc;
  470. if (op_bytes == 2)
  471. op_bytes = 3;
  472. *address = 0;
  473. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  474. if (rc != X86EMUL_CONTINUE)
  475. return rc;
  476. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  477. return rc;
  478. }
  479. static int test_cc(unsigned int condition, unsigned int flags)
  480. {
  481. int rc = 0;
  482. switch ((condition & 15) >> 1) {
  483. case 0: /* o */
  484. rc |= (flags & EFLG_OF);
  485. break;
  486. case 1: /* b/c/nae */
  487. rc |= (flags & EFLG_CF);
  488. break;
  489. case 2: /* z/e */
  490. rc |= (flags & EFLG_ZF);
  491. break;
  492. case 3: /* be/na */
  493. rc |= (flags & (EFLG_CF|EFLG_ZF));
  494. break;
  495. case 4: /* s */
  496. rc |= (flags & EFLG_SF);
  497. break;
  498. case 5: /* p/pe */
  499. rc |= (flags & EFLG_PF);
  500. break;
  501. case 7: /* le/ng */
  502. rc |= (flags & EFLG_ZF);
  503. /* fall through */
  504. case 6: /* l/nge */
  505. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  506. break;
  507. }
  508. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  509. return (!!rc ^ (condition & 1));
  510. }
  511. static void fetch_register_operand(struct operand *op)
  512. {
  513. switch (op->bytes) {
  514. case 1:
  515. op->val = *(u8 *)op->addr.reg;
  516. break;
  517. case 2:
  518. op->val = *(u16 *)op->addr.reg;
  519. break;
  520. case 4:
  521. op->val = *(u32 *)op->addr.reg;
  522. break;
  523. case 8:
  524. op->val = *(u64 *)op->addr.reg;
  525. break;
  526. }
  527. }
  528. static void decode_register_operand(struct operand *op,
  529. struct decode_cache *c,
  530. int inhibit_bytereg)
  531. {
  532. unsigned reg = c->modrm_reg;
  533. int highbyte_regs = c->rex_prefix == 0;
  534. if (!(c->d & ModRM))
  535. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  536. op->type = OP_REG;
  537. if ((c->d & ByteOp) && !inhibit_bytereg) {
  538. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  539. op->bytes = 1;
  540. } else {
  541. op->addr.reg = decode_register(reg, c->regs, 0);
  542. op->bytes = c->op_bytes;
  543. }
  544. fetch_register_operand(op);
  545. op->orig_val = op->val;
  546. }
  547. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  548. struct x86_emulate_ops *ops,
  549. struct operand *op)
  550. {
  551. struct decode_cache *c = &ctxt->decode;
  552. u8 sib;
  553. int index_reg = 0, base_reg = 0, scale;
  554. int rc = X86EMUL_CONTINUE;
  555. ulong modrm_ea = 0;
  556. if (c->rex_prefix) {
  557. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  558. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  559. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  560. }
  561. c->modrm = insn_fetch(u8, 1, c->eip);
  562. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  563. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  564. c->modrm_rm |= (c->modrm & 0x07);
  565. c->modrm_seg = VCPU_SREG_DS;
  566. if (c->modrm_mod == 3) {
  567. op->type = OP_REG;
  568. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  569. op->addr.reg = decode_register(c->modrm_rm,
  570. c->regs, c->d & ByteOp);
  571. fetch_register_operand(op);
  572. return rc;
  573. }
  574. op->type = OP_MEM;
  575. if (c->ad_bytes == 2) {
  576. unsigned bx = c->regs[VCPU_REGS_RBX];
  577. unsigned bp = c->regs[VCPU_REGS_RBP];
  578. unsigned si = c->regs[VCPU_REGS_RSI];
  579. unsigned di = c->regs[VCPU_REGS_RDI];
  580. /* 16-bit ModR/M decode. */
  581. switch (c->modrm_mod) {
  582. case 0:
  583. if (c->modrm_rm == 6)
  584. modrm_ea += insn_fetch(u16, 2, c->eip);
  585. break;
  586. case 1:
  587. modrm_ea += insn_fetch(s8, 1, c->eip);
  588. break;
  589. case 2:
  590. modrm_ea += insn_fetch(u16, 2, c->eip);
  591. break;
  592. }
  593. switch (c->modrm_rm) {
  594. case 0:
  595. modrm_ea += bx + si;
  596. break;
  597. case 1:
  598. modrm_ea += bx + di;
  599. break;
  600. case 2:
  601. modrm_ea += bp + si;
  602. break;
  603. case 3:
  604. modrm_ea += bp + di;
  605. break;
  606. case 4:
  607. modrm_ea += si;
  608. break;
  609. case 5:
  610. modrm_ea += di;
  611. break;
  612. case 6:
  613. if (c->modrm_mod != 0)
  614. modrm_ea += bp;
  615. break;
  616. case 7:
  617. modrm_ea += bx;
  618. break;
  619. }
  620. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  621. (c->modrm_rm == 6 && c->modrm_mod != 0))
  622. c->modrm_seg = VCPU_SREG_SS;
  623. modrm_ea = (u16)modrm_ea;
  624. } else {
  625. /* 32/64-bit ModR/M decode. */
  626. if ((c->modrm_rm & 7) == 4) {
  627. sib = insn_fetch(u8, 1, c->eip);
  628. index_reg |= (sib >> 3) & 7;
  629. base_reg |= sib & 7;
  630. scale = sib >> 6;
  631. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  632. modrm_ea += insn_fetch(s32, 4, c->eip);
  633. else
  634. modrm_ea += c->regs[base_reg];
  635. if (index_reg != 4)
  636. modrm_ea += c->regs[index_reg] << scale;
  637. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  638. if (ctxt->mode == X86EMUL_MODE_PROT64)
  639. c->rip_relative = 1;
  640. } else
  641. modrm_ea += c->regs[c->modrm_rm];
  642. switch (c->modrm_mod) {
  643. case 0:
  644. if (c->modrm_rm == 5)
  645. modrm_ea += insn_fetch(s32, 4, c->eip);
  646. break;
  647. case 1:
  648. modrm_ea += insn_fetch(s8, 1, c->eip);
  649. break;
  650. case 2:
  651. modrm_ea += insn_fetch(s32, 4, c->eip);
  652. break;
  653. }
  654. }
  655. op->addr.mem = modrm_ea;
  656. done:
  657. return rc;
  658. }
  659. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  660. struct x86_emulate_ops *ops,
  661. struct operand *op)
  662. {
  663. struct decode_cache *c = &ctxt->decode;
  664. int rc = X86EMUL_CONTINUE;
  665. op->type = OP_MEM;
  666. switch (c->ad_bytes) {
  667. case 2:
  668. op->addr.mem = insn_fetch(u16, 2, c->eip);
  669. break;
  670. case 4:
  671. op->addr.mem = insn_fetch(u32, 4, c->eip);
  672. break;
  673. case 8:
  674. op->addr.mem = insn_fetch(u64, 8, c->eip);
  675. break;
  676. }
  677. done:
  678. return rc;
  679. }
  680. static void fetch_bit_operand(struct decode_cache *c)
  681. {
  682. long sv, mask;
  683. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  684. mask = ~(c->dst.bytes * 8 - 1);
  685. if (c->src.bytes == 2)
  686. sv = (s16)c->src.val & (s16)mask;
  687. else if (c->src.bytes == 4)
  688. sv = (s32)c->src.val & (s32)mask;
  689. c->dst.addr.mem += (sv >> 3);
  690. }
  691. /* only subword offset */
  692. c->src.val &= (c->dst.bytes << 3) - 1;
  693. }
  694. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  695. struct x86_emulate_ops *ops,
  696. unsigned long addr, void *dest, unsigned size)
  697. {
  698. int rc;
  699. struct read_cache *mc = &ctxt->decode.mem_read;
  700. u32 err;
  701. while (size) {
  702. int n = min(size, 8u);
  703. size -= n;
  704. if (mc->pos < mc->end)
  705. goto read_cached;
  706. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  707. ctxt->vcpu);
  708. if (rc == X86EMUL_PROPAGATE_FAULT)
  709. emulate_pf(ctxt, addr, err);
  710. if (rc != X86EMUL_CONTINUE)
  711. return rc;
  712. mc->end += n;
  713. read_cached:
  714. memcpy(dest, mc->data + mc->pos, n);
  715. mc->pos += n;
  716. dest += n;
  717. addr += n;
  718. }
  719. return X86EMUL_CONTINUE;
  720. }
  721. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  722. struct x86_emulate_ops *ops,
  723. unsigned int size, unsigned short port,
  724. void *dest)
  725. {
  726. struct read_cache *rc = &ctxt->decode.io_read;
  727. if (rc->pos == rc->end) { /* refill pio read ahead */
  728. struct decode_cache *c = &ctxt->decode;
  729. unsigned int in_page, n;
  730. unsigned int count = c->rep_prefix ?
  731. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  732. in_page = (ctxt->eflags & EFLG_DF) ?
  733. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  734. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  735. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  736. count);
  737. if (n == 0)
  738. n = 1;
  739. rc->pos = rc->end = 0;
  740. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  741. return 0;
  742. rc->end = n * size;
  743. }
  744. memcpy(dest, rc->data + rc->pos, size);
  745. rc->pos += size;
  746. return 1;
  747. }
  748. static u32 desc_limit_scaled(struct desc_struct *desc)
  749. {
  750. u32 limit = get_desc_limit(desc);
  751. return desc->g ? (limit << 12) | 0xfff : limit;
  752. }
  753. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  754. struct x86_emulate_ops *ops,
  755. u16 selector, struct desc_ptr *dt)
  756. {
  757. if (selector & 1 << 2) {
  758. struct desc_struct desc;
  759. memset (dt, 0, sizeof *dt);
  760. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  761. return;
  762. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  763. dt->address = get_desc_base(&desc);
  764. } else
  765. ops->get_gdt(dt, ctxt->vcpu);
  766. }
  767. /* allowed just for 8 bytes segments */
  768. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  769. struct x86_emulate_ops *ops,
  770. u16 selector, struct desc_struct *desc)
  771. {
  772. struct desc_ptr dt;
  773. u16 index = selector >> 3;
  774. int ret;
  775. u32 err;
  776. ulong addr;
  777. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  778. if (dt.size < index * 8 + 7) {
  779. emulate_gp(ctxt, selector & 0xfffc);
  780. return X86EMUL_PROPAGATE_FAULT;
  781. }
  782. addr = dt.address + index * 8;
  783. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  784. if (ret == X86EMUL_PROPAGATE_FAULT)
  785. emulate_pf(ctxt, addr, err);
  786. return ret;
  787. }
  788. /* allowed just for 8 bytes segments */
  789. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  790. struct x86_emulate_ops *ops,
  791. u16 selector, struct desc_struct *desc)
  792. {
  793. struct desc_ptr dt;
  794. u16 index = selector >> 3;
  795. u32 err;
  796. ulong addr;
  797. int ret;
  798. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  799. if (dt.size < index * 8 + 7) {
  800. emulate_gp(ctxt, selector & 0xfffc);
  801. return X86EMUL_PROPAGATE_FAULT;
  802. }
  803. addr = dt.address + index * 8;
  804. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  805. if (ret == X86EMUL_PROPAGATE_FAULT)
  806. emulate_pf(ctxt, addr, err);
  807. return ret;
  808. }
  809. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  810. struct x86_emulate_ops *ops,
  811. u16 selector, int seg)
  812. {
  813. struct desc_struct seg_desc;
  814. u8 dpl, rpl, cpl;
  815. unsigned err_vec = GP_VECTOR;
  816. u32 err_code = 0;
  817. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  818. int ret;
  819. memset(&seg_desc, 0, sizeof seg_desc);
  820. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  821. || ctxt->mode == X86EMUL_MODE_REAL) {
  822. /* set real mode segment descriptor */
  823. set_desc_base(&seg_desc, selector << 4);
  824. set_desc_limit(&seg_desc, 0xffff);
  825. seg_desc.type = 3;
  826. seg_desc.p = 1;
  827. seg_desc.s = 1;
  828. goto load;
  829. }
  830. /* NULL selector is not valid for TR, CS and SS */
  831. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  832. && null_selector)
  833. goto exception;
  834. /* TR should be in GDT only */
  835. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  836. goto exception;
  837. if (null_selector) /* for NULL selector skip all following checks */
  838. goto load;
  839. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  840. if (ret != X86EMUL_CONTINUE)
  841. return ret;
  842. err_code = selector & 0xfffc;
  843. err_vec = GP_VECTOR;
  844. /* can't load system descriptor into segment selecor */
  845. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  846. goto exception;
  847. if (!seg_desc.p) {
  848. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  849. goto exception;
  850. }
  851. rpl = selector & 3;
  852. dpl = seg_desc.dpl;
  853. cpl = ops->cpl(ctxt->vcpu);
  854. switch (seg) {
  855. case VCPU_SREG_SS:
  856. /*
  857. * segment is not a writable data segment or segment
  858. * selector's RPL != CPL or segment selector's RPL != CPL
  859. */
  860. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  861. goto exception;
  862. break;
  863. case VCPU_SREG_CS:
  864. if (!(seg_desc.type & 8))
  865. goto exception;
  866. if (seg_desc.type & 4) {
  867. /* conforming */
  868. if (dpl > cpl)
  869. goto exception;
  870. } else {
  871. /* nonconforming */
  872. if (rpl > cpl || dpl != cpl)
  873. goto exception;
  874. }
  875. /* CS(RPL) <- CPL */
  876. selector = (selector & 0xfffc) | cpl;
  877. break;
  878. case VCPU_SREG_TR:
  879. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  880. goto exception;
  881. break;
  882. case VCPU_SREG_LDTR:
  883. if (seg_desc.s || seg_desc.type != 2)
  884. goto exception;
  885. break;
  886. default: /* DS, ES, FS, or GS */
  887. /*
  888. * segment is not a data or readable code segment or
  889. * ((segment is a data or nonconforming code segment)
  890. * and (both RPL and CPL > DPL))
  891. */
  892. if ((seg_desc.type & 0xa) == 0x8 ||
  893. (((seg_desc.type & 0xc) != 0xc) &&
  894. (rpl > dpl && cpl > dpl)))
  895. goto exception;
  896. break;
  897. }
  898. if (seg_desc.s) {
  899. /* mark segment as accessed */
  900. seg_desc.type |= 1;
  901. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  902. if (ret != X86EMUL_CONTINUE)
  903. return ret;
  904. }
  905. load:
  906. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  907. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  908. return X86EMUL_CONTINUE;
  909. exception:
  910. emulate_exception(ctxt, err_vec, err_code, true);
  911. return X86EMUL_PROPAGATE_FAULT;
  912. }
  913. static void write_register_operand(struct operand *op)
  914. {
  915. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  916. switch (op->bytes) {
  917. case 1:
  918. *(u8 *)op->addr.reg = (u8)op->val;
  919. break;
  920. case 2:
  921. *(u16 *)op->addr.reg = (u16)op->val;
  922. break;
  923. case 4:
  924. *op->addr.reg = (u32)op->val;
  925. break; /* 64b: zero-extend */
  926. case 8:
  927. *op->addr.reg = op->val;
  928. break;
  929. }
  930. }
  931. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  932. struct x86_emulate_ops *ops)
  933. {
  934. int rc;
  935. struct decode_cache *c = &ctxt->decode;
  936. u32 err;
  937. switch (c->dst.type) {
  938. case OP_REG:
  939. write_register_operand(&c->dst);
  940. break;
  941. case OP_MEM:
  942. if (c->lock_prefix)
  943. rc = ops->cmpxchg_emulated(
  944. c->dst.addr.mem,
  945. &c->dst.orig_val,
  946. &c->dst.val,
  947. c->dst.bytes,
  948. &err,
  949. ctxt->vcpu);
  950. else
  951. rc = ops->write_emulated(
  952. c->dst.addr.mem,
  953. &c->dst.val,
  954. c->dst.bytes,
  955. &err,
  956. ctxt->vcpu);
  957. if (rc == X86EMUL_PROPAGATE_FAULT)
  958. emulate_pf(ctxt, c->dst.addr.mem, err);
  959. if (rc != X86EMUL_CONTINUE)
  960. return rc;
  961. break;
  962. case OP_NONE:
  963. /* no writeback */
  964. break;
  965. default:
  966. break;
  967. }
  968. return X86EMUL_CONTINUE;
  969. }
  970. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  971. struct x86_emulate_ops *ops)
  972. {
  973. struct decode_cache *c = &ctxt->decode;
  974. c->dst.type = OP_MEM;
  975. c->dst.bytes = c->op_bytes;
  976. c->dst.val = c->src.val;
  977. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  978. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  979. c->regs[VCPU_REGS_RSP]);
  980. }
  981. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  982. struct x86_emulate_ops *ops,
  983. void *dest, int len)
  984. {
  985. struct decode_cache *c = &ctxt->decode;
  986. int rc;
  987. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  988. c->regs[VCPU_REGS_RSP]),
  989. dest, len);
  990. if (rc != X86EMUL_CONTINUE)
  991. return rc;
  992. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  993. return rc;
  994. }
  995. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  996. struct x86_emulate_ops *ops,
  997. void *dest, int len)
  998. {
  999. int rc;
  1000. unsigned long val, change_mask;
  1001. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1002. int cpl = ops->cpl(ctxt->vcpu);
  1003. rc = emulate_pop(ctxt, ops, &val, len);
  1004. if (rc != X86EMUL_CONTINUE)
  1005. return rc;
  1006. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1007. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1008. switch(ctxt->mode) {
  1009. case X86EMUL_MODE_PROT64:
  1010. case X86EMUL_MODE_PROT32:
  1011. case X86EMUL_MODE_PROT16:
  1012. if (cpl == 0)
  1013. change_mask |= EFLG_IOPL;
  1014. if (cpl <= iopl)
  1015. change_mask |= EFLG_IF;
  1016. break;
  1017. case X86EMUL_MODE_VM86:
  1018. if (iopl < 3) {
  1019. emulate_gp(ctxt, 0);
  1020. return X86EMUL_PROPAGATE_FAULT;
  1021. }
  1022. change_mask |= EFLG_IF;
  1023. break;
  1024. default: /* real mode */
  1025. change_mask |= (EFLG_IOPL | EFLG_IF);
  1026. break;
  1027. }
  1028. *(unsigned long *)dest =
  1029. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1030. return rc;
  1031. }
  1032. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1033. struct x86_emulate_ops *ops, int seg)
  1034. {
  1035. struct decode_cache *c = &ctxt->decode;
  1036. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1037. emulate_push(ctxt, ops);
  1038. }
  1039. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1040. struct x86_emulate_ops *ops, int seg)
  1041. {
  1042. struct decode_cache *c = &ctxt->decode;
  1043. unsigned long selector;
  1044. int rc;
  1045. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1046. if (rc != X86EMUL_CONTINUE)
  1047. return rc;
  1048. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1049. return rc;
  1050. }
  1051. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1052. struct x86_emulate_ops *ops)
  1053. {
  1054. struct decode_cache *c = &ctxt->decode;
  1055. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1056. int rc = X86EMUL_CONTINUE;
  1057. int reg = VCPU_REGS_RAX;
  1058. while (reg <= VCPU_REGS_RDI) {
  1059. (reg == VCPU_REGS_RSP) ?
  1060. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1061. emulate_push(ctxt, ops);
  1062. rc = writeback(ctxt, ops);
  1063. if (rc != X86EMUL_CONTINUE)
  1064. return rc;
  1065. ++reg;
  1066. }
  1067. /* Disable writeback. */
  1068. c->dst.type = OP_NONE;
  1069. return rc;
  1070. }
  1071. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1072. struct x86_emulate_ops *ops)
  1073. {
  1074. struct decode_cache *c = &ctxt->decode;
  1075. int rc = X86EMUL_CONTINUE;
  1076. int reg = VCPU_REGS_RDI;
  1077. while (reg >= VCPU_REGS_RAX) {
  1078. if (reg == VCPU_REGS_RSP) {
  1079. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1080. c->op_bytes);
  1081. --reg;
  1082. }
  1083. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1084. if (rc != X86EMUL_CONTINUE)
  1085. break;
  1086. --reg;
  1087. }
  1088. return rc;
  1089. }
  1090. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1091. struct x86_emulate_ops *ops, int irq)
  1092. {
  1093. struct decode_cache *c = &ctxt->decode;
  1094. int rc;
  1095. struct desc_ptr dt;
  1096. gva_t cs_addr;
  1097. gva_t eip_addr;
  1098. u16 cs, eip;
  1099. u32 err;
  1100. /* TODO: Add limit checks */
  1101. c->src.val = ctxt->eflags;
  1102. emulate_push(ctxt, ops);
  1103. rc = writeback(ctxt, ops);
  1104. if (rc != X86EMUL_CONTINUE)
  1105. return rc;
  1106. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1107. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1108. emulate_push(ctxt, ops);
  1109. rc = writeback(ctxt, ops);
  1110. if (rc != X86EMUL_CONTINUE)
  1111. return rc;
  1112. c->src.val = c->eip;
  1113. emulate_push(ctxt, ops);
  1114. rc = writeback(ctxt, ops);
  1115. if (rc != X86EMUL_CONTINUE)
  1116. return rc;
  1117. c->dst.type = OP_NONE;
  1118. ops->get_idt(&dt, ctxt->vcpu);
  1119. eip_addr = dt.address + (irq << 2);
  1120. cs_addr = dt.address + (irq << 2) + 2;
  1121. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1122. if (rc != X86EMUL_CONTINUE)
  1123. return rc;
  1124. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1125. if (rc != X86EMUL_CONTINUE)
  1126. return rc;
  1127. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1128. if (rc != X86EMUL_CONTINUE)
  1129. return rc;
  1130. c->eip = eip;
  1131. return rc;
  1132. }
  1133. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1134. struct x86_emulate_ops *ops, int irq)
  1135. {
  1136. switch(ctxt->mode) {
  1137. case X86EMUL_MODE_REAL:
  1138. return emulate_int_real(ctxt, ops, irq);
  1139. case X86EMUL_MODE_VM86:
  1140. case X86EMUL_MODE_PROT16:
  1141. case X86EMUL_MODE_PROT32:
  1142. case X86EMUL_MODE_PROT64:
  1143. default:
  1144. /* Protected mode interrupts unimplemented yet */
  1145. return X86EMUL_UNHANDLEABLE;
  1146. }
  1147. }
  1148. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1149. struct x86_emulate_ops *ops)
  1150. {
  1151. struct decode_cache *c = &ctxt->decode;
  1152. int rc = X86EMUL_CONTINUE;
  1153. unsigned long temp_eip = 0;
  1154. unsigned long temp_eflags = 0;
  1155. unsigned long cs = 0;
  1156. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1157. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1158. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1159. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1160. /* TODO: Add stack limit check */
  1161. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1162. if (rc != X86EMUL_CONTINUE)
  1163. return rc;
  1164. if (temp_eip & ~0xffff) {
  1165. emulate_gp(ctxt, 0);
  1166. return X86EMUL_PROPAGATE_FAULT;
  1167. }
  1168. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1169. if (rc != X86EMUL_CONTINUE)
  1170. return rc;
  1171. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1172. if (rc != X86EMUL_CONTINUE)
  1173. return rc;
  1174. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1175. if (rc != X86EMUL_CONTINUE)
  1176. return rc;
  1177. c->eip = temp_eip;
  1178. if (c->op_bytes == 4)
  1179. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1180. else if (c->op_bytes == 2) {
  1181. ctxt->eflags &= ~0xffff;
  1182. ctxt->eflags |= temp_eflags;
  1183. }
  1184. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1185. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1186. return rc;
  1187. }
  1188. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1189. struct x86_emulate_ops* ops)
  1190. {
  1191. switch(ctxt->mode) {
  1192. case X86EMUL_MODE_REAL:
  1193. return emulate_iret_real(ctxt, ops);
  1194. case X86EMUL_MODE_VM86:
  1195. case X86EMUL_MODE_PROT16:
  1196. case X86EMUL_MODE_PROT32:
  1197. case X86EMUL_MODE_PROT64:
  1198. default:
  1199. /* iret from protected mode unimplemented yet */
  1200. return X86EMUL_UNHANDLEABLE;
  1201. }
  1202. }
  1203. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1204. struct x86_emulate_ops *ops)
  1205. {
  1206. struct decode_cache *c = &ctxt->decode;
  1207. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1208. }
  1209. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1210. {
  1211. struct decode_cache *c = &ctxt->decode;
  1212. switch (c->modrm_reg) {
  1213. case 0: /* rol */
  1214. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1215. break;
  1216. case 1: /* ror */
  1217. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1218. break;
  1219. case 2: /* rcl */
  1220. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1221. break;
  1222. case 3: /* rcr */
  1223. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1224. break;
  1225. case 4: /* sal/shl */
  1226. case 6: /* sal/shl */
  1227. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1228. break;
  1229. case 5: /* shr */
  1230. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1231. break;
  1232. case 7: /* sar */
  1233. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1234. break;
  1235. }
  1236. }
  1237. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1238. struct x86_emulate_ops *ops)
  1239. {
  1240. struct decode_cache *c = &ctxt->decode;
  1241. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1242. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1243. switch (c->modrm_reg) {
  1244. case 0 ... 1: /* test */
  1245. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1246. break;
  1247. case 2: /* not */
  1248. c->dst.val = ~c->dst.val;
  1249. break;
  1250. case 3: /* neg */
  1251. emulate_1op("neg", c->dst, ctxt->eflags);
  1252. break;
  1253. case 4: /* mul */
  1254. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1255. break;
  1256. case 5: /* imul */
  1257. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1258. break;
  1259. case 6: /* div */
  1260. emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
  1261. break;
  1262. case 7: /* idiv */
  1263. emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
  1264. break;
  1265. default:
  1266. return X86EMUL_UNHANDLEABLE;
  1267. }
  1268. return X86EMUL_CONTINUE;
  1269. }
  1270. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1271. struct x86_emulate_ops *ops)
  1272. {
  1273. struct decode_cache *c = &ctxt->decode;
  1274. switch (c->modrm_reg) {
  1275. case 0: /* inc */
  1276. emulate_1op("inc", c->dst, ctxt->eflags);
  1277. break;
  1278. case 1: /* dec */
  1279. emulate_1op("dec", c->dst, ctxt->eflags);
  1280. break;
  1281. case 2: /* call near abs */ {
  1282. long int old_eip;
  1283. old_eip = c->eip;
  1284. c->eip = c->src.val;
  1285. c->src.val = old_eip;
  1286. emulate_push(ctxt, ops);
  1287. break;
  1288. }
  1289. case 4: /* jmp abs */
  1290. c->eip = c->src.val;
  1291. break;
  1292. case 6: /* push */
  1293. emulate_push(ctxt, ops);
  1294. break;
  1295. }
  1296. return X86EMUL_CONTINUE;
  1297. }
  1298. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1299. struct x86_emulate_ops *ops)
  1300. {
  1301. struct decode_cache *c = &ctxt->decode;
  1302. u64 old = c->dst.orig_val64;
  1303. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1304. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1305. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1306. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1307. ctxt->eflags &= ~EFLG_ZF;
  1308. } else {
  1309. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1310. (u32) c->regs[VCPU_REGS_RBX];
  1311. ctxt->eflags |= EFLG_ZF;
  1312. }
  1313. return X86EMUL_CONTINUE;
  1314. }
  1315. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1316. struct x86_emulate_ops *ops)
  1317. {
  1318. struct decode_cache *c = &ctxt->decode;
  1319. int rc;
  1320. unsigned long cs;
  1321. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1322. if (rc != X86EMUL_CONTINUE)
  1323. return rc;
  1324. if (c->op_bytes == 4)
  1325. c->eip = (u32)c->eip;
  1326. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1327. if (rc != X86EMUL_CONTINUE)
  1328. return rc;
  1329. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1330. return rc;
  1331. }
  1332. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1333. struct x86_emulate_ops *ops, int seg)
  1334. {
  1335. struct decode_cache *c = &ctxt->decode;
  1336. unsigned short sel;
  1337. int rc;
  1338. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1339. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1340. if (rc != X86EMUL_CONTINUE)
  1341. return rc;
  1342. c->dst.val = c->src.val;
  1343. return rc;
  1344. }
  1345. static inline void
  1346. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1347. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1348. struct desc_struct *ss)
  1349. {
  1350. memset(cs, 0, sizeof(struct desc_struct));
  1351. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1352. memset(ss, 0, sizeof(struct desc_struct));
  1353. cs->l = 0; /* will be adjusted later */
  1354. set_desc_base(cs, 0); /* flat segment */
  1355. cs->g = 1; /* 4kb granularity */
  1356. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1357. cs->type = 0x0b; /* Read, Execute, Accessed */
  1358. cs->s = 1;
  1359. cs->dpl = 0; /* will be adjusted later */
  1360. cs->p = 1;
  1361. cs->d = 1;
  1362. set_desc_base(ss, 0); /* flat segment */
  1363. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1364. ss->g = 1; /* 4kb granularity */
  1365. ss->s = 1;
  1366. ss->type = 0x03; /* Read/Write, Accessed */
  1367. ss->d = 1; /* 32bit stack segment */
  1368. ss->dpl = 0;
  1369. ss->p = 1;
  1370. }
  1371. static int
  1372. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1373. {
  1374. struct decode_cache *c = &ctxt->decode;
  1375. struct desc_struct cs, ss;
  1376. u64 msr_data;
  1377. u16 cs_sel, ss_sel;
  1378. /* syscall is not available in real mode */
  1379. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1380. ctxt->mode == X86EMUL_MODE_VM86) {
  1381. emulate_ud(ctxt);
  1382. return X86EMUL_PROPAGATE_FAULT;
  1383. }
  1384. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1385. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1386. msr_data >>= 32;
  1387. cs_sel = (u16)(msr_data & 0xfffc);
  1388. ss_sel = (u16)(msr_data + 8);
  1389. if (is_long_mode(ctxt->vcpu)) {
  1390. cs.d = 0;
  1391. cs.l = 1;
  1392. }
  1393. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1394. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1395. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1396. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1397. c->regs[VCPU_REGS_RCX] = c->eip;
  1398. if (is_long_mode(ctxt->vcpu)) {
  1399. #ifdef CONFIG_X86_64
  1400. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1401. ops->get_msr(ctxt->vcpu,
  1402. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1403. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1404. c->eip = msr_data;
  1405. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1406. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1407. #endif
  1408. } else {
  1409. /* legacy mode */
  1410. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1411. c->eip = (u32)msr_data;
  1412. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1413. }
  1414. return X86EMUL_CONTINUE;
  1415. }
  1416. static int
  1417. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1418. {
  1419. struct decode_cache *c = &ctxt->decode;
  1420. struct desc_struct cs, ss;
  1421. u64 msr_data;
  1422. u16 cs_sel, ss_sel;
  1423. /* inject #GP if in real mode */
  1424. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1425. emulate_gp(ctxt, 0);
  1426. return X86EMUL_PROPAGATE_FAULT;
  1427. }
  1428. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1429. * Therefore, we inject an #UD.
  1430. */
  1431. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1432. emulate_ud(ctxt);
  1433. return X86EMUL_PROPAGATE_FAULT;
  1434. }
  1435. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1436. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1437. switch (ctxt->mode) {
  1438. case X86EMUL_MODE_PROT32:
  1439. if ((msr_data & 0xfffc) == 0x0) {
  1440. emulate_gp(ctxt, 0);
  1441. return X86EMUL_PROPAGATE_FAULT;
  1442. }
  1443. break;
  1444. case X86EMUL_MODE_PROT64:
  1445. if (msr_data == 0x0) {
  1446. emulate_gp(ctxt, 0);
  1447. return X86EMUL_PROPAGATE_FAULT;
  1448. }
  1449. break;
  1450. }
  1451. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1452. cs_sel = (u16)msr_data;
  1453. cs_sel &= ~SELECTOR_RPL_MASK;
  1454. ss_sel = cs_sel + 8;
  1455. ss_sel &= ~SELECTOR_RPL_MASK;
  1456. if (ctxt->mode == X86EMUL_MODE_PROT64
  1457. || is_long_mode(ctxt->vcpu)) {
  1458. cs.d = 0;
  1459. cs.l = 1;
  1460. }
  1461. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1462. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1463. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1464. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1465. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1466. c->eip = msr_data;
  1467. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1468. c->regs[VCPU_REGS_RSP] = msr_data;
  1469. return X86EMUL_CONTINUE;
  1470. }
  1471. static int
  1472. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1473. {
  1474. struct decode_cache *c = &ctxt->decode;
  1475. struct desc_struct cs, ss;
  1476. u64 msr_data;
  1477. int usermode;
  1478. u16 cs_sel, ss_sel;
  1479. /* inject #GP if in real mode or Virtual 8086 mode */
  1480. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1481. ctxt->mode == X86EMUL_MODE_VM86) {
  1482. emulate_gp(ctxt, 0);
  1483. return X86EMUL_PROPAGATE_FAULT;
  1484. }
  1485. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1486. if ((c->rex_prefix & 0x8) != 0x0)
  1487. usermode = X86EMUL_MODE_PROT64;
  1488. else
  1489. usermode = X86EMUL_MODE_PROT32;
  1490. cs.dpl = 3;
  1491. ss.dpl = 3;
  1492. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1493. switch (usermode) {
  1494. case X86EMUL_MODE_PROT32:
  1495. cs_sel = (u16)(msr_data + 16);
  1496. if ((msr_data & 0xfffc) == 0x0) {
  1497. emulate_gp(ctxt, 0);
  1498. return X86EMUL_PROPAGATE_FAULT;
  1499. }
  1500. ss_sel = (u16)(msr_data + 24);
  1501. break;
  1502. case X86EMUL_MODE_PROT64:
  1503. cs_sel = (u16)(msr_data + 32);
  1504. if (msr_data == 0x0) {
  1505. emulate_gp(ctxt, 0);
  1506. return X86EMUL_PROPAGATE_FAULT;
  1507. }
  1508. ss_sel = cs_sel + 8;
  1509. cs.d = 0;
  1510. cs.l = 1;
  1511. break;
  1512. }
  1513. cs_sel |= SELECTOR_RPL_MASK;
  1514. ss_sel |= SELECTOR_RPL_MASK;
  1515. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1516. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1517. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1518. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1519. c->eip = c->regs[VCPU_REGS_RDX];
  1520. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1521. return X86EMUL_CONTINUE;
  1522. }
  1523. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1524. struct x86_emulate_ops *ops)
  1525. {
  1526. int iopl;
  1527. if (ctxt->mode == X86EMUL_MODE_REAL)
  1528. return false;
  1529. if (ctxt->mode == X86EMUL_MODE_VM86)
  1530. return true;
  1531. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1532. return ops->cpl(ctxt->vcpu) > iopl;
  1533. }
  1534. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1535. struct x86_emulate_ops *ops,
  1536. u16 port, u16 len)
  1537. {
  1538. struct desc_struct tr_seg;
  1539. int r;
  1540. u16 io_bitmap_ptr;
  1541. u8 perm, bit_idx = port & 0x7;
  1542. unsigned mask = (1 << len) - 1;
  1543. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1544. if (!tr_seg.p)
  1545. return false;
  1546. if (desc_limit_scaled(&tr_seg) < 103)
  1547. return false;
  1548. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1549. ctxt->vcpu, NULL);
  1550. if (r != X86EMUL_CONTINUE)
  1551. return false;
  1552. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1553. return false;
  1554. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1555. &perm, 1, ctxt->vcpu, NULL);
  1556. if (r != X86EMUL_CONTINUE)
  1557. return false;
  1558. if ((perm >> bit_idx) & mask)
  1559. return false;
  1560. return true;
  1561. }
  1562. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1563. struct x86_emulate_ops *ops,
  1564. u16 port, u16 len)
  1565. {
  1566. if (ctxt->perm_ok)
  1567. return true;
  1568. if (emulator_bad_iopl(ctxt, ops))
  1569. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1570. return false;
  1571. ctxt->perm_ok = true;
  1572. return true;
  1573. }
  1574. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1575. struct x86_emulate_ops *ops,
  1576. struct tss_segment_16 *tss)
  1577. {
  1578. struct decode_cache *c = &ctxt->decode;
  1579. tss->ip = c->eip;
  1580. tss->flag = ctxt->eflags;
  1581. tss->ax = c->regs[VCPU_REGS_RAX];
  1582. tss->cx = c->regs[VCPU_REGS_RCX];
  1583. tss->dx = c->regs[VCPU_REGS_RDX];
  1584. tss->bx = c->regs[VCPU_REGS_RBX];
  1585. tss->sp = c->regs[VCPU_REGS_RSP];
  1586. tss->bp = c->regs[VCPU_REGS_RBP];
  1587. tss->si = c->regs[VCPU_REGS_RSI];
  1588. tss->di = c->regs[VCPU_REGS_RDI];
  1589. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1590. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1591. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1592. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1593. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1594. }
  1595. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1596. struct x86_emulate_ops *ops,
  1597. struct tss_segment_16 *tss)
  1598. {
  1599. struct decode_cache *c = &ctxt->decode;
  1600. int ret;
  1601. c->eip = tss->ip;
  1602. ctxt->eflags = tss->flag | 2;
  1603. c->regs[VCPU_REGS_RAX] = tss->ax;
  1604. c->regs[VCPU_REGS_RCX] = tss->cx;
  1605. c->regs[VCPU_REGS_RDX] = tss->dx;
  1606. c->regs[VCPU_REGS_RBX] = tss->bx;
  1607. c->regs[VCPU_REGS_RSP] = tss->sp;
  1608. c->regs[VCPU_REGS_RBP] = tss->bp;
  1609. c->regs[VCPU_REGS_RSI] = tss->si;
  1610. c->regs[VCPU_REGS_RDI] = tss->di;
  1611. /*
  1612. * SDM says that segment selectors are loaded before segment
  1613. * descriptors
  1614. */
  1615. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1616. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1617. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1618. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1619. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1620. /*
  1621. * Now load segment descriptors. If fault happenes at this stage
  1622. * it is handled in a context of new task
  1623. */
  1624. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1625. if (ret != X86EMUL_CONTINUE)
  1626. return ret;
  1627. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1628. if (ret != X86EMUL_CONTINUE)
  1629. return ret;
  1630. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1631. if (ret != X86EMUL_CONTINUE)
  1632. return ret;
  1633. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1634. if (ret != X86EMUL_CONTINUE)
  1635. return ret;
  1636. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1637. if (ret != X86EMUL_CONTINUE)
  1638. return ret;
  1639. return X86EMUL_CONTINUE;
  1640. }
  1641. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1642. struct x86_emulate_ops *ops,
  1643. u16 tss_selector, u16 old_tss_sel,
  1644. ulong old_tss_base, struct desc_struct *new_desc)
  1645. {
  1646. struct tss_segment_16 tss_seg;
  1647. int ret;
  1648. u32 err, new_tss_base = get_desc_base(new_desc);
  1649. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1650. &err);
  1651. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1652. /* FIXME: need to provide precise fault address */
  1653. emulate_pf(ctxt, old_tss_base, err);
  1654. return ret;
  1655. }
  1656. save_state_to_tss16(ctxt, ops, &tss_seg);
  1657. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1658. &err);
  1659. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1660. /* FIXME: need to provide precise fault address */
  1661. emulate_pf(ctxt, old_tss_base, err);
  1662. return ret;
  1663. }
  1664. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1665. &err);
  1666. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1667. /* FIXME: need to provide precise fault address */
  1668. emulate_pf(ctxt, new_tss_base, err);
  1669. return ret;
  1670. }
  1671. if (old_tss_sel != 0xffff) {
  1672. tss_seg.prev_task_link = old_tss_sel;
  1673. ret = ops->write_std(new_tss_base,
  1674. &tss_seg.prev_task_link,
  1675. sizeof tss_seg.prev_task_link,
  1676. ctxt->vcpu, &err);
  1677. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1678. /* FIXME: need to provide precise fault address */
  1679. emulate_pf(ctxt, new_tss_base, err);
  1680. return ret;
  1681. }
  1682. }
  1683. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1684. }
  1685. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1686. struct x86_emulate_ops *ops,
  1687. struct tss_segment_32 *tss)
  1688. {
  1689. struct decode_cache *c = &ctxt->decode;
  1690. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1691. tss->eip = c->eip;
  1692. tss->eflags = ctxt->eflags;
  1693. tss->eax = c->regs[VCPU_REGS_RAX];
  1694. tss->ecx = c->regs[VCPU_REGS_RCX];
  1695. tss->edx = c->regs[VCPU_REGS_RDX];
  1696. tss->ebx = c->regs[VCPU_REGS_RBX];
  1697. tss->esp = c->regs[VCPU_REGS_RSP];
  1698. tss->ebp = c->regs[VCPU_REGS_RBP];
  1699. tss->esi = c->regs[VCPU_REGS_RSI];
  1700. tss->edi = c->regs[VCPU_REGS_RDI];
  1701. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1702. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1703. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1704. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1705. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1706. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1707. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1708. }
  1709. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1710. struct x86_emulate_ops *ops,
  1711. struct tss_segment_32 *tss)
  1712. {
  1713. struct decode_cache *c = &ctxt->decode;
  1714. int ret;
  1715. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1716. emulate_gp(ctxt, 0);
  1717. return X86EMUL_PROPAGATE_FAULT;
  1718. }
  1719. c->eip = tss->eip;
  1720. ctxt->eflags = tss->eflags | 2;
  1721. c->regs[VCPU_REGS_RAX] = tss->eax;
  1722. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1723. c->regs[VCPU_REGS_RDX] = tss->edx;
  1724. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1725. c->regs[VCPU_REGS_RSP] = tss->esp;
  1726. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1727. c->regs[VCPU_REGS_RSI] = tss->esi;
  1728. c->regs[VCPU_REGS_RDI] = tss->edi;
  1729. /*
  1730. * SDM says that segment selectors are loaded before segment
  1731. * descriptors
  1732. */
  1733. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1734. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1735. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1736. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1737. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1738. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1739. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1740. /*
  1741. * Now load segment descriptors. If fault happenes at this stage
  1742. * it is handled in a context of new task
  1743. */
  1744. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1745. if (ret != X86EMUL_CONTINUE)
  1746. return ret;
  1747. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1748. if (ret != X86EMUL_CONTINUE)
  1749. return ret;
  1750. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1751. if (ret != X86EMUL_CONTINUE)
  1752. return ret;
  1753. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1754. if (ret != X86EMUL_CONTINUE)
  1755. return ret;
  1756. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1757. if (ret != X86EMUL_CONTINUE)
  1758. return ret;
  1759. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1760. if (ret != X86EMUL_CONTINUE)
  1761. return ret;
  1762. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1763. if (ret != X86EMUL_CONTINUE)
  1764. return ret;
  1765. return X86EMUL_CONTINUE;
  1766. }
  1767. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1768. struct x86_emulate_ops *ops,
  1769. u16 tss_selector, u16 old_tss_sel,
  1770. ulong old_tss_base, struct desc_struct *new_desc)
  1771. {
  1772. struct tss_segment_32 tss_seg;
  1773. int ret;
  1774. u32 err, new_tss_base = get_desc_base(new_desc);
  1775. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1776. &err);
  1777. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1778. /* FIXME: need to provide precise fault address */
  1779. emulate_pf(ctxt, old_tss_base, err);
  1780. return ret;
  1781. }
  1782. save_state_to_tss32(ctxt, ops, &tss_seg);
  1783. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1784. &err);
  1785. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1786. /* FIXME: need to provide precise fault address */
  1787. emulate_pf(ctxt, old_tss_base, err);
  1788. return ret;
  1789. }
  1790. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1791. &err);
  1792. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1793. /* FIXME: need to provide precise fault address */
  1794. emulate_pf(ctxt, new_tss_base, err);
  1795. return ret;
  1796. }
  1797. if (old_tss_sel != 0xffff) {
  1798. tss_seg.prev_task_link = old_tss_sel;
  1799. ret = ops->write_std(new_tss_base,
  1800. &tss_seg.prev_task_link,
  1801. sizeof tss_seg.prev_task_link,
  1802. ctxt->vcpu, &err);
  1803. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1804. /* FIXME: need to provide precise fault address */
  1805. emulate_pf(ctxt, new_tss_base, err);
  1806. return ret;
  1807. }
  1808. }
  1809. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1810. }
  1811. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1812. struct x86_emulate_ops *ops,
  1813. u16 tss_selector, int reason,
  1814. bool has_error_code, u32 error_code)
  1815. {
  1816. struct desc_struct curr_tss_desc, next_tss_desc;
  1817. int ret;
  1818. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1819. ulong old_tss_base =
  1820. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1821. u32 desc_limit;
  1822. /* FIXME: old_tss_base == ~0 ? */
  1823. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1824. if (ret != X86EMUL_CONTINUE)
  1825. return ret;
  1826. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1827. if (ret != X86EMUL_CONTINUE)
  1828. return ret;
  1829. /* FIXME: check that next_tss_desc is tss */
  1830. if (reason != TASK_SWITCH_IRET) {
  1831. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1832. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1833. emulate_gp(ctxt, 0);
  1834. return X86EMUL_PROPAGATE_FAULT;
  1835. }
  1836. }
  1837. desc_limit = desc_limit_scaled(&next_tss_desc);
  1838. if (!next_tss_desc.p ||
  1839. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1840. desc_limit < 0x2b)) {
  1841. emulate_ts(ctxt, tss_selector & 0xfffc);
  1842. return X86EMUL_PROPAGATE_FAULT;
  1843. }
  1844. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1845. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1846. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1847. &curr_tss_desc);
  1848. }
  1849. if (reason == TASK_SWITCH_IRET)
  1850. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1851. /* set back link to prev task only if NT bit is set in eflags
  1852. note that old_tss_sel is not used afetr this point */
  1853. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1854. old_tss_sel = 0xffff;
  1855. if (next_tss_desc.type & 8)
  1856. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1857. old_tss_base, &next_tss_desc);
  1858. else
  1859. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1860. old_tss_base, &next_tss_desc);
  1861. if (ret != X86EMUL_CONTINUE)
  1862. return ret;
  1863. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1864. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1865. if (reason != TASK_SWITCH_IRET) {
  1866. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1867. write_segment_descriptor(ctxt, ops, tss_selector,
  1868. &next_tss_desc);
  1869. }
  1870. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1871. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1872. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1873. if (has_error_code) {
  1874. struct decode_cache *c = &ctxt->decode;
  1875. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1876. c->lock_prefix = 0;
  1877. c->src.val = (unsigned long) error_code;
  1878. emulate_push(ctxt, ops);
  1879. }
  1880. return ret;
  1881. }
  1882. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1883. u16 tss_selector, int reason,
  1884. bool has_error_code, u32 error_code)
  1885. {
  1886. struct x86_emulate_ops *ops = ctxt->ops;
  1887. struct decode_cache *c = &ctxt->decode;
  1888. int rc;
  1889. c->eip = ctxt->eip;
  1890. c->dst.type = OP_NONE;
  1891. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1892. has_error_code, error_code);
  1893. if (rc == X86EMUL_CONTINUE) {
  1894. rc = writeback(ctxt, ops);
  1895. if (rc == X86EMUL_CONTINUE)
  1896. ctxt->eip = c->eip;
  1897. }
  1898. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1899. }
  1900. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1901. int reg, struct operand *op)
  1902. {
  1903. struct decode_cache *c = &ctxt->decode;
  1904. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1905. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1906. op->addr.mem = register_address(c, base, c->regs[reg]);
  1907. }
  1908. static int em_push(struct x86_emulate_ctxt *ctxt)
  1909. {
  1910. emulate_push(ctxt, ctxt->ops);
  1911. return X86EMUL_CONTINUE;
  1912. }
  1913. static int em_das(struct x86_emulate_ctxt *ctxt)
  1914. {
  1915. struct decode_cache *c = &ctxt->decode;
  1916. u8 al, old_al;
  1917. bool af, cf, old_cf;
  1918. cf = ctxt->eflags & X86_EFLAGS_CF;
  1919. al = c->dst.val;
  1920. old_al = al;
  1921. old_cf = cf;
  1922. cf = false;
  1923. af = ctxt->eflags & X86_EFLAGS_AF;
  1924. if ((al & 0x0f) > 9 || af) {
  1925. al -= 6;
  1926. cf = old_cf | (al >= 250);
  1927. af = true;
  1928. } else {
  1929. af = false;
  1930. }
  1931. if (old_al > 0x99 || old_cf) {
  1932. al -= 0x60;
  1933. cf = true;
  1934. }
  1935. c->dst.val = al;
  1936. /* Set PF, ZF, SF */
  1937. c->src.type = OP_IMM;
  1938. c->src.val = 0;
  1939. c->src.bytes = 1;
  1940. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1941. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1942. if (cf)
  1943. ctxt->eflags |= X86_EFLAGS_CF;
  1944. if (af)
  1945. ctxt->eflags |= X86_EFLAGS_AF;
  1946. return X86EMUL_CONTINUE;
  1947. }
  1948. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1949. {
  1950. struct decode_cache *c = &ctxt->decode;
  1951. u16 sel, old_cs;
  1952. ulong old_eip;
  1953. int rc;
  1954. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1955. old_eip = c->eip;
  1956. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1957. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1958. return X86EMUL_CONTINUE;
  1959. c->eip = 0;
  1960. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1961. c->src.val = old_cs;
  1962. emulate_push(ctxt, ctxt->ops);
  1963. rc = writeback(ctxt, ctxt->ops);
  1964. if (rc != X86EMUL_CONTINUE)
  1965. return rc;
  1966. c->src.val = old_eip;
  1967. emulate_push(ctxt, ctxt->ops);
  1968. rc = writeback(ctxt, ctxt->ops);
  1969. if (rc != X86EMUL_CONTINUE)
  1970. return rc;
  1971. c->dst.type = OP_NONE;
  1972. return X86EMUL_CONTINUE;
  1973. }
  1974. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1975. {
  1976. struct decode_cache *c = &ctxt->decode;
  1977. int rc;
  1978. c->dst.type = OP_REG;
  1979. c->dst.addr.reg = &c->eip;
  1980. c->dst.bytes = c->op_bytes;
  1981. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1982. if (rc != X86EMUL_CONTINUE)
  1983. return rc;
  1984. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  1985. return X86EMUL_CONTINUE;
  1986. }
  1987. static int em_imul(struct x86_emulate_ctxt *ctxt)
  1988. {
  1989. struct decode_cache *c = &ctxt->decode;
  1990. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  1991. return X86EMUL_CONTINUE;
  1992. }
  1993. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  1994. {
  1995. struct decode_cache *c = &ctxt->decode;
  1996. c->dst.val = c->src2.val;
  1997. return em_imul(ctxt);
  1998. }
  1999. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2000. {
  2001. struct decode_cache *c = &ctxt->decode;
  2002. c->dst.type = OP_REG;
  2003. c->dst.bytes = c->src.bytes;
  2004. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2005. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2006. return X86EMUL_CONTINUE;
  2007. }
  2008. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2009. {
  2010. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2011. struct decode_cache *c = &ctxt->decode;
  2012. u64 tsc = 0;
  2013. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2014. emulate_gp(ctxt, 0);
  2015. return X86EMUL_PROPAGATE_FAULT;
  2016. }
  2017. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2018. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2019. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2020. return X86EMUL_CONTINUE;
  2021. }
  2022. #define D(_y) { .flags = (_y) }
  2023. #define N D(0)
  2024. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2025. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2026. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2027. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2028. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2029. static struct opcode group1[] = {
  2030. X7(D(Lock)), N
  2031. };
  2032. static struct opcode group1A[] = {
  2033. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2034. };
  2035. static struct opcode group3[] = {
  2036. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2037. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2038. X4(D(SrcMem | ModRM)),
  2039. };
  2040. static struct opcode group4[] = {
  2041. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2042. N, N, N, N, N, N,
  2043. };
  2044. static struct opcode group5[] = {
  2045. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2046. D(SrcMem | ModRM | Stack),
  2047. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2048. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2049. D(SrcMem | ModRM | Stack), N,
  2050. };
  2051. static struct group_dual group7 = { {
  2052. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2053. D(SrcNone | ModRM | DstMem | Mov), N,
  2054. D(SrcMem16 | ModRM | Mov | Priv),
  2055. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2056. }, {
  2057. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2058. D(SrcNone | ModRM | DstMem | Mov), N,
  2059. D(SrcMem16 | ModRM | Mov | Priv), N,
  2060. } };
  2061. static struct opcode group8[] = {
  2062. N, N, N, N,
  2063. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2064. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2065. };
  2066. static struct group_dual group9 = { {
  2067. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2068. }, {
  2069. N, N, N, N, N, N, N, N,
  2070. } };
  2071. static struct opcode opcode_table[256] = {
  2072. /* 0x00 - 0x07 */
  2073. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2074. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2075. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2076. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2077. /* 0x08 - 0x0F */
  2078. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2079. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2080. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2081. D(ImplicitOps | Stack | No64), N,
  2082. /* 0x10 - 0x17 */
  2083. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2084. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2085. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2086. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2087. /* 0x18 - 0x1F */
  2088. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2089. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2090. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2091. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2092. /* 0x20 - 0x27 */
  2093. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2094. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2095. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  2096. /* 0x28 - 0x2F */
  2097. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2098. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2099. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm),
  2100. N, I(ByteOp | DstAcc | No64, em_das),
  2101. /* 0x30 - 0x37 */
  2102. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2103. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2104. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  2105. /* 0x38 - 0x3F */
  2106. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  2107. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2108. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2109. N, N,
  2110. /* 0x40 - 0x4F */
  2111. X16(D(DstReg)),
  2112. /* 0x50 - 0x57 */
  2113. X8(I(SrcReg | Stack, em_push)),
  2114. /* 0x58 - 0x5F */
  2115. X8(D(DstReg | Stack)),
  2116. /* 0x60 - 0x67 */
  2117. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2118. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2119. N, N, N, N,
  2120. /* 0x68 - 0x6F */
  2121. I(SrcImm | Mov | Stack, em_push),
  2122. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2123. I(SrcImmByte | Mov | Stack, em_push),
  2124. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2125. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  2126. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2127. /* 0x70 - 0x7F */
  2128. X16(D(SrcImmByte)),
  2129. /* 0x80 - 0x87 */
  2130. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2131. G(DstMem | SrcImm | ModRM | Group, group1),
  2132. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2133. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2134. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  2135. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2136. /* 0x88 - 0x8F */
  2137. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  2138. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  2139. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2140. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2141. /* 0x90 - 0x97 */
  2142. X8(D(SrcAcc | DstReg)),
  2143. /* 0x98 - 0x9F */
  2144. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2145. I(SrcImmFAddr | No64, em_call_far), N,
  2146. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2147. /* 0xA0 - 0xA7 */
  2148. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  2149. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  2150. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  2151. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  2152. /* 0xA8 - 0xAF */
  2153. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
  2154. D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
  2155. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  2156. D(ByteOp | SrcAcc | DstDI | String), D(SrcAcc | DstDI | String),
  2157. /* 0xB0 - 0xB7 */
  2158. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  2159. /* 0xB8 - 0xBF */
  2160. X8(D(DstReg | SrcImm | Mov)),
  2161. /* 0xC0 - 0xC7 */
  2162. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  2163. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2164. D(ImplicitOps | Stack),
  2165. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2166. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  2167. /* 0xC8 - 0xCF */
  2168. N, N, N, D(ImplicitOps | Stack),
  2169. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2170. /* 0xD0 - 0xD7 */
  2171. D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
  2172. D(ByteOp | DstMem | ModRM), D(DstMem | ModRM),
  2173. N, N, N, N,
  2174. /* 0xD8 - 0xDF */
  2175. N, N, N, N, N, N, N, N,
  2176. /* 0xE0 - 0xE7 */
  2177. X4(D(SrcImmByte)),
  2178. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2179. D(ByteOp | SrcAcc | DstImmUByte), D(SrcAcc | DstImmUByte),
  2180. /* 0xE8 - 0xEF */
  2181. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2182. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2183. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2184. D(ByteOp | SrcAcc | ImplicitOps), D(SrcAcc | ImplicitOps),
  2185. /* 0xF0 - 0xF7 */
  2186. N, N, N, N,
  2187. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2188. /* 0xF8 - 0xFF */
  2189. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2190. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2191. };
  2192. static struct opcode twobyte_table[256] = {
  2193. /* 0x00 - 0x0F */
  2194. N, GD(0, &group7), N, N,
  2195. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2196. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2197. N, D(ImplicitOps | ModRM), N, N,
  2198. /* 0x10 - 0x1F */
  2199. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2200. /* 0x20 - 0x2F */
  2201. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2202. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2203. N, N, N, N,
  2204. N, N, N, N, N, N, N, N,
  2205. /* 0x30 - 0x3F */
  2206. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2207. D(ImplicitOps | Priv), N,
  2208. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2209. N, N, N, N, N, N, N, N,
  2210. /* 0x40 - 0x4F */
  2211. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2212. /* 0x50 - 0x5F */
  2213. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2214. /* 0x60 - 0x6F */
  2215. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2216. /* 0x70 - 0x7F */
  2217. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2218. /* 0x80 - 0x8F */
  2219. X16(D(SrcImm)),
  2220. /* 0x90 - 0x9F */
  2221. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2222. /* 0xA0 - 0xA7 */
  2223. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2224. N, D(DstMem | SrcReg | ModRM | BitOp),
  2225. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2226. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2227. /* 0xA8 - 0xAF */
  2228. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2229. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2230. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2231. D(DstMem | SrcReg | Src2CL | ModRM),
  2232. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2233. /* 0xB0 - 0xB7 */
  2234. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2235. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2236. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2237. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2238. /* 0xB8 - 0xBF */
  2239. N, N,
  2240. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2241. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2242. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2243. /* 0xC0 - 0xCF */
  2244. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2245. N, D(DstMem | SrcReg | ModRM | Mov),
  2246. N, N, N, GD(0, &group9),
  2247. N, N, N, N, N, N, N, N,
  2248. /* 0xD0 - 0xDF */
  2249. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2250. /* 0xE0 - 0xEF */
  2251. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2252. /* 0xF0 - 0xFF */
  2253. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2254. };
  2255. #undef D
  2256. #undef N
  2257. #undef G
  2258. #undef GD
  2259. #undef I
  2260. #undef D2bv
  2261. #undef I2bv
  2262. static unsigned imm_size(struct decode_cache *c)
  2263. {
  2264. unsigned size;
  2265. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2266. if (size == 8)
  2267. size = 4;
  2268. return size;
  2269. }
  2270. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2271. unsigned size, bool sign_extension)
  2272. {
  2273. struct decode_cache *c = &ctxt->decode;
  2274. struct x86_emulate_ops *ops = ctxt->ops;
  2275. int rc = X86EMUL_CONTINUE;
  2276. op->type = OP_IMM;
  2277. op->bytes = size;
  2278. op->addr.mem = c->eip;
  2279. /* NB. Immediates are sign-extended as necessary. */
  2280. switch (op->bytes) {
  2281. case 1:
  2282. op->val = insn_fetch(s8, 1, c->eip);
  2283. break;
  2284. case 2:
  2285. op->val = insn_fetch(s16, 2, c->eip);
  2286. break;
  2287. case 4:
  2288. op->val = insn_fetch(s32, 4, c->eip);
  2289. break;
  2290. }
  2291. if (!sign_extension) {
  2292. switch (op->bytes) {
  2293. case 1:
  2294. op->val &= 0xff;
  2295. break;
  2296. case 2:
  2297. op->val &= 0xffff;
  2298. break;
  2299. case 4:
  2300. op->val &= 0xffffffff;
  2301. break;
  2302. }
  2303. }
  2304. done:
  2305. return rc;
  2306. }
  2307. int
  2308. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2309. {
  2310. struct x86_emulate_ops *ops = ctxt->ops;
  2311. struct decode_cache *c = &ctxt->decode;
  2312. int rc = X86EMUL_CONTINUE;
  2313. int mode = ctxt->mode;
  2314. int def_op_bytes, def_ad_bytes, dual, goffset;
  2315. struct opcode opcode, *g_mod012, *g_mod3;
  2316. struct operand memop = { .type = OP_NONE };
  2317. c->eip = ctxt->eip;
  2318. c->fetch.start = c->fetch.end = c->eip;
  2319. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2320. switch (mode) {
  2321. case X86EMUL_MODE_REAL:
  2322. case X86EMUL_MODE_VM86:
  2323. case X86EMUL_MODE_PROT16:
  2324. def_op_bytes = def_ad_bytes = 2;
  2325. break;
  2326. case X86EMUL_MODE_PROT32:
  2327. def_op_bytes = def_ad_bytes = 4;
  2328. break;
  2329. #ifdef CONFIG_X86_64
  2330. case X86EMUL_MODE_PROT64:
  2331. def_op_bytes = 4;
  2332. def_ad_bytes = 8;
  2333. break;
  2334. #endif
  2335. default:
  2336. return -1;
  2337. }
  2338. c->op_bytes = def_op_bytes;
  2339. c->ad_bytes = def_ad_bytes;
  2340. /* Legacy prefixes. */
  2341. for (;;) {
  2342. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2343. case 0x66: /* operand-size override */
  2344. /* switch between 2/4 bytes */
  2345. c->op_bytes = def_op_bytes ^ 6;
  2346. break;
  2347. case 0x67: /* address-size override */
  2348. if (mode == X86EMUL_MODE_PROT64)
  2349. /* switch between 4/8 bytes */
  2350. c->ad_bytes = def_ad_bytes ^ 12;
  2351. else
  2352. /* switch between 2/4 bytes */
  2353. c->ad_bytes = def_ad_bytes ^ 6;
  2354. break;
  2355. case 0x26: /* ES override */
  2356. case 0x2e: /* CS override */
  2357. case 0x36: /* SS override */
  2358. case 0x3e: /* DS override */
  2359. set_seg_override(c, (c->b >> 3) & 3);
  2360. break;
  2361. case 0x64: /* FS override */
  2362. case 0x65: /* GS override */
  2363. set_seg_override(c, c->b & 7);
  2364. break;
  2365. case 0x40 ... 0x4f: /* REX */
  2366. if (mode != X86EMUL_MODE_PROT64)
  2367. goto done_prefixes;
  2368. c->rex_prefix = c->b;
  2369. continue;
  2370. case 0xf0: /* LOCK */
  2371. c->lock_prefix = 1;
  2372. break;
  2373. case 0xf2: /* REPNE/REPNZ */
  2374. c->rep_prefix = REPNE_PREFIX;
  2375. break;
  2376. case 0xf3: /* REP/REPE/REPZ */
  2377. c->rep_prefix = REPE_PREFIX;
  2378. break;
  2379. default:
  2380. goto done_prefixes;
  2381. }
  2382. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2383. c->rex_prefix = 0;
  2384. }
  2385. done_prefixes:
  2386. /* REX prefix. */
  2387. if (c->rex_prefix & 8)
  2388. c->op_bytes = 8; /* REX.W */
  2389. /* Opcode byte(s). */
  2390. opcode = opcode_table[c->b];
  2391. /* Two-byte opcode? */
  2392. if (c->b == 0x0f) {
  2393. c->twobyte = 1;
  2394. c->b = insn_fetch(u8, 1, c->eip);
  2395. opcode = twobyte_table[c->b];
  2396. }
  2397. c->d = opcode.flags;
  2398. if (c->d & Group) {
  2399. dual = c->d & GroupDual;
  2400. c->modrm = insn_fetch(u8, 1, c->eip);
  2401. --c->eip;
  2402. if (c->d & GroupDual) {
  2403. g_mod012 = opcode.u.gdual->mod012;
  2404. g_mod3 = opcode.u.gdual->mod3;
  2405. } else
  2406. g_mod012 = g_mod3 = opcode.u.group;
  2407. c->d &= ~(Group | GroupDual);
  2408. goffset = (c->modrm >> 3) & 7;
  2409. if ((c->modrm >> 6) == 3)
  2410. opcode = g_mod3[goffset];
  2411. else
  2412. opcode = g_mod012[goffset];
  2413. c->d |= opcode.flags;
  2414. }
  2415. c->execute = opcode.u.execute;
  2416. /* Unrecognised? */
  2417. if (c->d == 0 || (c->d & Undefined)) {
  2418. DPRINTF("Cannot emulate %02x\n", c->b);
  2419. return -1;
  2420. }
  2421. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2422. c->op_bytes = 8;
  2423. if (c->d & Op3264) {
  2424. if (mode == X86EMUL_MODE_PROT64)
  2425. c->op_bytes = 8;
  2426. else
  2427. c->op_bytes = 4;
  2428. }
  2429. /* ModRM and SIB bytes. */
  2430. if (c->d & ModRM) {
  2431. rc = decode_modrm(ctxt, ops, &memop);
  2432. if (!c->has_seg_override)
  2433. set_seg_override(c, c->modrm_seg);
  2434. } else if (c->d & MemAbs)
  2435. rc = decode_abs(ctxt, ops, &memop);
  2436. if (rc != X86EMUL_CONTINUE)
  2437. goto done;
  2438. if (!c->has_seg_override)
  2439. set_seg_override(c, VCPU_SREG_DS);
  2440. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2441. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2442. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2443. memop.addr.mem = (u32)memop.addr.mem;
  2444. if (memop.type == OP_MEM && c->rip_relative)
  2445. memop.addr.mem += c->eip;
  2446. /*
  2447. * Decode and fetch the source operand: register, memory
  2448. * or immediate.
  2449. */
  2450. switch (c->d & SrcMask) {
  2451. case SrcNone:
  2452. break;
  2453. case SrcReg:
  2454. decode_register_operand(&c->src, c, 0);
  2455. break;
  2456. case SrcMem16:
  2457. memop.bytes = 2;
  2458. goto srcmem_common;
  2459. case SrcMem32:
  2460. memop.bytes = 4;
  2461. goto srcmem_common;
  2462. case SrcMem:
  2463. memop.bytes = (c->d & ByteOp) ? 1 :
  2464. c->op_bytes;
  2465. srcmem_common:
  2466. c->src = memop;
  2467. break;
  2468. case SrcImmU16:
  2469. rc = decode_imm(ctxt, &c->src, 2, false);
  2470. break;
  2471. case SrcImm:
  2472. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2473. break;
  2474. case SrcImmU:
  2475. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2476. break;
  2477. case SrcImmByte:
  2478. rc = decode_imm(ctxt, &c->src, 1, true);
  2479. break;
  2480. case SrcImmUByte:
  2481. rc = decode_imm(ctxt, &c->src, 1, false);
  2482. break;
  2483. case SrcAcc:
  2484. c->src.type = OP_REG;
  2485. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2486. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2487. fetch_register_operand(&c->src);
  2488. break;
  2489. case SrcOne:
  2490. c->src.bytes = 1;
  2491. c->src.val = 1;
  2492. break;
  2493. case SrcSI:
  2494. c->src.type = OP_MEM;
  2495. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2496. c->src.addr.mem =
  2497. register_address(c, seg_override_base(ctxt, ops, c),
  2498. c->regs[VCPU_REGS_RSI]);
  2499. c->src.val = 0;
  2500. break;
  2501. case SrcImmFAddr:
  2502. c->src.type = OP_IMM;
  2503. c->src.addr.mem = c->eip;
  2504. c->src.bytes = c->op_bytes + 2;
  2505. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2506. break;
  2507. case SrcMemFAddr:
  2508. memop.bytes = c->op_bytes + 2;
  2509. goto srcmem_common;
  2510. break;
  2511. }
  2512. if (rc != X86EMUL_CONTINUE)
  2513. goto done;
  2514. /*
  2515. * Decode and fetch the second source operand: register, memory
  2516. * or immediate.
  2517. */
  2518. switch (c->d & Src2Mask) {
  2519. case Src2None:
  2520. break;
  2521. case Src2CL:
  2522. c->src2.bytes = 1;
  2523. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2524. break;
  2525. case Src2ImmByte:
  2526. rc = decode_imm(ctxt, &c->src2, 1, true);
  2527. break;
  2528. case Src2One:
  2529. c->src2.bytes = 1;
  2530. c->src2.val = 1;
  2531. break;
  2532. case Src2Imm:
  2533. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2534. break;
  2535. }
  2536. if (rc != X86EMUL_CONTINUE)
  2537. goto done;
  2538. /* Decode and fetch the destination operand: register or memory. */
  2539. switch (c->d & DstMask) {
  2540. case DstReg:
  2541. decode_register_operand(&c->dst, c,
  2542. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2543. break;
  2544. case DstImmUByte:
  2545. c->dst.type = OP_IMM;
  2546. c->dst.addr.mem = c->eip;
  2547. c->dst.bytes = 1;
  2548. c->dst.val = insn_fetch(u8, 1, c->eip);
  2549. break;
  2550. case DstMem:
  2551. case DstMem64:
  2552. c->dst = memop;
  2553. if ((c->d & DstMask) == DstMem64)
  2554. c->dst.bytes = 8;
  2555. else
  2556. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2557. if (c->d & BitOp)
  2558. fetch_bit_operand(c);
  2559. c->dst.orig_val = c->dst.val;
  2560. break;
  2561. case DstAcc:
  2562. c->dst.type = OP_REG;
  2563. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2564. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2565. fetch_register_operand(&c->dst);
  2566. c->dst.orig_val = c->dst.val;
  2567. break;
  2568. case DstDI:
  2569. c->dst.type = OP_MEM;
  2570. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2571. c->dst.addr.mem =
  2572. register_address(c, es_base(ctxt, ops),
  2573. c->regs[VCPU_REGS_RDI]);
  2574. c->dst.val = 0;
  2575. break;
  2576. case ImplicitOps:
  2577. /* Special instructions do their own operand decoding. */
  2578. default:
  2579. c->dst.type = OP_NONE; /* Disable writeback. */
  2580. return 0;
  2581. }
  2582. done:
  2583. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2584. }
  2585. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2586. {
  2587. struct decode_cache *c = &ctxt->decode;
  2588. /* The second termination condition only applies for REPE
  2589. * and REPNE. Test if the repeat string operation prefix is
  2590. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2591. * corresponding termination condition according to:
  2592. * - if REPE/REPZ and ZF = 0 then done
  2593. * - if REPNE/REPNZ and ZF = 1 then done
  2594. */
  2595. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2596. (c->b == 0xae) || (c->b == 0xaf))
  2597. && (((c->rep_prefix == REPE_PREFIX) &&
  2598. ((ctxt->eflags & EFLG_ZF) == 0))
  2599. || ((c->rep_prefix == REPNE_PREFIX) &&
  2600. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2601. return true;
  2602. return false;
  2603. }
  2604. int
  2605. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2606. {
  2607. struct x86_emulate_ops *ops = ctxt->ops;
  2608. u64 msr_data;
  2609. struct decode_cache *c = &ctxt->decode;
  2610. int rc = X86EMUL_CONTINUE;
  2611. int saved_dst_type = c->dst.type;
  2612. int irq; /* Used for int 3, int, and into */
  2613. ctxt->decode.mem_read.pos = 0;
  2614. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2615. emulate_ud(ctxt);
  2616. goto done;
  2617. }
  2618. /* LOCK prefix is allowed only with some instructions */
  2619. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2620. emulate_ud(ctxt);
  2621. goto done;
  2622. }
  2623. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2624. emulate_ud(ctxt);
  2625. goto done;
  2626. }
  2627. /* Privileged instruction can be executed only in CPL=0 */
  2628. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2629. emulate_gp(ctxt, 0);
  2630. goto done;
  2631. }
  2632. if (c->rep_prefix && (c->d & String)) {
  2633. /* All REP prefixes have the same first termination condition */
  2634. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2635. ctxt->eip = c->eip;
  2636. goto done;
  2637. }
  2638. }
  2639. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2640. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2641. c->src.valptr, c->src.bytes);
  2642. if (rc != X86EMUL_CONTINUE)
  2643. goto done;
  2644. c->src.orig_val64 = c->src.val64;
  2645. }
  2646. if (c->src2.type == OP_MEM) {
  2647. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2648. &c->src2.val, c->src2.bytes);
  2649. if (rc != X86EMUL_CONTINUE)
  2650. goto done;
  2651. }
  2652. if ((c->d & DstMask) == ImplicitOps)
  2653. goto special_insn;
  2654. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2655. /* optimisation - avoid slow emulated read if Mov */
  2656. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2657. &c->dst.val, c->dst.bytes);
  2658. if (rc != X86EMUL_CONTINUE)
  2659. goto done;
  2660. }
  2661. c->dst.orig_val = c->dst.val;
  2662. special_insn:
  2663. if (c->execute) {
  2664. rc = c->execute(ctxt);
  2665. if (rc != X86EMUL_CONTINUE)
  2666. goto done;
  2667. goto writeback;
  2668. }
  2669. if (c->twobyte)
  2670. goto twobyte_insn;
  2671. switch (c->b) {
  2672. case 0x00 ... 0x05:
  2673. add: /* add */
  2674. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2675. break;
  2676. case 0x06: /* push es */
  2677. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2678. break;
  2679. case 0x07: /* pop es */
  2680. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2681. if (rc != X86EMUL_CONTINUE)
  2682. goto done;
  2683. break;
  2684. case 0x08 ... 0x0d:
  2685. or: /* or */
  2686. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2687. break;
  2688. case 0x0e: /* push cs */
  2689. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2690. break;
  2691. case 0x10 ... 0x15:
  2692. adc: /* adc */
  2693. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2694. break;
  2695. case 0x16: /* push ss */
  2696. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2697. break;
  2698. case 0x17: /* pop ss */
  2699. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2700. if (rc != X86EMUL_CONTINUE)
  2701. goto done;
  2702. break;
  2703. case 0x18 ... 0x1d:
  2704. sbb: /* sbb */
  2705. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2706. break;
  2707. case 0x1e: /* push ds */
  2708. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2709. break;
  2710. case 0x1f: /* pop ds */
  2711. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2712. if (rc != X86EMUL_CONTINUE)
  2713. goto done;
  2714. break;
  2715. case 0x20 ... 0x25:
  2716. and: /* and */
  2717. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2718. break;
  2719. case 0x28 ... 0x2d:
  2720. sub: /* sub */
  2721. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2722. break;
  2723. case 0x30 ... 0x35:
  2724. xor: /* xor */
  2725. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2726. break;
  2727. case 0x38 ... 0x3d:
  2728. cmp: /* cmp */
  2729. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2730. break;
  2731. case 0x40 ... 0x47: /* inc r16/r32 */
  2732. emulate_1op("inc", c->dst, ctxt->eflags);
  2733. break;
  2734. case 0x48 ... 0x4f: /* dec r16/r32 */
  2735. emulate_1op("dec", c->dst, ctxt->eflags);
  2736. break;
  2737. case 0x58 ... 0x5f: /* pop reg */
  2738. pop_instruction:
  2739. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2740. if (rc != X86EMUL_CONTINUE)
  2741. goto done;
  2742. break;
  2743. case 0x60: /* pusha */
  2744. rc = emulate_pusha(ctxt, ops);
  2745. if (rc != X86EMUL_CONTINUE)
  2746. goto done;
  2747. break;
  2748. case 0x61: /* popa */
  2749. rc = emulate_popa(ctxt, ops);
  2750. if (rc != X86EMUL_CONTINUE)
  2751. goto done;
  2752. break;
  2753. case 0x63: /* movsxd */
  2754. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2755. goto cannot_emulate;
  2756. c->dst.val = (s32) c->src.val;
  2757. break;
  2758. case 0x6c: /* insb */
  2759. case 0x6d: /* insw/insd */
  2760. c->src.val = c->regs[VCPU_REGS_RDX];
  2761. goto do_io_in;
  2762. case 0x6e: /* outsb */
  2763. case 0x6f: /* outsw/outsd */
  2764. c->dst.val = c->regs[VCPU_REGS_RDX];
  2765. goto do_io_out;
  2766. break;
  2767. case 0x70 ... 0x7f: /* jcc (short) */
  2768. if (test_cc(c->b, ctxt->eflags))
  2769. jmp_rel(c, c->src.val);
  2770. break;
  2771. case 0x80 ... 0x83: /* Grp1 */
  2772. switch (c->modrm_reg) {
  2773. case 0:
  2774. goto add;
  2775. case 1:
  2776. goto or;
  2777. case 2:
  2778. goto adc;
  2779. case 3:
  2780. goto sbb;
  2781. case 4:
  2782. goto and;
  2783. case 5:
  2784. goto sub;
  2785. case 6:
  2786. goto xor;
  2787. case 7:
  2788. goto cmp;
  2789. }
  2790. break;
  2791. case 0x84 ... 0x85:
  2792. test:
  2793. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2794. break;
  2795. case 0x86 ... 0x87: /* xchg */
  2796. xchg:
  2797. /* Write back the register source. */
  2798. c->src.val = c->dst.val;
  2799. write_register_operand(&c->src);
  2800. /*
  2801. * Write back the memory destination with implicit LOCK
  2802. * prefix.
  2803. */
  2804. c->dst.val = c->src.orig_val;
  2805. c->lock_prefix = 1;
  2806. break;
  2807. case 0x88 ... 0x8b: /* mov */
  2808. goto mov;
  2809. case 0x8c: /* mov r/m, sreg */
  2810. if (c->modrm_reg > VCPU_SREG_GS) {
  2811. emulate_ud(ctxt);
  2812. goto done;
  2813. }
  2814. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2815. break;
  2816. case 0x8d: /* lea r16/r32, m */
  2817. c->dst.val = c->src.addr.mem;
  2818. break;
  2819. case 0x8e: { /* mov seg, r/m16 */
  2820. uint16_t sel;
  2821. sel = c->src.val;
  2822. if (c->modrm_reg == VCPU_SREG_CS ||
  2823. c->modrm_reg > VCPU_SREG_GS) {
  2824. emulate_ud(ctxt);
  2825. goto done;
  2826. }
  2827. if (c->modrm_reg == VCPU_SREG_SS)
  2828. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2829. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2830. c->dst.type = OP_NONE; /* Disable writeback. */
  2831. break;
  2832. }
  2833. case 0x8f: /* pop (sole member of Grp1a) */
  2834. rc = emulate_grp1a(ctxt, ops);
  2835. if (rc != X86EMUL_CONTINUE)
  2836. goto done;
  2837. break;
  2838. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2839. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2840. break;
  2841. goto xchg;
  2842. case 0x98: /* cbw/cwde/cdqe */
  2843. switch (c->op_bytes) {
  2844. case 2: c->dst.val = (s8)c->dst.val; break;
  2845. case 4: c->dst.val = (s16)c->dst.val; break;
  2846. case 8: c->dst.val = (s32)c->dst.val; break;
  2847. }
  2848. break;
  2849. case 0x9c: /* pushf */
  2850. c->src.val = (unsigned long) ctxt->eflags;
  2851. emulate_push(ctxt, ops);
  2852. break;
  2853. case 0x9d: /* popf */
  2854. c->dst.type = OP_REG;
  2855. c->dst.addr.reg = &ctxt->eflags;
  2856. c->dst.bytes = c->op_bytes;
  2857. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2858. if (rc != X86EMUL_CONTINUE)
  2859. goto done;
  2860. break;
  2861. case 0xa0 ... 0xa3: /* mov */
  2862. case 0xa4 ... 0xa5: /* movs */
  2863. goto mov;
  2864. case 0xa6 ... 0xa7: /* cmps */
  2865. c->dst.type = OP_NONE; /* Disable writeback. */
  2866. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2867. goto cmp;
  2868. case 0xa8 ... 0xa9: /* test ax, imm */
  2869. goto test;
  2870. case 0xaa ... 0xab: /* stos */
  2871. case 0xac ... 0xad: /* lods */
  2872. goto mov;
  2873. case 0xae ... 0xaf: /* scas */
  2874. goto cmp;
  2875. case 0xb0 ... 0xbf: /* mov r, imm */
  2876. goto mov;
  2877. case 0xc0 ... 0xc1:
  2878. emulate_grp2(ctxt);
  2879. break;
  2880. case 0xc3: /* ret */
  2881. c->dst.type = OP_REG;
  2882. c->dst.addr.reg = &c->eip;
  2883. c->dst.bytes = c->op_bytes;
  2884. goto pop_instruction;
  2885. case 0xc4: /* les */
  2886. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2887. if (rc != X86EMUL_CONTINUE)
  2888. goto done;
  2889. break;
  2890. case 0xc5: /* lds */
  2891. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2892. if (rc != X86EMUL_CONTINUE)
  2893. goto done;
  2894. break;
  2895. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2896. mov:
  2897. c->dst.val = c->src.val;
  2898. break;
  2899. case 0xcb: /* ret far */
  2900. rc = emulate_ret_far(ctxt, ops);
  2901. if (rc != X86EMUL_CONTINUE)
  2902. goto done;
  2903. break;
  2904. case 0xcc: /* int3 */
  2905. irq = 3;
  2906. goto do_interrupt;
  2907. case 0xcd: /* int n */
  2908. irq = c->src.val;
  2909. do_interrupt:
  2910. rc = emulate_int(ctxt, ops, irq);
  2911. if (rc != X86EMUL_CONTINUE)
  2912. goto done;
  2913. break;
  2914. case 0xce: /* into */
  2915. if (ctxt->eflags & EFLG_OF) {
  2916. irq = 4;
  2917. goto do_interrupt;
  2918. }
  2919. break;
  2920. case 0xcf: /* iret */
  2921. rc = emulate_iret(ctxt, ops);
  2922. if (rc != X86EMUL_CONTINUE)
  2923. goto done;
  2924. break;
  2925. case 0xd0 ... 0xd1: /* Grp2 */
  2926. emulate_grp2(ctxt);
  2927. break;
  2928. case 0xd2 ... 0xd3: /* Grp2 */
  2929. c->src.val = c->regs[VCPU_REGS_RCX];
  2930. emulate_grp2(ctxt);
  2931. break;
  2932. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2933. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2934. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2935. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2936. jmp_rel(c, c->src.val);
  2937. break;
  2938. case 0xe3: /* jcxz/jecxz/jrcxz */
  2939. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2940. jmp_rel(c, c->src.val);
  2941. break;
  2942. case 0xe4: /* inb */
  2943. case 0xe5: /* in */
  2944. goto do_io_in;
  2945. case 0xe6: /* outb */
  2946. case 0xe7: /* out */
  2947. goto do_io_out;
  2948. case 0xe8: /* call (near) */ {
  2949. long int rel = c->src.val;
  2950. c->src.val = (unsigned long) c->eip;
  2951. jmp_rel(c, rel);
  2952. emulate_push(ctxt, ops);
  2953. break;
  2954. }
  2955. case 0xe9: /* jmp rel */
  2956. goto jmp;
  2957. case 0xea: { /* jmp far */
  2958. unsigned short sel;
  2959. jump_far:
  2960. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2961. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2962. goto done;
  2963. c->eip = 0;
  2964. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2965. break;
  2966. }
  2967. case 0xeb:
  2968. jmp: /* jmp rel short */
  2969. jmp_rel(c, c->src.val);
  2970. c->dst.type = OP_NONE; /* Disable writeback. */
  2971. break;
  2972. case 0xec: /* in al,dx */
  2973. case 0xed: /* in (e/r)ax,dx */
  2974. c->src.val = c->regs[VCPU_REGS_RDX];
  2975. do_io_in:
  2976. c->dst.bytes = min(c->dst.bytes, 4u);
  2977. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2978. emulate_gp(ctxt, 0);
  2979. goto done;
  2980. }
  2981. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2982. &c->dst.val))
  2983. goto done; /* IO is needed */
  2984. break;
  2985. case 0xee: /* out dx,al */
  2986. case 0xef: /* out dx,(e/r)ax */
  2987. c->dst.val = c->regs[VCPU_REGS_RDX];
  2988. do_io_out:
  2989. c->src.bytes = min(c->src.bytes, 4u);
  2990. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2991. c->src.bytes)) {
  2992. emulate_gp(ctxt, 0);
  2993. goto done;
  2994. }
  2995. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2996. &c->src.val, 1, ctxt->vcpu);
  2997. c->dst.type = OP_NONE; /* Disable writeback. */
  2998. break;
  2999. case 0xf4: /* hlt */
  3000. ctxt->vcpu->arch.halt_request = 1;
  3001. break;
  3002. case 0xf5: /* cmc */
  3003. /* complement carry flag from eflags reg */
  3004. ctxt->eflags ^= EFLG_CF;
  3005. break;
  3006. case 0xf6 ... 0xf7: /* Grp3 */
  3007. if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
  3008. goto cannot_emulate;
  3009. break;
  3010. case 0xf8: /* clc */
  3011. ctxt->eflags &= ~EFLG_CF;
  3012. break;
  3013. case 0xf9: /* stc */
  3014. ctxt->eflags |= EFLG_CF;
  3015. break;
  3016. case 0xfa: /* cli */
  3017. if (emulator_bad_iopl(ctxt, ops)) {
  3018. emulate_gp(ctxt, 0);
  3019. goto done;
  3020. } else
  3021. ctxt->eflags &= ~X86_EFLAGS_IF;
  3022. break;
  3023. case 0xfb: /* sti */
  3024. if (emulator_bad_iopl(ctxt, ops)) {
  3025. emulate_gp(ctxt, 0);
  3026. goto done;
  3027. } else {
  3028. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3029. ctxt->eflags |= X86_EFLAGS_IF;
  3030. }
  3031. break;
  3032. case 0xfc: /* cld */
  3033. ctxt->eflags &= ~EFLG_DF;
  3034. break;
  3035. case 0xfd: /* std */
  3036. ctxt->eflags |= EFLG_DF;
  3037. break;
  3038. case 0xfe: /* Grp4 */
  3039. grp45:
  3040. rc = emulate_grp45(ctxt, ops);
  3041. if (rc != X86EMUL_CONTINUE)
  3042. goto done;
  3043. break;
  3044. case 0xff: /* Grp5 */
  3045. if (c->modrm_reg == 5)
  3046. goto jump_far;
  3047. goto grp45;
  3048. default:
  3049. goto cannot_emulate;
  3050. }
  3051. writeback:
  3052. rc = writeback(ctxt, ops);
  3053. if (rc != X86EMUL_CONTINUE)
  3054. goto done;
  3055. /*
  3056. * restore dst type in case the decoding will be reused
  3057. * (happens for string instruction )
  3058. */
  3059. c->dst.type = saved_dst_type;
  3060. if ((c->d & SrcMask) == SrcSI)
  3061. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  3062. VCPU_REGS_RSI, &c->src);
  3063. if ((c->d & DstMask) == DstDI)
  3064. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  3065. &c->dst);
  3066. if (c->rep_prefix && (c->d & String)) {
  3067. struct read_cache *r = &ctxt->decode.io_read;
  3068. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3069. if (!string_insn_completed(ctxt)) {
  3070. /*
  3071. * Re-enter guest when pio read ahead buffer is empty
  3072. * or, if it is not used, after each 1024 iteration.
  3073. */
  3074. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3075. (r->end == 0 || r->end != r->pos)) {
  3076. /*
  3077. * Reset read cache. Usually happens before
  3078. * decode, but since instruction is restarted
  3079. * we have to do it here.
  3080. */
  3081. ctxt->decode.mem_read.end = 0;
  3082. return EMULATION_RESTART;
  3083. }
  3084. goto done; /* skip rip writeback */
  3085. }
  3086. }
  3087. ctxt->eip = c->eip;
  3088. done:
  3089. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3090. twobyte_insn:
  3091. switch (c->b) {
  3092. case 0x01: /* lgdt, lidt, lmsw */
  3093. switch (c->modrm_reg) {
  3094. u16 size;
  3095. unsigned long address;
  3096. case 0: /* vmcall */
  3097. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3098. goto cannot_emulate;
  3099. rc = kvm_fix_hypercall(ctxt->vcpu);
  3100. if (rc != X86EMUL_CONTINUE)
  3101. goto done;
  3102. /* Let the processor re-execute the fixed hypercall */
  3103. c->eip = ctxt->eip;
  3104. /* Disable writeback. */
  3105. c->dst.type = OP_NONE;
  3106. break;
  3107. case 2: /* lgdt */
  3108. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3109. &size, &address, c->op_bytes);
  3110. if (rc != X86EMUL_CONTINUE)
  3111. goto done;
  3112. realmode_lgdt(ctxt->vcpu, size, address);
  3113. /* Disable writeback. */
  3114. c->dst.type = OP_NONE;
  3115. break;
  3116. case 3: /* lidt/vmmcall */
  3117. if (c->modrm_mod == 3) {
  3118. switch (c->modrm_rm) {
  3119. case 1:
  3120. rc = kvm_fix_hypercall(ctxt->vcpu);
  3121. if (rc != X86EMUL_CONTINUE)
  3122. goto done;
  3123. break;
  3124. default:
  3125. goto cannot_emulate;
  3126. }
  3127. } else {
  3128. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3129. &size, &address,
  3130. c->op_bytes);
  3131. if (rc != X86EMUL_CONTINUE)
  3132. goto done;
  3133. realmode_lidt(ctxt->vcpu, size, address);
  3134. }
  3135. /* Disable writeback. */
  3136. c->dst.type = OP_NONE;
  3137. break;
  3138. case 4: /* smsw */
  3139. c->dst.bytes = 2;
  3140. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3141. break;
  3142. case 6: /* lmsw */
  3143. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3144. (c->src.val & 0x0f), ctxt->vcpu);
  3145. c->dst.type = OP_NONE;
  3146. break;
  3147. case 5: /* not defined */
  3148. emulate_ud(ctxt);
  3149. goto done;
  3150. case 7: /* invlpg*/
  3151. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3152. /* Disable writeback. */
  3153. c->dst.type = OP_NONE;
  3154. break;
  3155. default:
  3156. goto cannot_emulate;
  3157. }
  3158. break;
  3159. case 0x05: /* syscall */
  3160. rc = emulate_syscall(ctxt, ops);
  3161. if (rc != X86EMUL_CONTINUE)
  3162. goto done;
  3163. else
  3164. goto writeback;
  3165. break;
  3166. case 0x06:
  3167. emulate_clts(ctxt->vcpu);
  3168. break;
  3169. case 0x09: /* wbinvd */
  3170. kvm_emulate_wbinvd(ctxt->vcpu);
  3171. break;
  3172. case 0x08: /* invd */
  3173. case 0x0d: /* GrpP (prefetch) */
  3174. case 0x18: /* Grp16 (prefetch/nop) */
  3175. break;
  3176. case 0x20: /* mov cr, reg */
  3177. switch (c->modrm_reg) {
  3178. case 1:
  3179. case 5 ... 7:
  3180. case 9 ... 15:
  3181. emulate_ud(ctxt);
  3182. goto done;
  3183. }
  3184. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3185. break;
  3186. case 0x21: /* mov from dr to reg */
  3187. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3188. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3189. emulate_ud(ctxt);
  3190. goto done;
  3191. }
  3192. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3193. break;
  3194. case 0x22: /* mov reg, cr */
  3195. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3196. emulate_gp(ctxt, 0);
  3197. goto done;
  3198. }
  3199. c->dst.type = OP_NONE;
  3200. break;
  3201. case 0x23: /* mov from reg to dr */
  3202. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3203. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3204. emulate_ud(ctxt);
  3205. goto done;
  3206. }
  3207. if (ops->set_dr(c->modrm_reg, c->src.val &
  3208. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3209. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3210. /* #UD condition is already handled by the code above */
  3211. emulate_gp(ctxt, 0);
  3212. goto done;
  3213. }
  3214. c->dst.type = OP_NONE; /* no writeback */
  3215. break;
  3216. case 0x30:
  3217. /* wrmsr */
  3218. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3219. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3220. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3221. emulate_gp(ctxt, 0);
  3222. goto done;
  3223. }
  3224. rc = X86EMUL_CONTINUE;
  3225. break;
  3226. case 0x32:
  3227. /* rdmsr */
  3228. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3229. emulate_gp(ctxt, 0);
  3230. goto done;
  3231. } else {
  3232. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3233. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3234. }
  3235. rc = X86EMUL_CONTINUE;
  3236. break;
  3237. case 0x34: /* sysenter */
  3238. rc = emulate_sysenter(ctxt, ops);
  3239. if (rc != X86EMUL_CONTINUE)
  3240. goto done;
  3241. else
  3242. goto writeback;
  3243. break;
  3244. case 0x35: /* sysexit */
  3245. rc = emulate_sysexit(ctxt, ops);
  3246. if (rc != X86EMUL_CONTINUE)
  3247. goto done;
  3248. else
  3249. goto writeback;
  3250. break;
  3251. case 0x40 ... 0x4f: /* cmov */
  3252. c->dst.val = c->dst.orig_val = c->src.val;
  3253. if (!test_cc(c->b, ctxt->eflags))
  3254. c->dst.type = OP_NONE; /* no writeback */
  3255. break;
  3256. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3257. if (test_cc(c->b, ctxt->eflags))
  3258. jmp_rel(c, c->src.val);
  3259. break;
  3260. case 0x90 ... 0x9f: /* setcc r/m8 */
  3261. c->dst.val = test_cc(c->b, ctxt->eflags);
  3262. break;
  3263. case 0xa0: /* push fs */
  3264. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3265. break;
  3266. case 0xa1: /* pop fs */
  3267. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3268. if (rc != X86EMUL_CONTINUE)
  3269. goto done;
  3270. break;
  3271. case 0xa3:
  3272. bt: /* bt */
  3273. c->dst.type = OP_NONE;
  3274. /* only subword offset */
  3275. c->src.val &= (c->dst.bytes << 3) - 1;
  3276. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3277. break;
  3278. case 0xa4: /* shld imm8, r, r/m */
  3279. case 0xa5: /* shld cl, r, r/m */
  3280. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3281. break;
  3282. case 0xa8: /* push gs */
  3283. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3284. break;
  3285. case 0xa9: /* pop gs */
  3286. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3287. if (rc != X86EMUL_CONTINUE)
  3288. goto done;
  3289. break;
  3290. case 0xab:
  3291. bts: /* bts */
  3292. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3293. break;
  3294. case 0xac: /* shrd imm8, r, r/m */
  3295. case 0xad: /* shrd cl, r, r/m */
  3296. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3297. break;
  3298. case 0xae: /* clflush */
  3299. break;
  3300. case 0xb0 ... 0xb1: /* cmpxchg */
  3301. /*
  3302. * Save real source value, then compare EAX against
  3303. * destination.
  3304. */
  3305. c->src.orig_val = c->src.val;
  3306. c->src.val = c->regs[VCPU_REGS_RAX];
  3307. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3308. if (ctxt->eflags & EFLG_ZF) {
  3309. /* Success: write back to memory. */
  3310. c->dst.val = c->src.orig_val;
  3311. } else {
  3312. /* Failure: write the value we saw to EAX. */
  3313. c->dst.type = OP_REG;
  3314. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3315. }
  3316. break;
  3317. case 0xb2: /* lss */
  3318. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3319. if (rc != X86EMUL_CONTINUE)
  3320. goto done;
  3321. break;
  3322. case 0xb3:
  3323. btr: /* btr */
  3324. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3325. break;
  3326. case 0xb4: /* lfs */
  3327. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3328. if (rc != X86EMUL_CONTINUE)
  3329. goto done;
  3330. break;
  3331. case 0xb5: /* lgs */
  3332. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3333. if (rc != X86EMUL_CONTINUE)
  3334. goto done;
  3335. break;
  3336. case 0xb6 ... 0xb7: /* movzx */
  3337. c->dst.bytes = c->op_bytes;
  3338. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3339. : (u16) c->src.val;
  3340. break;
  3341. case 0xba: /* Grp8 */
  3342. switch (c->modrm_reg & 3) {
  3343. case 0:
  3344. goto bt;
  3345. case 1:
  3346. goto bts;
  3347. case 2:
  3348. goto btr;
  3349. case 3:
  3350. goto btc;
  3351. }
  3352. break;
  3353. case 0xbb:
  3354. btc: /* btc */
  3355. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3356. break;
  3357. case 0xbc: { /* bsf */
  3358. u8 zf;
  3359. __asm__ ("bsf %2, %0; setz %1"
  3360. : "=r"(c->dst.val), "=q"(zf)
  3361. : "r"(c->src.val));
  3362. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3363. if (zf) {
  3364. ctxt->eflags |= X86_EFLAGS_ZF;
  3365. c->dst.type = OP_NONE; /* Disable writeback. */
  3366. }
  3367. break;
  3368. }
  3369. case 0xbd: { /* bsr */
  3370. u8 zf;
  3371. __asm__ ("bsr %2, %0; setz %1"
  3372. : "=r"(c->dst.val), "=q"(zf)
  3373. : "r"(c->src.val));
  3374. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3375. if (zf) {
  3376. ctxt->eflags |= X86_EFLAGS_ZF;
  3377. c->dst.type = OP_NONE; /* Disable writeback. */
  3378. }
  3379. break;
  3380. }
  3381. case 0xbe ... 0xbf: /* movsx */
  3382. c->dst.bytes = c->op_bytes;
  3383. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3384. (s16) c->src.val;
  3385. break;
  3386. case 0xc0 ... 0xc1: /* xadd */
  3387. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3388. /* Write back the register source. */
  3389. c->src.val = c->dst.orig_val;
  3390. write_register_operand(&c->src);
  3391. break;
  3392. case 0xc3: /* movnti */
  3393. c->dst.bytes = c->op_bytes;
  3394. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3395. (u64) c->src.val;
  3396. break;
  3397. case 0xc7: /* Grp9 (cmpxchg8b) */
  3398. rc = emulate_grp9(ctxt, ops);
  3399. if (rc != X86EMUL_CONTINUE)
  3400. goto done;
  3401. break;
  3402. default:
  3403. goto cannot_emulate;
  3404. }
  3405. goto writeback;
  3406. cannot_emulate:
  3407. DPRINTF("Cannot emulate %02x\n", c->b);
  3408. return -1;
  3409. }