sse2.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /* -*- linux-c -*- ------------------------------------------------------- *
  2. *
  3. * Copyright 2002 H. Peter Anvin - All Rights Reserved
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation, Inc., 53 Temple Place Ste 330,
  8. * Boston MA 02111-1307, USA; either version 2 of the License, or
  9. * (at your option) any later version; incorporated herein by reference.
  10. *
  11. * ----------------------------------------------------------------------- */
  12. /*
  13. * raid6/sse2.c
  14. *
  15. * SSE-2 implementation of RAID-6 syndrome functions
  16. *
  17. */
  18. #include <linux/raid/pq.h>
  19. #include "x86.h"
  20. static const struct raid6_sse_constants {
  21. u64 x1d[2];
  22. } raid6_sse_constants __attribute__((aligned(16))) = {
  23. { 0x1d1d1d1d1d1d1d1dULL, 0x1d1d1d1d1d1d1d1dULL },
  24. };
  25. static int raid6_have_sse2(void)
  26. {
  27. /* Not really boot_cpu but "all_cpus" */
  28. return boot_cpu_has(X86_FEATURE_MMX) &&
  29. boot_cpu_has(X86_FEATURE_FXSR) &&
  30. boot_cpu_has(X86_FEATURE_XMM) &&
  31. boot_cpu_has(X86_FEATURE_XMM2);
  32. }
  33. /*
  34. * Plain SSE2 implementation
  35. */
  36. static void raid6_sse21_gen_syndrome(int disks, size_t bytes, void **ptrs)
  37. {
  38. u8 **dptr = (u8 **)ptrs;
  39. u8 *p, *q;
  40. int d, z, z0;
  41. z0 = disks - 3; /* Highest data disk */
  42. p = dptr[z0+1]; /* XOR parity */
  43. q = dptr[z0+2]; /* RS syndrome */
  44. kernel_fpu_begin();
  45. asm volatile("movdqa %0,%%xmm0" : : "m" (raid6_sse_constants.x1d[0]));
  46. asm volatile("pxor %xmm5,%xmm5"); /* Zero temp */
  47. for ( d = 0 ; d < bytes ; d += 16 ) {
  48. asm volatile("prefetchnta %0" : : "m" (dptr[z0][d]));
  49. asm volatile("movdqa %0,%%xmm2" : : "m" (dptr[z0][d])); /* P[0] */
  50. asm volatile("prefetchnta %0" : : "m" (dptr[z0-1][d]));
  51. asm volatile("movdqa %xmm2,%xmm4"); /* Q[0] */
  52. asm volatile("movdqa %0,%%xmm6" : : "m" (dptr[z0-1][d]));
  53. for ( z = z0-2 ; z >= 0 ; z-- ) {
  54. asm volatile("prefetchnta %0" : : "m" (dptr[z][d]));
  55. asm volatile("pcmpgtb %xmm4,%xmm5");
  56. asm volatile("paddb %xmm4,%xmm4");
  57. asm volatile("pand %xmm0,%xmm5");
  58. asm volatile("pxor %xmm5,%xmm4");
  59. asm volatile("pxor %xmm5,%xmm5");
  60. asm volatile("pxor %xmm6,%xmm2");
  61. asm volatile("pxor %xmm6,%xmm4");
  62. asm volatile("movdqa %0,%%xmm6" : : "m" (dptr[z][d]));
  63. }
  64. asm volatile("pcmpgtb %xmm4,%xmm5");
  65. asm volatile("paddb %xmm4,%xmm4");
  66. asm volatile("pand %xmm0,%xmm5");
  67. asm volatile("pxor %xmm5,%xmm4");
  68. asm volatile("pxor %xmm5,%xmm5");
  69. asm volatile("pxor %xmm6,%xmm2");
  70. asm volatile("pxor %xmm6,%xmm4");
  71. asm volatile("movntdq %%xmm2,%0" : "=m" (p[d]));
  72. asm volatile("pxor %xmm2,%xmm2");
  73. asm volatile("movntdq %%xmm4,%0" : "=m" (q[d]));
  74. asm volatile("pxor %xmm4,%xmm4");
  75. }
  76. asm volatile("sfence" : : : "memory");
  77. kernel_fpu_end();
  78. }
  79. const struct raid6_calls raid6_sse2x1 = {
  80. raid6_sse21_gen_syndrome,
  81. raid6_have_sse2,
  82. "sse2x1",
  83. 1 /* Has cache hints */
  84. };
  85. /*
  86. * Unrolled-by-2 SSE2 implementation
  87. */
  88. static void raid6_sse22_gen_syndrome(int disks, size_t bytes, void **ptrs)
  89. {
  90. u8 **dptr = (u8 **)ptrs;
  91. u8 *p, *q;
  92. int d, z, z0;
  93. z0 = disks - 3; /* Highest data disk */
  94. p = dptr[z0+1]; /* XOR parity */
  95. q = dptr[z0+2]; /* RS syndrome */
  96. kernel_fpu_begin();
  97. asm volatile("movdqa %0,%%xmm0" : : "m" (raid6_sse_constants.x1d[0]));
  98. asm volatile("pxor %xmm5,%xmm5"); /* Zero temp */
  99. asm volatile("pxor %xmm7,%xmm7"); /* Zero temp */
  100. /* We uniformly assume a single prefetch covers at least 32 bytes */
  101. for ( d = 0 ; d < bytes ; d += 32 ) {
  102. asm volatile("prefetchnta %0" : : "m" (dptr[z0][d]));
  103. asm volatile("movdqa %0,%%xmm2" : : "m" (dptr[z0][d])); /* P[0] */
  104. asm volatile("movdqa %0,%%xmm3" : : "m" (dptr[z0][d+16])); /* P[1] */
  105. asm volatile("movdqa %xmm2,%xmm4"); /* Q[0] */
  106. asm volatile("movdqa %xmm3,%xmm6"); /* Q[1] */
  107. for ( z = z0-1 ; z >= 0 ; z-- ) {
  108. asm volatile("prefetchnta %0" : : "m" (dptr[z][d]));
  109. asm volatile("pcmpgtb %xmm4,%xmm5");
  110. asm volatile("pcmpgtb %xmm6,%xmm7");
  111. asm volatile("paddb %xmm4,%xmm4");
  112. asm volatile("paddb %xmm6,%xmm6");
  113. asm volatile("pand %xmm0,%xmm5");
  114. asm volatile("pand %xmm0,%xmm7");
  115. asm volatile("pxor %xmm5,%xmm4");
  116. asm volatile("pxor %xmm7,%xmm6");
  117. asm volatile("movdqa %0,%%xmm5" : : "m" (dptr[z][d]));
  118. asm volatile("movdqa %0,%%xmm7" : : "m" (dptr[z][d+16]));
  119. asm volatile("pxor %xmm5,%xmm2");
  120. asm volatile("pxor %xmm7,%xmm3");
  121. asm volatile("pxor %xmm5,%xmm4");
  122. asm volatile("pxor %xmm7,%xmm6");
  123. asm volatile("pxor %xmm5,%xmm5");
  124. asm volatile("pxor %xmm7,%xmm7");
  125. }
  126. asm volatile("movntdq %%xmm2,%0" : "=m" (p[d]));
  127. asm volatile("movntdq %%xmm3,%0" : "=m" (p[d+16]));
  128. asm volatile("movntdq %%xmm4,%0" : "=m" (q[d]));
  129. asm volatile("movntdq %%xmm6,%0" : "=m" (q[d+16]));
  130. }
  131. asm volatile("sfence" : : : "memory");
  132. kernel_fpu_end();
  133. }
  134. const struct raid6_calls raid6_sse2x2 = {
  135. raid6_sse22_gen_syndrome,
  136. raid6_have_sse2,
  137. "sse2x2",
  138. 1 /* Has cache hints */
  139. };
  140. #ifdef CONFIG_X86_64
  141. /*
  142. * Unrolled-by-4 SSE2 implementation
  143. */
  144. static void raid6_sse24_gen_syndrome(int disks, size_t bytes, void **ptrs)
  145. {
  146. u8 **dptr = (u8 **)ptrs;
  147. u8 *p, *q;
  148. int d, z, z0;
  149. z0 = disks - 3; /* Highest data disk */
  150. p = dptr[z0+1]; /* XOR parity */
  151. q = dptr[z0+2]; /* RS syndrome */
  152. kernel_fpu_begin();
  153. asm volatile("movdqa %0,%%xmm0" :: "m" (raid6_sse_constants.x1d[0]));
  154. asm volatile("pxor %xmm2,%xmm2"); /* P[0] */
  155. asm volatile("pxor %xmm3,%xmm3"); /* P[1] */
  156. asm volatile("pxor %xmm4,%xmm4"); /* Q[0] */
  157. asm volatile("pxor %xmm5,%xmm5"); /* Zero temp */
  158. asm volatile("pxor %xmm6,%xmm6"); /* Q[1] */
  159. asm volatile("pxor %xmm7,%xmm7"); /* Zero temp */
  160. asm volatile("pxor %xmm10,%xmm10"); /* P[2] */
  161. asm volatile("pxor %xmm11,%xmm11"); /* P[3] */
  162. asm volatile("pxor %xmm12,%xmm12"); /* Q[2] */
  163. asm volatile("pxor %xmm13,%xmm13"); /* Zero temp */
  164. asm volatile("pxor %xmm14,%xmm14"); /* Q[3] */
  165. asm volatile("pxor %xmm15,%xmm15"); /* Zero temp */
  166. for ( d = 0 ; d < bytes ; d += 64 ) {
  167. for ( z = z0 ; z >= 0 ; z-- ) {
  168. /* The second prefetch seems to improve performance... */
  169. asm volatile("prefetchnta %0" :: "m" (dptr[z][d]));
  170. asm volatile("prefetchnta %0" :: "m" (dptr[z][d+32]));
  171. asm volatile("pcmpgtb %xmm4,%xmm5");
  172. asm volatile("pcmpgtb %xmm6,%xmm7");
  173. asm volatile("pcmpgtb %xmm12,%xmm13");
  174. asm volatile("pcmpgtb %xmm14,%xmm15");
  175. asm volatile("paddb %xmm4,%xmm4");
  176. asm volatile("paddb %xmm6,%xmm6");
  177. asm volatile("paddb %xmm12,%xmm12");
  178. asm volatile("paddb %xmm14,%xmm14");
  179. asm volatile("pand %xmm0,%xmm5");
  180. asm volatile("pand %xmm0,%xmm7");
  181. asm volatile("pand %xmm0,%xmm13");
  182. asm volatile("pand %xmm0,%xmm15");
  183. asm volatile("pxor %xmm5,%xmm4");
  184. asm volatile("pxor %xmm7,%xmm6");
  185. asm volatile("pxor %xmm13,%xmm12");
  186. asm volatile("pxor %xmm15,%xmm14");
  187. asm volatile("movdqa %0,%%xmm5" :: "m" (dptr[z][d]));
  188. asm volatile("movdqa %0,%%xmm7" :: "m" (dptr[z][d+16]));
  189. asm volatile("movdqa %0,%%xmm13" :: "m" (dptr[z][d+32]));
  190. asm volatile("movdqa %0,%%xmm15" :: "m" (dptr[z][d+48]));
  191. asm volatile("pxor %xmm5,%xmm2");
  192. asm volatile("pxor %xmm7,%xmm3");
  193. asm volatile("pxor %xmm13,%xmm10");
  194. asm volatile("pxor %xmm15,%xmm11");
  195. asm volatile("pxor %xmm5,%xmm4");
  196. asm volatile("pxor %xmm7,%xmm6");
  197. asm volatile("pxor %xmm13,%xmm12");
  198. asm volatile("pxor %xmm15,%xmm14");
  199. asm volatile("pxor %xmm5,%xmm5");
  200. asm volatile("pxor %xmm7,%xmm7");
  201. asm volatile("pxor %xmm13,%xmm13");
  202. asm volatile("pxor %xmm15,%xmm15");
  203. }
  204. asm volatile("movntdq %%xmm2,%0" : "=m" (p[d]));
  205. asm volatile("pxor %xmm2,%xmm2");
  206. asm volatile("movntdq %%xmm3,%0" : "=m" (p[d+16]));
  207. asm volatile("pxor %xmm3,%xmm3");
  208. asm volatile("movntdq %%xmm10,%0" : "=m" (p[d+32]));
  209. asm volatile("pxor %xmm10,%xmm10");
  210. asm volatile("movntdq %%xmm11,%0" : "=m" (p[d+48]));
  211. asm volatile("pxor %xmm11,%xmm11");
  212. asm volatile("movntdq %%xmm4,%0" : "=m" (q[d]));
  213. asm volatile("pxor %xmm4,%xmm4");
  214. asm volatile("movntdq %%xmm6,%0" : "=m" (q[d+16]));
  215. asm volatile("pxor %xmm6,%xmm6");
  216. asm volatile("movntdq %%xmm12,%0" : "=m" (q[d+32]));
  217. asm volatile("pxor %xmm12,%xmm12");
  218. asm volatile("movntdq %%xmm14,%0" : "=m" (q[d+48]));
  219. asm volatile("pxor %xmm14,%xmm14");
  220. }
  221. asm volatile("sfence" : : : "memory");
  222. kernel_fpu_end();
  223. }
  224. const struct raid6_calls raid6_sse2x4 = {
  225. raid6_sse24_gen_syndrome,
  226. raid6_have_sse2,
  227. "sse2x4",
  228. 1 /* Has cache hints */
  229. };
  230. #endif /* CONFIG_X86_64 */