v4l2-dv-timings.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834
  1. /*
  2. * V4L2 DV timings header.
  3. *
  4. * Copyright (C) 2012 Hans Verkuil <hans.verkuil@cisco.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. */
  20. #ifndef _V4L2_DV_TIMINGS_H
  21. #define _V4L2_DV_TIMINGS_H
  22. #if __GNUC__ < 4 || (__GNUC__ == 4 && (__GNUC_MINOR__ < 6))
  23. /* Sadly gcc versions older than 4.6 have a bug in how they initialize
  24. anonymous unions where they require additional curly brackets.
  25. This violates the C1x standard. This workaround adds the curly brackets
  26. if needed. */
  27. #define V4L2_INIT_BT_TIMINGS(_width, args...) \
  28. { .bt = { _width , ## args } }
  29. #else
  30. #define V4L2_INIT_BT_TIMINGS(_width, args...) \
  31. .bt = { _width , ## args }
  32. #endif
  33. /* CEA-861-E timings (i.e. standard HDTV timings) */
  34. #define V4L2_DV_BT_CEA_640X480P59_94 { \
  35. .type = V4L2_DV_BT_656_1120, \
  36. V4L2_INIT_BT_TIMINGS(640, 480, 0, 0, \
  37. 25175000, 16, 96, 48, 10, 2, 33, 0, 0, 0, \
  38. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CEA861, 0) \
  39. }
  40. /* Note: these are the nominal timings, for HDMI links this format is typically
  41. * double-clocked to meet the minimum pixelclock requirements. */
  42. #define V4L2_DV_BT_CEA_720X480I59_94 { \
  43. .type = V4L2_DV_BT_656_1120, \
  44. V4L2_INIT_BT_TIMINGS(720, 480, 1, 0, \
  45. 13500000, 19, 62, 57, 4, 3, 15, 4, 3, 16, \
  46. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_HALF_LINE) \
  47. }
  48. #define V4L2_DV_BT_CEA_720X480P59_94 { \
  49. .type = V4L2_DV_BT_656_1120, \
  50. V4L2_INIT_BT_TIMINGS(720, 480, 0, 0, \
  51. 27000000, 16, 62, 60, 9, 6, 30, 0, 0, 0, \
  52. V4L2_DV_BT_STD_CEA861, 0) \
  53. }
  54. /* Note: these are the nominal timings, for HDMI links this format is typically
  55. * double-clocked to meet the minimum pixelclock requirements. */
  56. #define V4L2_DV_BT_CEA_720X576I50 { \
  57. .type = V4L2_DV_BT_656_1120, \
  58. V4L2_INIT_BT_TIMINGS(720, 576, 1, 0, \
  59. 13500000, 12, 63, 69, 2, 3, 19, 2, 3, 20, \
  60. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_HALF_LINE) \
  61. }
  62. #define V4L2_DV_BT_CEA_720X576P50 { \
  63. .type = V4L2_DV_BT_656_1120, \
  64. V4L2_INIT_BT_TIMINGS(720, 576, 0, 0, \
  65. 27000000, 12, 64, 68, 5, 5, 39, 0, 0, 0, \
  66. V4L2_DV_BT_STD_CEA861, 0) \
  67. }
  68. #define V4L2_DV_BT_CEA_1280X720P24 { \
  69. .type = V4L2_DV_BT_656_1120, \
  70. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  71. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  72. 59400000, 1760, 40, 220, 5, 5, 20, 0, 0, 0, \
  73. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CEA861, \
  74. V4L2_DV_FL_CAN_REDUCE_FPS) \
  75. }
  76. #define V4L2_DV_BT_CEA_1280X720P25 { \
  77. .type = V4L2_DV_BT_656_1120, \
  78. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  79. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  80. 74250000, 2420, 40, 220, 5, 5, 20, 0, 0, 0, \
  81. V4L2_DV_BT_STD_CEA861, 0) \
  82. }
  83. #define V4L2_DV_BT_CEA_1280X720P30 { \
  84. .type = V4L2_DV_BT_656_1120, \
  85. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  86. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  87. 74250000, 1760, 40, 220, 5, 5, 20, 0, 0, 0, \
  88. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) \
  89. }
  90. #define V4L2_DV_BT_CEA_1280X720P50 { \
  91. .type = V4L2_DV_BT_656_1120, \
  92. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  93. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  94. 74250000, 440, 40, 220, 5, 5, 20, 0, 0, 0, \
  95. V4L2_DV_BT_STD_CEA861, 0) \
  96. }
  97. #define V4L2_DV_BT_CEA_1280X720P60 { \
  98. .type = V4L2_DV_BT_656_1120, \
  99. V4L2_INIT_BT_TIMINGS(1280, 720, 0, \
  100. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  101. 74250000, 110, 40, 220, 5, 5, 20, 0, 0, 0, \
  102. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) \
  103. }
  104. #define V4L2_DV_BT_CEA_1920X1080P24 { \
  105. .type = V4L2_DV_BT_656_1120, \
  106. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  107. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  108. 74250000, 638, 44, 148, 4, 5, 36, 0, 0, 0, \
  109. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) \
  110. }
  111. #define V4L2_DV_BT_CEA_1920X1080P25 { \
  112. .type = V4L2_DV_BT_656_1120, \
  113. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  114. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  115. 74250000, 528, 44, 148, 4, 5, 36, 0, 0, 0, \
  116. V4L2_DV_BT_STD_CEA861, 0) \
  117. }
  118. #define V4L2_DV_BT_CEA_1920X1080P30 { \
  119. .type = V4L2_DV_BT_656_1120, \
  120. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  121. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  122. 74250000, 88, 44, 148, 4, 5, 36, 0, 0, 0, \
  123. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) \
  124. }
  125. #define V4L2_DV_BT_CEA_1920X1080I50 { \
  126. .type = V4L2_DV_BT_656_1120, \
  127. V4L2_INIT_BT_TIMINGS(1920, 1080, 1, \
  128. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  129. 74250000, 528, 44, 148, 2, 5, 15, 2, 5, 16, \
  130. V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_HALF_LINE) \
  131. }
  132. #define V4L2_DV_BT_CEA_1920X1080P50 { \
  133. .type = V4L2_DV_BT_656_1120, \
  134. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  135. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  136. 148500000, 528, 44, 148, 4, 5, 36, 0, 0, 0, \
  137. V4L2_DV_BT_STD_CEA861, 0) \
  138. }
  139. #define V4L2_DV_BT_CEA_1920X1080I60 { \
  140. .type = V4L2_DV_BT_656_1120, \
  141. V4L2_INIT_BT_TIMINGS(1920, 1080, 1, \
  142. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  143. 74250000, 88, 44, 148, 2, 5, 15, 2, 5, 16, \
  144. V4L2_DV_BT_STD_CEA861, \
  145. V4L2_DV_FL_CAN_REDUCE_FPS | V4L2_DV_FL_HALF_LINE) \
  146. }
  147. #define V4L2_DV_BT_CEA_1920X1080P60 { \
  148. .type = V4L2_DV_BT_656_1120, \
  149. V4L2_INIT_BT_TIMINGS(1920, 1080, 0, \
  150. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  151. 148500000, 88, 44, 148, 4, 5, 36, 0, 0, 0, \
  152. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CEA861, \
  153. V4L2_DV_FL_CAN_REDUCE_FPS) \
  154. }
  155. /* VESA Discrete Monitor Timings as per version 1.0, revision 12 */
  156. #define V4L2_DV_BT_DMT_640X350P85 { \
  157. .type = V4L2_DV_BT_656_1120, \
  158. V4L2_INIT_BT_TIMINGS(640, 350, 0, V4L2_DV_HSYNC_POS_POL, \
  159. 31500000, 32, 64, 96, 32, 3, 60, 0, 0, 0, \
  160. V4L2_DV_BT_STD_DMT, 0) \
  161. }
  162. #define V4L2_DV_BT_DMT_640X400P85 { \
  163. .type = V4L2_DV_BT_656_1120, \
  164. V4L2_INIT_BT_TIMINGS(640, 400, 0, V4L2_DV_VSYNC_POS_POL, \
  165. 31500000, 32, 64, 96, 1, 3, 41, 0, 0, 0, \
  166. V4L2_DV_BT_STD_DMT, 0) \
  167. }
  168. #define V4L2_DV_BT_DMT_720X400P85 { \
  169. .type = V4L2_DV_BT_656_1120, \
  170. V4L2_INIT_BT_TIMINGS(720, 400, 0, V4L2_DV_VSYNC_POS_POL, \
  171. 35500000, 36, 72, 108, 1, 3, 42, 0, 0, 0, \
  172. V4L2_DV_BT_STD_DMT, 0) \
  173. }
  174. /* VGA resolutions */
  175. #define V4L2_DV_BT_DMT_640X480P60 V4L2_DV_BT_CEA_640X480P59_94
  176. #define V4L2_DV_BT_DMT_640X480P72 { \
  177. .type = V4L2_DV_BT_656_1120, \
  178. V4L2_INIT_BT_TIMINGS(640, 480, 0, 0, \
  179. 31500000, 24, 40, 128, 9, 3, 28, 0, 0, 0, \
  180. V4L2_DV_BT_STD_DMT, 0) \
  181. }
  182. #define V4L2_DV_BT_DMT_640X480P75 { \
  183. .type = V4L2_DV_BT_656_1120, \
  184. V4L2_INIT_BT_TIMINGS(640, 480, 0, 0, \
  185. 31500000, 16, 64, 120, 1, 3, 16, 0, 0, 0, \
  186. V4L2_DV_BT_STD_DMT, 0) \
  187. }
  188. #define V4L2_DV_BT_DMT_640X480P85 { \
  189. .type = V4L2_DV_BT_656_1120, \
  190. V4L2_INIT_BT_TIMINGS(640, 480, 0, 0, \
  191. 36000000, 56, 56, 80, 1, 3, 25, 0, 0, 0, \
  192. V4L2_DV_BT_STD_DMT, 0) \
  193. }
  194. /* SVGA resolutions */
  195. #define V4L2_DV_BT_DMT_800X600P56 { \
  196. .type = V4L2_DV_BT_656_1120, \
  197. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  198. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  199. 36000000, 24, 72, 128, 1, 2, 22, 0, 0, 0, \
  200. V4L2_DV_BT_STD_DMT, 0) \
  201. }
  202. #define V4L2_DV_BT_DMT_800X600P60 { \
  203. .type = V4L2_DV_BT_656_1120, \
  204. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  205. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  206. 40000000, 40, 128, 88, 1, 4, 23, 0, 0, 0, \
  207. V4L2_DV_BT_STD_DMT, 0) \
  208. }
  209. #define V4L2_DV_BT_DMT_800X600P72 { \
  210. .type = V4L2_DV_BT_656_1120, \
  211. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  212. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  213. 50000000, 56, 120, 64, 37, 6, 23, 0, 0, 0, \
  214. V4L2_DV_BT_STD_DMT, 0) \
  215. }
  216. #define V4L2_DV_BT_DMT_800X600P75 { \
  217. .type = V4L2_DV_BT_656_1120, \
  218. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  219. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  220. 49500000, 16, 80, 160, 1, 3, 21, 0, 0, 0, \
  221. V4L2_DV_BT_STD_DMT, 0) \
  222. }
  223. #define V4L2_DV_BT_DMT_800X600P85 { \
  224. .type = V4L2_DV_BT_656_1120, \
  225. V4L2_INIT_BT_TIMINGS(800, 600, 0, \
  226. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  227. 56250000, 32, 64, 152, 1, 3, 27, 0, 0, 0, \
  228. V4L2_DV_BT_STD_DMT, 0) \
  229. }
  230. #define V4L2_DV_BT_DMT_800X600P120_RB { \
  231. .type = V4L2_DV_BT_656_1120, \
  232. V4L2_INIT_BT_TIMINGS(800, 600, 0, V4L2_DV_HSYNC_POS_POL, \
  233. 73250000, 48, 32, 80, 3, 4, 29, 0, 0, 0, \
  234. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  235. V4L2_DV_FL_REDUCED_BLANKING) \
  236. }
  237. #define V4L2_DV_BT_DMT_848X480P60 { \
  238. .type = V4L2_DV_BT_656_1120, \
  239. V4L2_INIT_BT_TIMINGS(848, 480, 0, \
  240. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  241. 33750000, 16, 112, 112, 6, 8, 23, 0, 0, 0, \
  242. V4L2_DV_BT_STD_DMT, 0) \
  243. }
  244. #define V4L2_DV_BT_DMT_1024X768I43 { \
  245. .type = V4L2_DV_BT_656_1120, \
  246. V4L2_INIT_BT_TIMINGS(1024, 768, 1, \
  247. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  248. 44900000, 8, 176, 56, 0, 4, 20, 0, 4, 21, \
  249. V4L2_DV_BT_STD_DMT, 0) \
  250. }
  251. /* XGA resolutions */
  252. #define V4L2_DV_BT_DMT_1024X768P60 { \
  253. .type = V4L2_DV_BT_656_1120, \
  254. V4L2_INIT_BT_TIMINGS(1024, 768, 0, 0, \
  255. 65000000, 24, 136, 160, 3, 6, 29, 0, 0, 0, \
  256. V4L2_DV_BT_STD_DMT, 0) \
  257. }
  258. #define V4L2_DV_BT_DMT_1024X768P70 { \
  259. .type = V4L2_DV_BT_656_1120, \
  260. V4L2_INIT_BT_TIMINGS(1024, 768, 0, 0, \
  261. 75000000, 24, 136, 144, 3, 6, 29, 0, 0, 0, \
  262. V4L2_DV_BT_STD_DMT, 0) \
  263. }
  264. #define V4L2_DV_BT_DMT_1024X768P75 { \
  265. .type = V4L2_DV_BT_656_1120, \
  266. V4L2_INIT_BT_TIMINGS(1024, 768, 0, \
  267. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  268. 78750000, 16, 96, 176, 1, 3, 28, 0, 0, 0, \
  269. V4L2_DV_BT_STD_DMT, 0) \
  270. }
  271. #define V4L2_DV_BT_DMT_1024X768P85 { \
  272. .type = V4L2_DV_BT_656_1120, \
  273. V4L2_INIT_BT_TIMINGS(1024, 768, 0, \
  274. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  275. 94500000, 48, 96, 208, 1, 3, 36, 0, 0, 0, \
  276. V4L2_DV_BT_STD_DMT, 0) \
  277. }
  278. #define V4L2_DV_BT_DMT_1024X768P120_RB { \
  279. .type = V4L2_DV_BT_656_1120, \
  280. V4L2_INIT_BT_TIMINGS(1024, 768, 0, V4L2_DV_HSYNC_POS_POL, \
  281. 115500000, 48, 32, 80, 3, 4, 38, 0, 0, 0, \
  282. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  283. V4L2_DV_FL_REDUCED_BLANKING) \
  284. }
  285. /* XGA+ resolution */
  286. #define V4L2_DV_BT_DMT_1152X864P75 { \
  287. .type = V4L2_DV_BT_656_1120, \
  288. V4L2_INIT_BT_TIMINGS(1152, 864, 0, \
  289. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  290. 108000000, 64, 128, 256, 1, 3, 32, 0, 0, 0, \
  291. V4L2_DV_BT_STD_DMT, 0) \
  292. }
  293. #define V4L2_DV_BT_DMT_1280X720P60 V4L2_DV_BT_CEA_1280X720P60
  294. /* WXGA resolutions */
  295. #define V4L2_DV_BT_DMT_1280X768P60_RB { \
  296. .type = V4L2_DV_BT_656_1120, \
  297. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_HSYNC_POS_POL, \
  298. 68250000, 48, 32, 80, 3, 7, 12, 0, 0, 0, \
  299. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  300. V4L2_DV_FL_REDUCED_BLANKING) \
  301. }
  302. #define V4L2_DV_BT_DMT_1280X768P60 { \
  303. .type = V4L2_DV_BT_656_1120, \
  304. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_VSYNC_POS_POL, \
  305. 79500000, 64, 128, 192, 3, 7, 20, 0, 0, 0, \
  306. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  307. }
  308. #define V4L2_DV_BT_DMT_1280X768P75 { \
  309. .type = V4L2_DV_BT_656_1120, \
  310. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_VSYNC_POS_POL, \
  311. 102250000, 80, 128, 208, 3, 7, 27, 0, 0, 0, \
  312. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  313. }
  314. #define V4L2_DV_BT_DMT_1280X768P85 { \
  315. .type = V4L2_DV_BT_656_1120, \
  316. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_VSYNC_POS_POL, \
  317. 117500000, 80, 136, 216, 3, 7, 31, 0, 0, 0, \
  318. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  319. }
  320. #define V4L2_DV_BT_DMT_1280X768P120_RB { \
  321. .type = V4L2_DV_BT_656_1120, \
  322. V4L2_INIT_BT_TIMINGS(1280, 768, 0, V4L2_DV_HSYNC_POS_POL, \
  323. 140250000, 48, 32, 80, 3, 7, 35, 0, 0, 0, \
  324. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  325. V4L2_DV_FL_REDUCED_BLANKING) \
  326. }
  327. #define V4L2_DV_BT_DMT_1280X800P60_RB { \
  328. .type = V4L2_DV_BT_656_1120, \
  329. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_HSYNC_POS_POL, \
  330. 71000000, 48, 32, 80, 3, 6, 14, 0, 0, 0, \
  331. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  332. V4L2_DV_FL_REDUCED_BLANKING) \
  333. }
  334. #define V4L2_DV_BT_DMT_1280X800P60 { \
  335. .type = V4L2_DV_BT_656_1120, \
  336. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_VSYNC_POS_POL, \
  337. 83500000, 72, 128, 200, 3, 6, 22, 0, 0, 0, \
  338. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  339. }
  340. #define V4L2_DV_BT_DMT_1280X800P75 { \
  341. .type = V4L2_DV_BT_656_1120, \
  342. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_VSYNC_POS_POL, \
  343. 106500000, 80, 128, 208, 3, 6, 29, 0, 0, 0, \
  344. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  345. }
  346. #define V4L2_DV_BT_DMT_1280X800P85 { \
  347. .type = V4L2_DV_BT_656_1120, \
  348. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_VSYNC_POS_POL, \
  349. 122500000, 80, 136, 216, 3, 6, 34, 0, 0, 0, \
  350. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  351. }
  352. #define V4L2_DV_BT_DMT_1280X800P120_RB { \
  353. .type = V4L2_DV_BT_656_1120, \
  354. V4L2_INIT_BT_TIMINGS(1280, 800, 0, V4L2_DV_HSYNC_POS_POL, \
  355. 146250000, 48, 32, 80, 3, 6, 38, 0, 0, 0, \
  356. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  357. V4L2_DV_FL_REDUCED_BLANKING) \
  358. }
  359. #define V4L2_DV_BT_DMT_1280X960P60 { \
  360. .type = V4L2_DV_BT_656_1120, \
  361. V4L2_INIT_BT_TIMINGS(1280, 960, 0, \
  362. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  363. 108000000, 96, 112, 312, 1, 3, 36, 0, 0, 0, \
  364. V4L2_DV_BT_STD_DMT, 0) \
  365. }
  366. #define V4L2_DV_BT_DMT_1280X960P85 { \
  367. .type = V4L2_DV_BT_656_1120, \
  368. V4L2_INIT_BT_TIMINGS(1280, 960, 0, \
  369. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  370. 148500000, 64, 160, 224, 1, 3, 47, 0, 0, 0, \
  371. V4L2_DV_BT_STD_DMT, 0) \
  372. }
  373. #define V4L2_DV_BT_DMT_1280X960P120_RB { \
  374. .type = V4L2_DV_BT_656_1120, \
  375. V4L2_INIT_BT_TIMINGS(1280, 960, 0, V4L2_DV_HSYNC_POS_POL, \
  376. 175500000, 48, 32, 80, 3, 4, 50, 0, 0, 0, \
  377. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  378. V4L2_DV_FL_REDUCED_BLANKING) \
  379. }
  380. /* SXGA resolutions */
  381. #define V4L2_DV_BT_DMT_1280X1024P60 { \
  382. .type = V4L2_DV_BT_656_1120, \
  383. V4L2_INIT_BT_TIMINGS(1280, 1024, 0, \
  384. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  385. 108000000, 48, 112, 248, 1, 3, 38, 0, 0, 0, \
  386. V4L2_DV_BT_STD_DMT, 0) \
  387. }
  388. #define V4L2_DV_BT_DMT_1280X1024P75 { \
  389. .type = V4L2_DV_BT_656_1120, \
  390. V4L2_INIT_BT_TIMINGS(1280, 1024, 0, \
  391. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  392. 135000000, 16, 144, 248, 1, 3, 38, 0, 0, 0, \
  393. V4L2_DV_BT_STD_DMT, 0) \
  394. }
  395. #define V4L2_DV_BT_DMT_1280X1024P85 { \
  396. .type = V4L2_DV_BT_656_1120, \
  397. V4L2_INIT_BT_TIMINGS(1280, 1024, 0, \
  398. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  399. 157500000, 64, 160, 224, 1, 3, 44, 0, 0, 0, \
  400. V4L2_DV_BT_STD_DMT, 0) \
  401. }
  402. #define V4L2_DV_BT_DMT_1280X1024P120_RB { \
  403. .type = V4L2_DV_BT_656_1120, \
  404. V4L2_INIT_BT_TIMINGS(1280, 1024, 0, V4L2_DV_HSYNC_POS_POL, \
  405. 187250000, 48, 32, 80, 3, 7, 50, 0, 0, 0, \
  406. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  407. V4L2_DV_FL_REDUCED_BLANKING) \
  408. }
  409. #define V4L2_DV_BT_DMT_1360X768P60 { \
  410. .type = V4L2_DV_BT_656_1120, \
  411. V4L2_INIT_BT_TIMINGS(1360, 768, 0, \
  412. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  413. 85500000, 64, 112, 256, 3, 6, 18, 0, 0, 0, \
  414. V4L2_DV_BT_STD_DMT, 0) \
  415. }
  416. #define V4L2_DV_BT_DMT_1360X768P120_RB { \
  417. .type = V4L2_DV_BT_656_1120, \
  418. V4L2_INIT_BT_TIMINGS(1360, 768, 0, V4L2_DV_HSYNC_POS_POL, \
  419. 148250000, 48, 32, 80, 3, 5, 37, 0, 0, 0, \
  420. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  421. V4L2_DV_FL_REDUCED_BLANKING) \
  422. }
  423. #define V4L2_DV_BT_DMT_1366X768P60 { \
  424. .type = V4L2_DV_BT_656_1120, \
  425. V4L2_INIT_BT_TIMINGS(1366, 768, 0, \
  426. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  427. 85500000, 70, 143, 213, 3, 3, 24, 0, 0, 0, \
  428. V4L2_DV_BT_STD_DMT, 0) \
  429. }
  430. #define V4L2_DV_BT_DMT_1366X768P60_RB { \
  431. .type = V4L2_DV_BT_656_1120, \
  432. V4L2_INIT_BT_TIMINGS(1366, 768, 0, \
  433. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  434. 72000000, 14, 56, 64, 1, 3, 28, 0, 0, 0, \
  435. V4L2_DV_BT_STD_DMT, V4L2_DV_FL_REDUCED_BLANKING) \
  436. }
  437. /* SXGA+ resolutions */
  438. #define V4L2_DV_BT_DMT_1400X1050P60_RB { \
  439. .type = V4L2_DV_BT_656_1120, \
  440. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_HSYNC_POS_POL, \
  441. 101000000, 48, 32, 80, 3, 4, 23, 0, 0, 0, \
  442. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  443. V4L2_DV_FL_REDUCED_BLANKING) \
  444. }
  445. #define V4L2_DV_BT_DMT_1400X1050P60 { \
  446. .type = V4L2_DV_BT_656_1120, \
  447. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  448. 121750000, 88, 144, 232, 3, 4, 32, 0, 0, 0, \
  449. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  450. }
  451. #define V4L2_DV_BT_DMT_1400X1050P75 { \
  452. .type = V4L2_DV_BT_656_1120, \
  453. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  454. 156000000, 104, 144, 248, 3, 4, 42, 0, 0, 0, \
  455. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  456. }
  457. #define V4L2_DV_BT_DMT_1400X1050P85 { \
  458. .type = V4L2_DV_BT_656_1120, \
  459. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  460. 179500000, 104, 152, 256, 3, 4, 48, 0, 0, 0, \
  461. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  462. }
  463. #define V4L2_DV_BT_DMT_1400X1050P120_RB { \
  464. .type = V4L2_DV_BT_656_1120, \
  465. V4L2_INIT_BT_TIMINGS(1400, 1050, 0, V4L2_DV_HSYNC_POS_POL, \
  466. 208000000, 48, 32, 80, 3, 4, 55, 0, 0, 0, \
  467. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  468. V4L2_DV_FL_REDUCED_BLANKING) \
  469. }
  470. /* WXGA+ resolutions */
  471. #define V4L2_DV_BT_DMT_1440X900P60_RB { \
  472. .type = V4L2_DV_BT_656_1120, \
  473. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_HSYNC_POS_POL, \
  474. 88750000, 48, 32, 80, 3, 6, 17, 0, 0, 0, \
  475. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  476. V4L2_DV_FL_REDUCED_BLANKING) \
  477. }
  478. #define V4L2_DV_BT_DMT_1440X900P60 { \
  479. .type = V4L2_DV_BT_656_1120, \
  480. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_VSYNC_POS_POL, \
  481. 106500000, 80, 152, 232, 3, 6, 25, 0, 0, 0, \
  482. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  483. }
  484. #define V4L2_DV_BT_DMT_1440X900P75 { \
  485. .type = V4L2_DV_BT_656_1120, \
  486. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_VSYNC_POS_POL, \
  487. 136750000, 96, 152, 248, 3, 6, 33, 0, 0, 0, \
  488. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  489. }
  490. #define V4L2_DV_BT_DMT_1440X900P85 { \
  491. .type = V4L2_DV_BT_656_1120, \
  492. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_VSYNC_POS_POL, \
  493. 157000000, 104, 152, 256, 3, 6, 39, 0, 0, 0, \
  494. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  495. }
  496. #define V4L2_DV_BT_DMT_1440X900P120_RB { \
  497. .type = V4L2_DV_BT_656_1120, \
  498. V4L2_INIT_BT_TIMINGS(1440, 900, 0, V4L2_DV_HSYNC_POS_POL, \
  499. 182750000, 48, 32, 80, 3, 6, 44, 0, 0, 0, \
  500. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  501. V4L2_DV_FL_REDUCED_BLANKING) \
  502. }
  503. #define V4L2_DV_BT_DMT_1600X900P60_RB { \
  504. .type = V4L2_DV_BT_656_1120, \
  505. V4L2_INIT_BT_TIMINGS(1600, 900, 0, \
  506. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  507. 108000000, 24, 80, 96, 1, 3, 96, 0, 0, 0, \
  508. V4L2_DV_BT_STD_DMT, V4L2_DV_FL_REDUCED_BLANKING) \
  509. }
  510. /* UXGA resolutions */
  511. #define V4L2_DV_BT_DMT_1600X1200P60 { \
  512. .type = V4L2_DV_BT_656_1120, \
  513. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  514. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  515. 162000000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  516. V4L2_DV_BT_STD_DMT, 0) \
  517. }
  518. #define V4L2_DV_BT_DMT_1600X1200P65 { \
  519. .type = V4L2_DV_BT_656_1120, \
  520. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  521. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  522. 175500000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  523. V4L2_DV_BT_STD_DMT, 0) \
  524. }
  525. #define V4L2_DV_BT_DMT_1600X1200P70 { \
  526. .type = V4L2_DV_BT_656_1120, \
  527. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  528. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  529. 189000000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  530. V4L2_DV_BT_STD_DMT, 0) \
  531. }
  532. #define V4L2_DV_BT_DMT_1600X1200P75 { \
  533. .type = V4L2_DV_BT_656_1120, \
  534. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  535. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  536. 202500000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  537. V4L2_DV_BT_STD_DMT, 0) \
  538. }
  539. #define V4L2_DV_BT_DMT_1600X1200P85 { \
  540. .type = V4L2_DV_BT_656_1120, \
  541. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, \
  542. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  543. 229500000, 64, 192, 304, 1, 3, 46, 0, 0, 0, \
  544. V4L2_DV_BT_STD_DMT, 0) \
  545. }
  546. #define V4L2_DV_BT_DMT_1600X1200P120_RB { \
  547. .type = V4L2_DV_BT_656_1120, \
  548. V4L2_INIT_BT_TIMINGS(1600, 1200, 0, V4L2_DV_HSYNC_POS_POL, \
  549. 268250000, 48, 32, 80, 3, 4, 64, 0, 0, 0, \
  550. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  551. V4L2_DV_FL_REDUCED_BLANKING) \
  552. }
  553. /* WSXGA+ resolutions */
  554. #define V4L2_DV_BT_DMT_1680X1050P60_RB { \
  555. .type = V4L2_DV_BT_656_1120, \
  556. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_HSYNC_POS_POL, \
  557. 119000000, 48, 32, 80, 3, 6, 21, 0, 0, 0, \
  558. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  559. V4L2_DV_FL_REDUCED_BLANKING) \
  560. }
  561. #define V4L2_DV_BT_DMT_1680X1050P60 { \
  562. .type = V4L2_DV_BT_656_1120, \
  563. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  564. 146250000, 104, 176, 280, 3, 6, 30, 0, 0, 0, \
  565. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  566. }
  567. #define V4L2_DV_BT_DMT_1680X1050P75 { \
  568. .type = V4L2_DV_BT_656_1120, \
  569. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  570. 187000000, 120, 176, 296, 3, 6, 40, 0, 0, 0, \
  571. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  572. }
  573. #define V4L2_DV_BT_DMT_1680X1050P85 { \
  574. .type = V4L2_DV_BT_656_1120, \
  575. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_VSYNC_POS_POL, \
  576. 214750000, 128, 176, 304, 3, 6, 46, 0, 0, 0, \
  577. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  578. }
  579. #define V4L2_DV_BT_DMT_1680X1050P120_RB { \
  580. .type = V4L2_DV_BT_656_1120, \
  581. V4L2_INIT_BT_TIMINGS(1680, 1050, 0, V4L2_DV_HSYNC_POS_POL, \
  582. 245500000, 48, 32, 80, 3, 6, 53, 0, 0, 0, \
  583. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  584. V4L2_DV_FL_REDUCED_BLANKING) \
  585. }
  586. #define V4L2_DV_BT_DMT_1792X1344P60 { \
  587. .type = V4L2_DV_BT_656_1120, \
  588. V4L2_INIT_BT_TIMINGS(1792, 1344, 0, V4L2_DV_VSYNC_POS_POL, \
  589. 204750000, 128, 200, 328, 1, 3, 46, 0, 0, 0, \
  590. V4L2_DV_BT_STD_DMT, 0) \
  591. }
  592. #define V4L2_DV_BT_DMT_1792X1344P75 { \
  593. .type = V4L2_DV_BT_656_1120, \
  594. V4L2_INIT_BT_TIMINGS(1792, 1344, 0, V4L2_DV_VSYNC_POS_POL, \
  595. 261000000, 96, 216, 352, 1, 3, 69, 0, 0, 0, \
  596. V4L2_DV_BT_STD_DMT, 0) \
  597. }
  598. #define V4L2_DV_BT_DMT_1792X1344P120_RB { \
  599. .type = V4L2_DV_BT_656_1120, \
  600. V4L2_INIT_BT_TIMINGS(1792, 1344, 0, V4L2_DV_HSYNC_POS_POL, \
  601. 333250000, 48, 32, 80, 3, 4, 72, 0, 0, 0, \
  602. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  603. V4L2_DV_FL_REDUCED_BLANKING) \
  604. }
  605. #define V4L2_DV_BT_DMT_1856X1392P60 { \
  606. .type = V4L2_DV_BT_656_1120, \
  607. V4L2_INIT_BT_TIMINGS(1856, 1392, 0, V4L2_DV_VSYNC_POS_POL, \
  608. 218250000, 96, 224, 352, 1, 3, 43, 0, 0, 0, \
  609. V4L2_DV_BT_STD_DMT, 0) \
  610. }
  611. #define V4L2_DV_BT_DMT_1856X1392P75 { \
  612. .type = V4L2_DV_BT_656_1120, \
  613. V4L2_INIT_BT_TIMINGS(1856, 1392, 0, V4L2_DV_VSYNC_POS_POL, \
  614. 288000000, 128, 224, 352, 1, 3, 104, 0, 0, 0, \
  615. V4L2_DV_BT_STD_DMT, 0) \
  616. }
  617. #define V4L2_DV_BT_DMT_1856X1392P120_RB { \
  618. .type = V4L2_DV_BT_656_1120, \
  619. V4L2_INIT_BT_TIMINGS(1856, 1392, 0, V4L2_DV_HSYNC_POS_POL, \
  620. 356500000, 48, 32, 80, 3, 4, 75, 0, 0, 0, \
  621. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  622. V4L2_DV_FL_REDUCED_BLANKING) \
  623. }
  624. #define V4L2_DV_BT_DMT_1920X1080P60 V4L2_DV_BT_CEA_1920X1080P60
  625. /* WUXGA resolutions */
  626. #define V4L2_DV_BT_DMT_1920X1200P60_RB { \
  627. .type = V4L2_DV_BT_656_1120, \
  628. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_HSYNC_POS_POL, \
  629. 154000000, 48, 32, 80, 3, 6, 26, 0, 0, 0, \
  630. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  631. V4L2_DV_FL_REDUCED_BLANKING) \
  632. }
  633. #define V4L2_DV_BT_DMT_1920X1200P60 { \
  634. .type = V4L2_DV_BT_656_1120, \
  635. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_VSYNC_POS_POL, \
  636. 193250000, 136, 200, 336, 3, 6, 36, 0, 0, 0, \
  637. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  638. }
  639. #define V4L2_DV_BT_DMT_1920X1200P75 { \
  640. .type = V4L2_DV_BT_656_1120, \
  641. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_VSYNC_POS_POL, \
  642. 245250000, 136, 208, 344, 3, 6, 46, 0, 0, 0, \
  643. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  644. }
  645. #define V4L2_DV_BT_DMT_1920X1200P85 { \
  646. .type = V4L2_DV_BT_656_1120, \
  647. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_VSYNC_POS_POL, \
  648. 281250000, 144, 208, 352, 3, 6, 53, 0, 0, 0, \
  649. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  650. }
  651. #define V4L2_DV_BT_DMT_1920X1200P120_RB { \
  652. .type = V4L2_DV_BT_656_1120, \
  653. V4L2_INIT_BT_TIMINGS(1920, 1200, 0, V4L2_DV_HSYNC_POS_POL, \
  654. 317000000, 48, 32, 80, 3, 6, 62, 0, 0, 0, \
  655. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  656. V4L2_DV_FL_REDUCED_BLANKING) \
  657. }
  658. #define V4L2_DV_BT_DMT_1920X1440P60 { \
  659. .type = V4L2_DV_BT_656_1120, \
  660. V4L2_INIT_BT_TIMINGS(1920, 1440, 0, V4L2_DV_VSYNC_POS_POL, \
  661. 234000000, 128, 208, 344, 1, 3, 56, 0, 0, 0, \
  662. V4L2_DV_BT_STD_DMT, 0) \
  663. }
  664. #define V4L2_DV_BT_DMT_1920X1440P75 { \
  665. .type = V4L2_DV_BT_656_1120, \
  666. V4L2_INIT_BT_TIMINGS(1920, 1440, 0, V4L2_DV_VSYNC_POS_POL, \
  667. 297000000, 144, 224, 352, 1, 3, 56, 0, 0, 0, \
  668. V4L2_DV_BT_STD_DMT, 0) \
  669. }
  670. #define V4L2_DV_BT_DMT_1920X1440P120_RB { \
  671. .type = V4L2_DV_BT_656_1120, \
  672. V4L2_INIT_BT_TIMINGS(1920, 1440, 0, V4L2_DV_HSYNC_POS_POL, \
  673. 380500000, 48, 32, 80, 3, 4, 78, 0, 0, 0, \
  674. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  675. V4L2_DV_FL_REDUCED_BLANKING) \
  676. }
  677. #define V4L2_DV_BT_DMT_2048X1152P60_RB { \
  678. .type = V4L2_DV_BT_656_1120, \
  679. V4L2_INIT_BT_TIMINGS(2048, 1152, 0, \
  680. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  681. 162000000, 26, 80, 96, 1, 3, 44, 0, 0, 0, \
  682. V4L2_DV_BT_STD_DMT, V4L2_DV_FL_REDUCED_BLANKING) \
  683. }
  684. /* WQXGA resolutions */
  685. #define V4L2_DV_BT_DMT_2560X1600P60_RB { \
  686. .type = V4L2_DV_BT_656_1120, \
  687. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_HSYNC_POS_POL, \
  688. 268500000, 48, 32, 80, 3, 6, 37, 0, 0, 0, \
  689. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  690. V4L2_DV_FL_REDUCED_BLANKING) \
  691. }
  692. #define V4L2_DV_BT_DMT_2560X1600P60 { \
  693. .type = V4L2_DV_BT_656_1120, \
  694. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_VSYNC_POS_POL, \
  695. 348500000, 192, 280, 472, 3, 6, 49, 0, 0, 0, \
  696. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  697. }
  698. #define V4L2_DV_BT_DMT_2560X1600P75 { \
  699. .type = V4L2_DV_BT_656_1120, \
  700. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_VSYNC_POS_POL, \
  701. 443250000, 208, 280, 488, 3, 6, 63, 0, 0, 0, \
  702. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  703. }
  704. #define V4L2_DV_BT_DMT_2560X1600P85 { \
  705. .type = V4L2_DV_BT_656_1120, \
  706. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_VSYNC_POS_POL, \
  707. 505250000, 208, 280, 488, 3, 6, 73, 0, 0, 0, \
  708. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, 0) \
  709. }
  710. #define V4L2_DV_BT_DMT_2560X1600P120_RB { \
  711. .type = V4L2_DV_BT_656_1120, \
  712. V4L2_INIT_BT_TIMINGS(2560, 1600, 0, V4L2_DV_HSYNC_POS_POL, \
  713. 552750000, 48, 32, 80, 3, 6, 85, 0, 0, 0, \
  714. V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CVT, \
  715. V4L2_DV_FL_REDUCED_BLANKING) \
  716. }
  717. #define V4L2_DV_BT_DMT_1366X768P60 { \
  718. .type = V4L2_DV_BT_656_1120, \
  719. V4L2_INIT_BT_TIMINGS(1366, 768, 0, \
  720. V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, \
  721. 85500000, 70, 143, 213, 3, 3, 24, 0, 0, 0, \
  722. V4L2_DV_BT_STD_DMT, 0) \
  723. }
  724. #endif