perf_event.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. /*
  2. * Performance events:
  3. *
  4. * Copyright (C) 2008-2009, Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2011, Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2008-2011, Red Hat, Inc., Peter Zijlstra
  7. *
  8. * Data type definitions, declarations, prototypes.
  9. *
  10. * Started by: Thomas Gleixner and Ingo Molnar
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #ifndef _UAPI_LINUX_PERF_EVENT_H
  15. #define _UAPI_LINUX_PERF_EVENT_H
  16. #include <linux/types.h>
  17. #include <linux/ioctl.h>
  18. #include <asm/byteorder.h>
  19. /*
  20. * User-space ABI bits:
  21. */
  22. /*
  23. * attr.type
  24. */
  25. enum perf_type_id {
  26. PERF_TYPE_HARDWARE = 0,
  27. PERF_TYPE_SOFTWARE = 1,
  28. PERF_TYPE_TRACEPOINT = 2,
  29. PERF_TYPE_HW_CACHE = 3,
  30. PERF_TYPE_RAW = 4,
  31. PERF_TYPE_BREAKPOINT = 5,
  32. PERF_TYPE_MAX, /* non-ABI */
  33. };
  34. /*
  35. * Generalized performance event event_id types, used by the
  36. * attr.event_id parameter of the sys_perf_event_open()
  37. * syscall:
  38. */
  39. enum perf_hw_id {
  40. /*
  41. * Common hardware events, generalized by the kernel:
  42. */
  43. PERF_COUNT_HW_CPU_CYCLES = 0,
  44. PERF_COUNT_HW_INSTRUCTIONS = 1,
  45. PERF_COUNT_HW_CACHE_REFERENCES = 2,
  46. PERF_COUNT_HW_CACHE_MISSES = 3,
  47. PERF_COUNT_HW_BRANCH_INSTRUCTIONS = 4,
  48. PERF_COUNT_HW_BRANCH_MISSES = 5,
  49. PERF_COUNT_HW_BUS_CYCLES = 6,
  50. PERF_COUNT_HW_STALLED_CYCLES_FRONTEND = 7,
  51. PERF_COUNT_HW_STALLED_CYCLES_BACKEND = 8,
  52. PERF_COUNT_HW_REF_CPU_CYCLES = 9,
  53. PERF_COUNT_HW_MAX, /* non-ABI */
  54. };
  55. /*
  56. * Generalized hardware cache events:
  57. *
  58. * { L1-D, L1-I, LLC, ITLB, DTLB, BPU, NODE } x
  59. * { read, write, prefetch } x
  60. * { accesses, misses }
  61. */
  62. enum perf_hw_cache_id {
  63. PERF_COUNT_HW_CACHE_L1D = 0,
  64. PERF_COUNT_HW_CACHE_L1I = 1,
  65. PERF_COUNT_HW_CACHE_LL = 2,
  66. PERF_COUNT_HW_CACHE_DTLB = 3,
  67. PERF_COUNT_HW_CACHE_ITLB = 4,
  68. PERF_COUNT_HW_CACHE_BPU = 5,
  69. PERF_COUNT_HW_CACHE_NODE = 6,
  70. PERF_COUNT_HW_CACHE_MAX, /* non-ABI */
  71. };
  72. enum perf_hw_cache_op_id {
  73. PERF_COUNT_HW_CACHE_OP_READ = 0,
  74. PERF_COUNT_HW_CACHE_OP_WRITE = 1,
  75. PERF_COUNT_HW_CACHE_OP_PREFETCH = 2,
  76. PERF_COUNT_HW_CACHE_OP_MAX, /* non-ABI */
  77. };
  78. enum perf_hw_cache_op_result_id {
  79. PERF_COUNT_HW_CACHE_RESULT_ACCESS = 0,
  80. PERF_COUNT_HW_CACHE_RESULT_MISS = 1,
  81. PERF_COUNT_HW_CACHE_RESULT_MAX, /* non-ABI */
  82. };
  83. /*
  84. * Special "software" events provided by the kernel, even if the hardware
  85. * does not support performance events. These events measure various
  86. * physical and sw events of the kernel (and allow the profiling of them as
  87. * well):
  88. */
  89. enum perf_sw_ids {
  90. PERF_COUNT_SW_CPU_CLOCK = 0,
  91. PERF_COUNT_SW_TASK_CLOCK = 1,
  92. PERF_COUNT_SW_PAGE_FAULTS = 2,
  93. PERF_COUNT_SW_CONTEXT_SWITCHES = 3,
  94. PERF_COUNT_SW_CPU_MIGRATIONS = 4,
  95. PERF_COUNT_SW_PAGE_FAULTS_MIN = 5,
  96. PERF_COUNT_SW_PAGE_FAULTS_MAJ = 6,
  97. PERF_COUNT_SW_ALIGNMENT_FAULTS = 7,
  98. PERF_COUNT_SW_EMULATION_FAULTS = 8,
  99. PERF_COUNT_SW_MAX, /* non-ABI */
  100. };
  101. /*
  102. * Bits that can be set in attr.sample_type to request information
  103. * in the overflow packets.
  104. */
  105. enum perf_event_sample_format {
  106. PERF_SAMPLE_IP = 1U << 0,
  107. PERF_SAMPLE_TID = 1U << 1,
  108. PERF_SAMPLE_TIME = 1U << 2,
  109. PERF_SAMPLE_ADDR = 1U << 3,
  110. PERF_SAMPLE_READ = 1U << 4,
  111. PERF_SAMPLE_CALLCHAIN = 1U << 5,
  112. PERF_SAMPLE_ID = 1U << 6,
  113. PERF_SAMPLE_CPU = 1U << 7,
  114. PERF_SAMPLE_PERIOD = 1U << 8,
  115. PERF_SAMPLE_STREAM_ID = 1U << 9,
  116. PERF_SAMPLE_RAW = 1U << 10,
  117. PERF_SAMPLE_BRANCH_STACK = 1U << 11,
  118. PERF_SAMPLE_REGS_USER = 1U << 12,
  119. PERF_SAMPLE_STACK_USER = 1U << 13,
  120. PERF_SAMPLE_WEIGHT = 1U << 14,
  121. PERF_SAMPLE_DATA_SRC = 1U << 15,
  122. PERF_SAMPLE_MAX = 1U << 16, /* non-ABI */
  123. };
  124. /*
  125. * values to program into branch_sample_type when PERF_SAMPLE_BRANCH is set
  126. *
  127. * If the user does not pass priv level information via branch_sample_type,
  128. * the kernel uses the event's priv level. Branch and event priv levels do
  129. * not have to match. Branch priv level is checked for permissions.
  130. *
  131. * The branch types can be combined, however BRANCH_ANY covers all types
  132. * of branches and therefore it supersedes all the other types.
  133. */
  134. enum perf_branch_sample_type {
  135. PERF_SAMPLE_BRANCH_USER = 1U << 0, /* user branches */
  136. PERF_SAMPLE_BRANCH_KERNEL = 1U << 1, /* kernel branches */
  137. PERF_SAMPLE_BRANCH_HV = 1U << 2, /* hypervisor branches */
  138. PERF_SAMPLE_BRANCH_ANY = 1U << 3, /* any branch types */
  139. PERF_SAMPLE_BRANCH_ANY_CALL = 1U << 4, /* any call branch */
  140. PERF_SAMPLE_BRANCH_ANY_RETURN = 1U << 5, /* any return branch */
  141. PERF_SAMPLE_BRANCH_IND_CALL = 1U << 6, /* indirect calls */
  142. PERF_SAMPLE_BRANCH_MAX = 1U << 7, /* non-ABI */
  143. };
  144. #define PERF_SAMPLE_BRANCH_PLM_ALL \
  145. (PERF_SAMPLE_BRANCH_USER|\
  146. PERF_SAMPLE_BRANCH_KERNEL|\
  147. PERF_SAMPLE_BRANCH_HV)
  148. /*
  149. * Values to determine ABI of the registers dump.
  150. */
  151. enum perf_sample_regs_abi {
  152. PERF_SAMPLE_REGS_ABI_NONE = 0,
  153. PERF_SAMPLE_REGS_ABI_32 = 1,
  154. PERF_SAMPLE_REGS_ABI_64 = 2,
  155. };
  156. /*
  157. * The format of the data returned by read() on a perf event fd,
  158. * as specified by attr.read_format:
  159. *
  160. * struct read_format {
  161. * { u64 value;
  162. * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
  163. * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
  164. * { u64 id; } && PERF_FORMAT_ID
  165. * } && !PERF_FORMAT_GROUP
  166. *
  167. * { u64 nr;
  168. * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
  169. * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
  170. * { u64 value;
  171. * { u64 id; } && PERF_FORMAT_ID
  172. * } cntr[nr];
  173. * } && PERF_FORMAT_GROUP
  174. * };
  175. */
  176. enum perf_event_read_format {
  177. PERF_FORMAT_TOTAL_TIME_ENABLED = 1U << 0,
  178. PERF_FORMAT_TOTAL_TIME_RUNNING = 1U << 1,
  179. PERF_FORMAT_ID = 1U << 2,
  180. PERF_FORMAT_GROUP = 1U << 3,
  181. PERF_FORMAT_MAX = 1U << 4, /* non-ABI */
  182. };
  183. #define PERF_ATTR_SIZE_VER0 64 /* sizeof first published struct */
  184. #define PERF_ATTR_SIZE_VER1 72 /* add: config2 */
  185. #define PERF_ATTR_SIZE_VER2 80 /* add: branch_sample_type */
  186. #define PERF_ATTR_SIZE_VER3 96 /* add: sample_regs_user */
  187. /* add: sample_stack_user */
  188. /*
  189. * Hardware event_id to monitor via a performance monitoring event:
  190. */
  191. struct perf_event_attr {
  192. /*
  193. * Major type: hardware/software/tracepoint/etc.
  194. */
  195. __u32 type;
  196. /*
  197. * Size of the attr structure, for fwd/bwd compat.
  198. */
  199. __u32 size;
  200. /*
  201. * Type specific configuration information.
  202. */
  203. __u64 config;
  204. union {
  205. __u64 sample_period;
  206. __u64 sample_freq;
  207. };
  208. __u64 sample_type;
  209. __u64 read_format;
  210. __u64 disabled : 1, /* off by default */
  211. inherit : 1, /* children inherit it */
  212. pinned : 1, /* must always be on PMU */
  213. exclusive : 1, /* only group on PMU */
  214. exclude_user : 1, /* don't count user */
  215. exclude_kernel : 1, /* ditto kernel */
  216. exclude_hv : 1, /* ditto hypervisor */
  217. exclude_idle : 1, /* don't count when idle */
  218. mmap : 1, /* include mmap data */
  219. comm : 1, /* include comm data */
  220. freq : 1, /* use freq, not period */
  221. inherit_stat : 1, /* per task counts */
  222. enable_on_exec : 1, /* next exec enables */
  223. task : 1, /* trace fork/exit */
  224. watermark : 1, /* wakeup_watermark */
  225. /*
  226. * precise_ip:
  227. *
  228. * 0 - SAMPLE_IP can have arbitrary skid
  229. * 1 - SAMPLE_IP must have constant skid
  230. * 2 - SAMPLE_IP requested to have 0 skid
  231. * 3 - SAMPLE_IP must have 0 skid
  232. *
  233. * See also PERF_RECORD_MISC_EXACT_IP
  234. */
  235. precise_ip : 2, /* skid constraint */
  236. mmap_data : 1, /* non-exec mmap data */
  237. sample_id_all : 1, /* sample_type all events */
  238. exclude_host : 1, /* don't count in host */
  239. exclude_guest : 1, /* don't count in guest */
  240. exclude_callchain_kernel : 1, /* exclude kernel callchains */
  241. exclude_callchain_user : 1, /* exclude user callchains */
  242. __reserved_1 : 41;
  243. union {
  244. __u32 wakeup_events; /* wakeup every n events */
  245. __u32 wakeup_watermark; /* bytes before wakeup */
  246. };
  247. __u32 bp_type;
  248. union {
  249. __u64 bp_addr;
  250. __u64 config1; /* extension of config */
  251. };
  252. union {
  253. __u64 bp_len;
  254. __u64 config2; /* extension of config1 */
  255. };
  256. __u64 branch_sample_type; /* enum perf_branch_sample_type */
  257. /*
  258. * Defines set of user regs to dump on samples.
  259. * See asm/perf_regs.h for details.
  260. */
  261. __u64 sample_regs_user;
  262. /*
  263. * Defines size of the user stack to dump on samples.
  264. */
  265. __u32 sample_stack_user;
  266. /* Align to u64. */
  267. __u32 __reserved_2;
  268. };
  269. #define perf_flags(attr) (*(&(attr)->read_format + 1))
  270. /*
  271. * Ioctls that can be done on a perf event fd:
  272. */
  273. #define PERF_EVENT_IOC_ENABLE _IO ('$', 0)
  274. #define PERF_EVENT_IOC_DISABLE _IO ('$', 1)
  275. #define PERF_EVENT_IOC_REFRESH _IO ('$', 2)
  276. #define PERF_EVENT_IOC_RESET _IO ('$', 3)
  277. #define PERF_EVENT_IOC_PERIOD _IOW('$', 4, __u64)
  278. #define PERF_EVENT_IOC_SET_OUTPUT _IO ('$', 5)
  279. #define PERF_EVENT_IOC_SET_FILTER _IOW('$', 6, char *)
  280. enum perf_event_ioc_flags {
  281. PERF_IOC_FLAG_GROUP = 1U << 0,
  282. };
  283. /*
  284. * Structure of the page that can be mapped via mmap
  285. */
  286. struct perf_event_mmap_page {
  287. __u32 version; /* version number of this structure */
  288. __u32 compat_version; /* lowest version this is compat with */
  289. /*
  290. * Bits needed to read the hw events in user-space.
  291. *
  292. * u32 seq, time_mult, time_shift, idx, width;
  293. * u64 count, enabled, running;
  294. * u64 cyc, time_offset;
  295. * s64 pmc = 0;
  296. *
  297. * do {
  298. * seq = pc->lock;
  299. * barrier()
  300. *
  301. * enabled = pc->time_enabled;
  302. * running = pc->time_running;
  303. *
  304. * if (pc->cap_usr_time && enabled != running) {
  305. * cyc = rdtsc();
  306. * time_offset = pc->time_offset;
  307. * time_mult = pc->time_mult;
  308. * time_shift = pc->time_shift;
  309. * }
  310. *
  311. * idx = pc->index;
  312. * count = pc->offset;
  313. * if (pc->cap_usr_rdpmc && idx) {
  314. * width = pc->pmc_width;
  315. * pmc = rdpmc(idx - 1);
  316. * }
  317. *
  318. * barrier();
  319. * } while (pc->lock != seq);
  320. *
  321. * NOTE: for obvious reason this only works on self-monitoring
  322. * processes.
  323. */
  324. __u32 lock; /* seqlock for synchronization */
  325. __u32 index; /* hardware event identifier */
  326. __s64 offset; /* add to hardware event value */
  327. __u64 time_enabled; /* time event active */
  328. __u64 time_running; /* time event on cpu */
  329. union {
  330. __u64 capabilities;
  331. __u64 cap_usr_time : 1,
  332. cap_usr_rdpmc : 1,
  333. cap_____res : 62;
  334. };
  335. /*
  336. * If cap_usr_rdpmc this field provides the bit-width of the value
  337. * read using the rdpmc() or equivalent instruction. This can be used
  338. * to sign extend the result like:
  339. *
  340. * pmc <<= 64 - width;
  341. * pmc >>= 64 - width; // signed shift right
  342. * count += pmc;
  343. */
  344. __u16 pmc_width;
  345. /*
  346. * If cap_usr_time the below fields can be used to compute the time
  347. * delta since time_enabled (in ns) using rdtsc or similar.
  348. *
  349. * u64 quot, rem;
  350. * u64 delta;
  351. *
  352. * quot = (cyc >> time_shift);
  353. * rem = cyc & ((1 << time_shift) - 1);
  354. * delta = time_offset + quot * time_mult +
  355. * ((rem * time_mult) >> time_shift);
  356. *
  357. * Where time_offset,time_mult,time_shift and cyc are read in the
  358. * seqcount loop described above. This delta can then be added to
  359. * enabled and possible running (if idx), improving the scaling:
  360. *
  361. * enabled += delta;
  362. * if (idx)
  363. * running += delta;
  364. *
  365. * quot = count / running;
  366. * rem = count % running;
  367. * count = quot * enabled + (rem * enabled) / running;
  368. */
  369. __u16 time_shift;
  370. __u32 time_mult;
  371. __u64 time_offset;
  372. /*
  373. * Hole for extension of the self monitor capabilities
  374. */
  375. __u64 __reserved[120]; /* align to 1k */
  376. /*
  377. * Control data for the mmap() data buffer.
  378. *
  379. * User-space reading the @data_head value should issue an rmb(), on
  380. * SMP capable platforms, after reading this value -- see
  381. * perf_event_wakeup().
  382. *
  383. * When the mapping is PROT_WRITE the @data_tail value should be
  384. * written by userspace to reflect the last read data. In this case
  385. * the kernel will not over-write unread data.
  386. */
  387. __u64 data_head; /* head in the data section */
  388. __u64 data_tail; /* user-space written tail */
  389. };
  390. #define PERF_RECORD_MISC_CPUMODE_MASK (7 << 0)
  391. #define PERF_RECORD_MISC_CPUMODE_UNKNOWN (0 << 0)
  392. #define PERF_RECORD_MISC_KERNEL (1 << 0)
  393. #define PERF_RECORD_MISC_USER (2 << 0)
  394. #define PERF_RECORD_MISC_HYPERVISOR (3 << 0)
  395. #define PERF_RECORD_MISC_GUEST_KERNEL (4 << 0)
  396. #define PERF_RECORD_MISC_GUEST_USER (5 << 0)
  397. #define PERF_RECORD_MISC_MMAP_DATA (1 << 13)
  398. /*
  399. * Indicates that the content of PERF_SAMPLE_IP points to
  400. * the actual instruction that triggered the event. See also
  401. * perf_event_attr::precise_ip.
  402. */
  403. #define PERF_RECORD_MISC_EXACT_IP (1 << 14)
  404. /*
  405. * Reserve the last bit to indicate some extended misc field
  406. */
  407. #define PERF_RECORD_MISC_EXT_RESERVED (1 << 15)
  408. struct perf_event_header {
  409. __u32 type;
  410. __u16 misc;
  411. __u16 size;
  412. };
  413. enum perf_event_type {
  414. /*
  415. * If perf_event_attr.sample_id_all is set then all event types will
  416. * have the sample_type selected fields related to where/when
  417. * (identity) an event took place (TID, TIME, ID, CPU, STREAM_ID)
  418. * described in PERF_RECORD_SAMPLE below, it will be stashed just after
  419. * the perf_event_header and the fields already present for the existing
  420. * fields, i.e. at the end of the payload. That way a newer perf.data
  421. * file will be supported by older perf tools, with these new optional
  422. * fields being ignored.
  423. *
  424. * The MMAP events record the PROT_EXEC mappings so that we can
  425. * correlate userspace IPs to code. They have the following structure:
  426. *
  427. * struct {
  428. * struct perf_event_header header;
  429. *
  430. * u32 pid, tid;
  431. * u64 addr;
  432. * u64 len;
  433. * u64 pgoff;
  434. * char filename[];
  435. * };
  436. */
  437. PERF_RECORD_MMAP = 1,
  438. /*
  439. * struct {
  440. * struct perf_event_header header;
  441. * u64 id;
  442. * u64 lost;
  443. * };
  444. */
  445. PERF_RECORD_LOST = 2,
  446. /*
  447. * struct {
  448. * struct perf_event_header header;
  449. *
  450. * u32 pid, tid;
  451. * char comm[];
  452. * };
  453. */
  454. PERF_RECORD_COMM = 3,
  455. /*
  456. * struct {
  457. * struct perf_event_header header;
  458. * u32 pid, ppid;
  459. * u32 tid, ptid;
  460. * u64 time;
  461. * };
  462. */
  463. PERF_RECORD_EXIT = 4,
  464. /*
  465. * struct {
  466. * struct perf_event_header header;
  467. * u64 time;
  468. * u64 id;
  469. * u64 stream_id;
  470. * };
  471. */
  472. PERF_RECORD_THROTTLE = 5,
  473. PERF_RECORD_UNTHROTTLE = 6,
  474. /*
  475. * struct {
  476. * struct perf_event_header header;
  477. * u32 pid, ppid;
  478. * u32 tid, ptid;
  479. * u64 time;
  480. * };
  481. */
  482. PERF_RECORD_FORK = 7,
  483. /*
  484. * struct {
  485. * struct perf_event_header header;
  486. * u32 pid, tid;
  487. *
  488. * struct read_format values;
  489. * };
  490. */
  491. PERF_RECORD_READ = 8,
  492. /*
  493. * struct {
  494. * struct perf_event_header header;
  495. *
  496. * { u64 ip; } && PERF_SAMPLE_IP
  497. * { u32 pid, tid; } && PERF_SAMPLE_TID
  498. * { u64 time; } && PERF_SAMPLE_TIME
  499. * { u64 addr; } && PERF_SAMPLE_ADDR
  500. * { u64 id; } && PERF_SAMPLE_ID
  501. * { u64 stream_id;} && PERF_SAMPLE_STREAM_ID
  502. * { u32 cpu, res; } && PERF_SAMPLE_CPU
  503. * { u64 period; } && PERF_SAMPLE_PERIOD
  504. *
  505. * { struct read_format values; } && PERF_SAMPLE_READ
  506. *
  507. * { u64 nr,
  508. * u64 ips[nr]; } && PERF_SAMPLE_CALLCHAIN
  509. *
  510. * #
  511. * # The RAW record below is opaque data wrt the ABI
  512. * #
  513. * # That is, the ABI doesn't make any promises wrt to
  514. * # the stability of its content, it may vary depending
  515. * # on event, hardware, kernel version and phase of
  516. * # the moon.
  517. * #
  518. * # In other words, PERF_SAMPLE_RAW contents are not an ABI.
  519. * #
  520. *
  521. * { u32 size;
  522. * char data[size];}&& PERF_SAMPLE_RAW
  523. *
  524. * { u64 nr;
  525. * { u64 from, to, flags } lbr[nr];} && PERF_SAMPLE_BRANCH_STACK
  526. *
  527. * { u64 abi; # enum perf_sample_regs_abi
  528. * u64 regs[weight(mask)]; } && PERF_SAMPLE_REGS_USER
  529. *
  530. * { u64 size;
  531. * char data[size];
  532. * u64 dyn_size; } && PERF_SAMPLE_STACK_USER
  533. *
  534. * { u64 weight; } && PERF_SAMPLE_WEIGHT
  535. * { u64 data_src; } && PERF_SAMPLE_DATA_SRC
  536. * };
  537. */
  538. PERF_RECORD_SAMPLE = 9,
  539. PERF_RECORD_MAX, /* non-ABI */
  540. };
  541. #define PERF_MAX_STACK_DEPTH 127
  542. enum perf_callchain_context {
  543. PERF_CONTEXT_HV = (__u64)-32,
  544. PERF_CONTEXT_KERNEL = (__u64)-128,
  545. PERF_CONTEXT_USER = (__u64)-512,
  546. PERF_CONTEXT_GUEST = (__u64)-2048,
  547. PERF_CONTEXT_GUEST_KERNEL = (__u64)-2176,
  548. PERF_CONTEXT_GUEST_USER = (__u64)-2560,
  549. PERF_CONTEXT_MAX = (__u64)-4095,
  550. };
  551. #define PERF_FLAG_FD_NO_GROUP (1U << 0)
  552. #define PERF_FLAG_FD_OUTPUT (1U << 1)
  553. #define PERF_FLAG_PID_CGROUP (1U << 2) /* pid=cgroup id, per-cpu mode only */
  554. union perf_mem_data_src {
  555. __u64 val;
  556. struct {
  557. __u64 mem_op:5, /* type of opcode */
  558. mem_lvl:14, /* memory hierarchy level */
  559. mem_snoop:5, /* snoop mode */
  560. mem_lock:2, /* lock instr */
  561. mem_dtlb:7, /* tlb access */
  562. mem_rsvd:31;
  563. };
  564. };
  565. /* type of opcode (load/store/prefetch,code) */
  566. #define PERF_MEM_OP_NA 0x01 /* not available */
  567. #define PERF_MEM_OP_LOAD 0x02 /* load instruction */
  568. #define PERF_MEM_OP_STORE 0x04 /* store instruction */
  569. #define PERF_MEM_OP_PFETCH 0x08 /* prefetch */
  570. #define PERF_MEM_OP_EXEC 0x10 /* code (execution) */
  571. #define PERF_MEM_OP_SHIFT 0
  572. /* memory hierarchy (memory level, hit or miss) */
  573. #define PERF_MEM_LVL_NA 0x01 /* not available */
  574. #define PERF_MEM_LVL_HIT 0x02 /* hit level */
  575. #define PERF_MEM_LVL_MISS 0x04 /* miss level */
  576. #define PERF_MEM_LVL_L1 0x08 /* L1 */
  577. #define PERF_MEM_LVL_LFB 0x10 /* Line Fill Buffer */
  578. #define PERF_MEM_LVL_L2 0x20 /* L2 */
  579. #define PERF_MEM_LVL_L3 0x40 /* L3 */
  580. #define PERF_MEM_LVL_LOC_RAM 0x80 /* Local DRAM */
  581. #define PERF_MEM_LVL_REM_RAM1 0x100 /* Remote DRAM (1 hop) */
  582. #define PERF_MEM_LVL_REM_RAM2 0x200 /* Remote DRAM (2 hops) */
  583. #define PERF_MEM_LVL_REM_CCE1 0x400 /* Remote Cache (1 hop) */
  584. #define PERF_MEM_LVL_REM_CCE2 0x800 /* Remote Cache (2 hops) */
  585. #define PERF_MEM_LVL_IO 0x1000 /* I/O memory */
  586. #define PERF_MEM_LVL_UNC 0x2000 /* Uncached memory */
  587. #define PERF_MEM_LVL_SHIFT 5
  588. /* snoop mode */
  589. #define PERF_MEM_SNOOP_NA 0x01 /* not available */
  590. #define PERF_MEM_SNOOP_NONE 0x02 /* no snoop */
  591. #define PERF_MEM_SNOOP_HIT 0x04 /* snoop hit */
  592. #define PERF_MEM_SNOOP_MISS 0x08 /* snoop miss */
  593. #define PERF_MEM_SNOOP_HITM 0x10 /* snoop hit modified */
  594. #define PERF_MEM_SNOOP_SHIFT 19
  595. /* locked instruction */
  596. #define PERF_MEM_LOCK_NA 0x01 /* not available */
  597. #define PERF_MEM_LOCK_LOCKED 0x02 /* locked transaction */
  598. #define PERF_MEM_LOCK_SHIFT 24
  599. /* TLB access */
  600. #define PERF_MEM_TLB_NA 0x01 /* not available */
  601. #define PERF_MEM_TLB_HIT 0x02 /* hit level */
  602. #define PERF_MEM_TLB_MISS 0x04 /* miss level */
  603. #define PERF_MEM_TLB_L1 0x08 /* L1 */
  604. #define PERF_MEM_TLB_L2 0x10 /* L2 */
  605. #define PERF_MEM_TLB_WK 0x20 /* Hardware Walker*/
  606. #define PERF_MEM_TLB_OS 0x40 /* OS fault handler */
  607. #define PERF_MEM_TLB_SHIFT 26
  608. #define PERF_MEM_S(a, s) \
  609. (((u64)PERF_MEM_##a##_##s) << PERF_MEM_##a##_SHIFT)
  610. #endif /* _UAPI_LINUX_PERF_EVENT_H */