drm_dp_helper.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * Copyright © 2008 Keith Packard
  3. *
  4. * Permission to use, copy, modify, distribute, and sell this software and its
  5. * documentation for any purpose is hereby granted without fee, provided that
  6. * the above copyright notice appear in all copies and that both that copyright
  7. * notice and this permission notice appear in supporting documentation, and
  8. * that the name of the copyright holders not be used in advertising or
  9. * publicity pertaining to distribution of the software without specific,
  10. * written prior permission. The copyright holders make no representations
  11. * about the suitability of this software for any purpose. It is provided "as
  12. * is" without express or implied warranty.
  13. *
  14. * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  15. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  16. * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  17. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
  18. * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
  20. * OF THIS SOFTWARE.
  21. */
  22. #ifndef _DRM_DP_HELPER_H_
  23. #define _DRM_DP_HELPER_H_
  24. #include <linux/types.h>
  25. #include <linux/i2c.h>
  26. #include <linux/delay.h>
  27. /*
  28. * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
  29. * DP and DPCD versions are independent. Differences from 1.0 are not noted,
  30. * 1.0 devices basically don't exist in the wild.
  31. *
  32. * Abbreviations, in chronological order:
  33. *
  34. * eDP: Embedded DisplayPort version 1
  35. * DPI: DisplayPort Interoperability Guideline v1.1a
  36. * 1.2: DisplayPort 1.2
  37. *
  38. * 1.2 formally includes both eDP and DPI definitions.
  39. */
  40. #define AUX_NATIVE_WRITE 0x8
  41. #define AUX_NATIVE_READ 0x9
  42. #define AUX_I2C_WRITE 0x0
  43. #define AUX_I2C_READ 0x1
  44. #define AUX_I2C_STATUS 0x2
  45. #define AUX_I2C_MOT 0x4
  46. #define AUX_NATIVE_REPLY_ACK (0x0 << 4)
  47. #define AUX_NATIVE_REPLY_NACK (0x1 << 4)
  48. #define AUX_NATIVE_REPLY_DEFER (0x2 << 4)
  49. #define AUX_NATIVE_REPLY_MASK (0x3 << 4)
  50. #define AUX_I2C_REPLY_ACK (0x0 << 6)
  51. #define AUX_I2C_REPLY_NACK (0x1 << 6)
  52. #define AUX_I2C_REPLY_DEFER (0x2 << 6)
  53. #define AUX_I2C_REPLY_MASK (0x3 << 6)
  54. /* AUX CH addresses */
  55. /* DPCD */
  56. #define DP_DPCD_REV 0x000
  57. #define DP_MAX_LINK_RATE 0x001
  58. #define DP_MAX_LANE_COUNT 0x002
  59. # define DP_MAX_LANE_COUNT_MASK 0x1f
  60. # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
  61. # define DP_ENHANCED_FRAME_CAP (1 << 7)
  62. #define DP_MAX_DOWNSPREAD 0x003
  63. # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
  64. #define DP_NORP 0x004
  65. #define DP_DOWNSTREAMPORT_PRESENT 0x005
  66. # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
  67. # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
  68. /* 00b = DisplayPort */
  69. /* 01b = Analog */
  70. /* 10b = TMDS or HDMI */
  71. /* 11b = Other */
  72. # define DP_FORMAT_CONVERSION (1 << 3)
  73. # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
  74. #define DP_MAIN_LINK_CHANNEL_CODING 0x006
  75. #define DP_DOWN_STREAM_PORT_COUNT 0x007
  76. # define DP_PORT_COUNT_MASK 0x0f
  77. # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
  78. # define DP_OUI_SUPPORT (1 << 7)
  79. #define DP_I2C_SPEED_CAP 0x00c /* DPI */
  80. # define DP_I2C_SPEED_1K 0x01
  81. # define DP_I2C_SPEED_5K 0x02
  82. # define DP_I2C_SPEED_10K 0x04
  83. # define DP_I2C_SPEED_100K 0x08
  84. # define DP_I2C_SPEED_400K 0x10
  85. # define DP_I2C_SPEED_1M 0x20
  86. #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
  87. #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
  88. /* Multiple stream transport */
  89. #define DP_MSTM_CAP 0x021 /* 1.2 */
  90. # define DP_MST_CAP (1 << 0)
  91. #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
  92. # define DP_PSR_IS_SUPPORTED 1
  93. #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
  94. # define DP_PSR_NO_TRAIN_ON_EXIT 1
  95. # define DP_PSR_SETUP_TIME_330 (0 << 1)
  96. # define DP_PSR_SETUP_TIME_275 (1 << 1)
  97. # define DP_PSR_SETUP_TIME_220 (2 << 1)
  98. # define DP_PSR_SETUP_TIME_165 (3 << 1)
  99. # define DP_PSR_SETUP_TIME_110 (4 << 1)
  100. # define DP_PSR_SETUP_TIME_55 (5 << 1)
  101. # define DP_PSR_SETUP_TIME_0 (6 << 1)
  102. # define DP_PSR_SETUP_TIME_MASK (7 << 1)
  103. # define DP_PSR_SETUP_TIME_SHIFT 1
  104. /*
  105. * 0x80-0x8f describe downstream port capabilities, but there are two layouts
  106. * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
  107. * each port's descriptor is one byte wide. If it was set, each port's is
  108. * four bytes wide, starting with the one byte from the base info. As of
  109. * DP interop v1.1a only VGA defines additional detail.
  110. */
  111. /* offset 0 */
  112. #define DP_DOWNSTREAM_PORT_0 0x80
  113. # define DP_DS_PORT_TYPE_MASK (7 << 0)
  114. # define DP_DS_PORT_TYPE_DP 0
  115. # define DP_DS_PORT_TYPE_VGA 1
  116. # define DP_DS_PORT_TYPE_DVI 2
  117. # define DP_DS_PORT_TYPE_HDMI 3
  118. # define DP_DS_PORT_TYPE_NON_EDID 4
  119. # define DP_DS_PORT_HPD (1 << 3)
  120. /* offset 1 for VGA is maximum megapixels per second / 8 */
  121. /* offset 2 */
  122. # define DP_DS_VGA_MAX_BPC_MASK (3 << 0)
  123. # define DP_DS_VGA_8BPC 0
  124. # define DP_DS_VGA_10BPC 1
  125. # define DP_DS_VGA_12BPC 2
  126. # define DP_DS_VGA_16BPC 3
  127. /* link configuration */
  128. #define DP_LINK_BW_SET 0x100
  129. # define DP_LINK_BW_1_62 0x06
  130. # define DP_LINK_BW_2_7 0x0a
  131. # define DP_LINK_BW_5_4 0x14 /* 1.2 */
  132. #define DP_LANE_COUNT_SET 0x101
  133. # define DP_LANE_COUNT_MASK 0x0f
  134. # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
  135. #define DP_TRAINING_PATTERN_SET 0x102
  136. # define DP_TRAINING_PATTERN_DISABLE 0
  137. # define DP_TRAINING_PATTERN_1 1
  138. # define DP_TRAINING_PATTERN_2 2
  139. # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
  140. # define DP_TRAINING_PATTERN_MASK 0x3
  141. # define DP_LINK_QUAL_PATTERN_DISABLE (0 << 2)
  142. # define DP_LINK_QUAL_PATTERN_D10_2 (1 << 2)
  143. # define DP_LINK_QUAL_PATTERN_ERROR_RATE (2 << 2)
  144. # define DP_LINK_QUAL_PATTERN_PRBS7 (3 << 2)
  145. # define DP_LINK_QUAL_PATTERN_MASK (3 << 2)
  146. # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
  147. # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
  148. # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
  149. # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
  150. # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
  151. # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
  152. #define DP_TRAINING_LANE0_SET 0x103
  153. #define DP_TRAINING_LANE1_SET 0x104
  154. #define DP_TRAINING_LANE2_SET 0x105
  155. #define DP_TRAINING_LANE3_SET 0x106
  156. # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
  157. # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
  158. # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
  159. # define DP_TRAIN_VOLTAGE_SWING_400 (0 << 0)
  160. # define DP_TRAIN_VOLTAGE_SWING_600 (1 << 0)
  161. # define DP_TRAIN_VOLTAGE_SWING_800 (2 << 0)
  162. # define DP_TRAIN_VOLTAGE_SWING_1200 (3 << 0)
  163. # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
  164. # define DP_TRAIN_PRE_EMPHASIS_0 (0 << 3)
  165. # define DP_TRAIN_PRE_EMPHASIS_3_5 (1 << 3)
  166. # define DP_TRAIN_PRE_EMPHASIS_6 (2 << 3)
  167. # define DP_TRAIN_PRE_EMPHASIS_9_5 (3 << 3)
  168. # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
  169. # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
  170. #define DP_DOWNSPREAD_CTRL 0x107
  171. # define DP_SPREAD_AMP_0_5 (1 << 4)
  172. # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
  173. #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
  174. # define DP_SET_ANSI_8B10B (1 << 0)
  175. #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
  176. /* bitmask as for DP_I2C_SPEED_CAP */
  177. #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
  178. #define DP_MSTM_CTRL 0x111 /* 1.2 */
  179. # define DP_MST_EN (1 << 0)
  180. # define DP_UP_REQ_EN (1 << 1)
  181. # define DP_UPSTREAM_IS_SRC (1 << 2)
  182. #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
  183. # define DP_PSR_ENABLE (1 << 0)
  184. # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
  185. # define DP_PSR_CRC_VERIFICATION (1 << 2)
  186. # define DP_PSR_FRAME_CAPTURE (1 << 3)
  187. #define DP_SINK_COUNT 0x200
  188. /* prior to 1.2 bit 7 was reserved mbz */
  189. # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
  190. # define DP_SINK_CP_READY (1 << 6)
  191. #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
  192. # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
  193. # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
  194. # define DP_CP_IRQ (1 << 2)
  195. # define DP_SINK_SPECIFIC_IRQ (1 << 6)
  196. #define DP_LANE0_1_STATUS 0x202
  197. #define DP_LANE2_3_STATUS 0x203
  198. # define DP_LANE_CR_DONE (1 << 0)
  199. # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
  200. # define DP_LANE_SYMBOL_LOCKED (1 << 2)
  201. #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
  202. DP_LANE_CHANNEL_EQ_DONE | \
  203. DP_LANE_SYMBOL_LOCKED)
  204. #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
  205. #define DP_INTERLANE_ALIGN_DONE (1 << 0)
  206. #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
  207. #define DP_LINK_STATUS_UPDATED (1 << 7)
  208. #define DP_SINK_STATUS 0x205
  209. #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
  210. #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
  211. #define DP_ADJUST_REQUEST_LANE0_1 0x206
  212. #define DP_ADJUST_REQUEST_LANE2_3 0x207
  213. # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
  214. # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
  215. # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
  216. # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
  217. # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
  218. # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
  219. # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
  220. # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
  221. #define DP_TEST_REQUEST 0x218
  222. # define DP_TEST_LINK_TRAINING (1 << 0)
  223. # define DP_TEST_LINK_PATTERN (1 << 1)
  224. # define DP_TEST_LINK_EDID_READ (1 << 2)
  225. # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
  226. #define DP_TEST_LINK_RATE 0x219
  227. # define DP_LINK_RATE_162 (0x6)
  228. # define DP_LINK_RATE_27 (0xa)
  229. #define DP_TEST_LANE_COUNT 0x220
  230. #define DP_TEST_PATTERN 0x221
  231. #define DP_TEST_RESPONSE 0x260
  232. # define DP_TEST_ACK (1 << 0)
  233. # define DP_TEST_NAK (1 << 1)
  234. # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
  235. #define DP_SOURCE_OUI 0x300
  236. #define DP_SINK_OUI 0x400
  237. #define DP_BRANCH_OUI 0x500
  238. #define DP_SET_POWER 0x600
  239. # define DP_SET_POWER_D0 0x1
  240. # define DP_SET_POWER_D3 0x2
  241. #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
  242. # define DP_PSR_LINK_CRC_ERROR (1 << 0)
  243. # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
  244. #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
  245. # define DP_PSR_CAPS_CHANGE (1 << 0)
  246. #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
  247. # define DP_PSR_SINK_INACTIVE 0
  248. # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
  249. # define DP_PSR_SINK_ACTIVE_RFB 2
  250. # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
  251. # define DP_PSR_SINK_ACTIVE_RESYNC 4
  252. # define DP_PSR_SINK_INTERNAL_ERROR 7
  253. # define DP_PSR_SINK_STATE_MASK 0x07
  254. #define MODE_I2C_START 1
  255. #define MODE_I2C_WRITE 2
  256. #define MODE_I2C_READ 4
  257. #define MODE_I2C_STOP 8
  258. /**
  259. * struct i2c_algo_dp_aux_data - driver interface structure for i2c over dp
  260. * aux algorithm
  261. * @running: set by the algo indicating whether an i2c is ongoing or whether
  262. * the i2c bus is quiescent
  263. * @address: i2c target address for the currently ongoing transfer
  264. * @aux_ch: driver callback to transfer a single byte of the i2c payload
  265. */
  266. struct i2c_algo_dp_aux_data {
  267. bool running;
  268. u16 address;
  269. int (*aux_ch) (struct i2c_adapter *adapter,
  270. int mode, uint8_t write_byte,
  271. uint8_t *read_byte);
  272. };
  273. int
  274. i2c_dp_aux_add_bus(struct i2c_adapter *adapter);
  275. #define DP_LINK_STATUS_SIZE 6
  276. bool drm_dp_channel_eq_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  277. int lane_count);
  278. bool drm_dp_clock_recovery_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  279. int lane_count);
  280. u8 drm_dp_get_adjust_request_voltage(u8 link_status[DP_LINK_STATUS_SIZE],
  281. int lane);
  282. u8 drm_dp_get_adjust_request_pre_emphasis(u8 link_status[DP_LINK_STATUS_SIZE],
  283. int lane);
  284. #define DP_RECEIVER_CAP_SIZE 0xf
  285. void drm_dp_link_train_clock_recovery_delay(u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  286. void drm_dp_link_train_channel_eq_delay(u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  287. u8 drm_dp_link_rate_to_bw_code(int link_rate);
  288. int drm_dp_bw_code_to_link_rate(u8 link_bw);
  289. static inline int
  290. drm_dp_max_link_rate(u8 dpcd[DP_RECEIVER_CAP_SIZE])
  291. {
  292. return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
  293. }
  294. static inline u8
  295. drm_dp_max_lane_count(u8 dpcd[DP_RECEIVER_CAP_SIZE])
  296. {
  297. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  298. }
  299. #endif /* _DRM_DP_HELPER_H_ */