musb_gadget.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* ----------------------------------------------------------------------- */
  46. #define is_buffer_mapped(req) (is_dma_capable() && \
  47. (req->map_state != UN_MAPPED))
  48. /* Maps the buffer to dma */
  49. static inline void map_dma_buffer(struct musb_request *request,
  50. struct musb *musb, struct musb_ep *musb_ep)
  51. {
  52. int compatible = true;
  53. struct dma_controller *dma = musb->dma_controller;
  54. request->map_state = UN_MAPPED;
  55. if (!is_dma_capable() || !musb_ep->dma)
  56. return;
  57. /* Check if DMA engine can handle this request.
  58. * DMA code must reject the USB request explicitly.
  59. * Default behaviour is to map the request.
  60. */
  61. if (dma->is_compatible)
  62. compatible = dma->is_compatible(musb_ep->dma,
  63. musb_ep->packet_sz, request->request.buf,
  64. request->request.length);
  65. if (!compatible)
  66. return;
  67. if (request->request.dma == DMA_ADDR_INVALID) {
  68. request->request.dma = dma_map_single(
  69. musb->controller,
  70. request->request.buf,
  71. request->request.length,
  72. request->tx
  73. ? DMA_TO_DEVICE
  74. : DMA_FROM_DEVICE);
  75. request->map_state = MUSB_MAPPED;
  76. } else {
  77. dma_sync_single_for_device(musb->controller,
  78. request->request.dma,
  79. request->request.length,
  80. request->tx
  81. ? DMA_TO_DEVICE
  82. : DMA_FROM_DEVICE);
  83. request->map_state = PRE_MAPPED;
  84. }
  85. }
  86. /* Unmap the buffer from dma and maps it back to cpu */
  87. static inline void unmap_dma_buffer(struct musb_request *request,
  88. struct musb *musb)
  89. {
  90. struct musb_ep *musb_ep = request->ep;
  91. if (!is_buffer_mapped(request) || !musb_ep->dma)
  92. return;
  93. if (request->request.dma == DMA_ADDR_INVALID) {
  94. dev_vdbg(musb->controller,
  95. "not unmapping a never mapped buffer\n");
  96. return;
  97. }
  98. if (request->map_state == MUSB_MAPPED) {
  99. dma_unmap_single(musb->controller,
  100. request->request.dma,
  101. request->request.length,
  102. request->tx
  103. ? DMA_TO_DEVICE
  104. : DMA_FROM_DEVICE);
  105. request->request.dma = DMA_ADDR_INVALID;
  106. } else { /* PRE_MAPPED */
  107. dma_sync_single_for_cpu(musb->controller,
  108. request->request.dma,
  109. request->request.length,
  110. request->tx
  111. ? DMA_TO_DEVICE
  112. : DMA_FROM_DEVICE);
  113. }
  114. request->map_state = UN_MAPPED;
  115. }
  116. /*
  117. * Immediately complete a request.
  118. *
  119. * @param request the request to complete
  120. * @param status the status to complete the request with
  121. * Context: controller locked, IRQs blocked.
  122. */
  123. void musb_g_giveback(
  124. struct musb_ep *ep,
  125. struct usb_request *request,
  126. int status)
  127. __releases(ep->musb->lock)
  128. __acquires(ep->musb->lock)
  129. {
  130. struct musb_request *req;
  131. struct musb *musb;
  132. int busy = ep->busy;
  133. req = to_musb_request(request);
  134. list_del(&req->list);
  135. if (req->request.status == -EINPROGRESS)
  136. req->request.status = status;
  137. musb = req->musb;
  138. ep->busy = 1;
  139. spin_unlock(&musb->lock);
  140. if (!dma_mapping_error(&musb->g.dev, request->dma))
  141. unmap_dma_buffer(req, musb);
  142. if (request->status == 0)
  143. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  144. ep->end_point.name, request,
  145. req->request.actual, req->request.length);
  146. else
  147. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  148. ep->end_point.name, request,
  149. req->request.actual, req->request.length,
  150. request->status);
  151. req->request.complete(&req->ep->end_point, &req->request);
  152. spin_lock(&musb->lock);
  153. ep->busy = busy;
  154. }
  155. /* ----------------------------------------------------------------------- */
  156. /*
  157. * Abort requests queued to an endpoint using the status. Synchronous.
  158. * caller locked controller and blocked irqs, and selected this ep.
  159. */
  160. static void nuke(struct musb_ep *ep, const int status)
  161. {
  162. struct musb *musb = ep->musb;
  163. struct musb_request *req = NULL;
  164. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  165. ep->busy = 1;
  166. if (is_dma_capable() && ep->dma) {
  167. struct dma_controller *c = ep->musb->dma_controller;
  168. int value;
  169. if (ep->is_in) {
  170. /*
  171. * The programming guide says that we must not clear
  172. * the DMAMODE bit before DMAENAB, so we only
  173. * clear it in the second write...
  174. */
  175. musb_writew(epio, MUSB_TXCSR,
  176. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  177. musb_writew(epio, MUSB_TXCSR,
  178. 0 | MUSB_TXCSR_FLUSHFIFO);
  179. } else {
  180. musb_writew(epio, MUSB_RXCSR,
  181. 0 | MUSB_RXCSR_FLUSHFIFO);
  182. musb_writew(epio, MUSB_RXCSR,
  183. 0 | MUSB_RXCSR_FLUSHFIFO);
  184. }
  185. value = c->channel_abort(ep->dma);
  186. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  187. ep->name, value);
  188. c->channel_release(ep->dma);
  189. ep->dma = NULL;
  190. }
  191. while (!list_empty(&ep->req_list)) {
  192. req = list_first_entry(&ep->req_list, struct musb_request, list);
  193. musb_g_giveback(ep, &req->request, status);
  194. }
  195. }
  196. /* ----------------------------------------------------------------------- */
  197. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  198. /*
  199. * This assumes the separate CPPI engine is responding to DMA requests
  200. * from the usb core ... sequenced a bit differently from mentor dma.
  201. */
  202. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  203. {
  204. if (can_bulk_split(musb, ep->type))
  205. return ep->hw_ep->max_packet_sz_tx;
  206. else
  207. return ep->packet_sz;
  208. }
  209. /*
  210. * An endpoint is transmitting data. This can be called either from
  211. * the IRQ routine or from ep.queue() to kickstart a request on an
  212. * endpoint.
  213. *
  214. * Context: controller locked, IRQs blocked, endpoint selected
  215. */
  216. static void txstate(struct musb *musb, struct musb_request *req)
  217. {
  218. u8 epnum = req->epnum;
  219. struct musb_ep *musb_ep;
  220. void __iomem *epio = musb->endpoints[epnum].regs;
  221. struct usb_request *request;
  222. u16 fifo_count = 0, csr;
  223. int use_dma = 0;
  224. musb_ep = req->ep;
  225. /* Check if EP is disabled */
  226. if (!musb_ep->desc) {
  227. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  228. musb_ep->end_point.name);
  229. return;
  230. }
  231. /* we shouldn't get here while DMA is active ... but we do ... */
  232. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  233. dev_dbg(musb->controller, "dma pending...\n");
  234. return;
  235. }
  236. /* read TXCSR before */
  237. csr = musb_readw(epio, MUSB_TXCSR);
  238. request = &req->request;
  239. fifo_count = min(max_ep_writesize(musb, musb_ep),
  240. (int)(request->length - request->actual));
  241. if (csr & MUSB_TXCSR_TXPKTRDY) {
  242. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  243. musb_ep->end_point.name, csr);
  244. return;
  245. }
  246. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  247. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  248. musb_ep->end_point.name, csr);
  249. return;
  250. }
  251. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  252. epnum, musb_ep->packet_sz, fifo_count,
  253. csr);
  254. #ifndef CONFIG_MUSB_PIO_ONLY
  255. if (is_buffer_mapped(req)) {
  256. struct dma_controller *c = musb->dma_controller;
  257. size_t request_size;
  258. /* setup DMA, then program endpoint CSR */
  259. request_size = min_t(size_t, request->length - request->actual,
  260. musb_ep->dma->max_len);
  261. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  262. /* MUSB_TXCSR_P_ISO is still set correctly */
  263. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  264. {
  265. if (request_size < musb_ep->packet_sz)
  266. musb_ep->dma->desired_mode = 0;
  267. else
  268. musb_ep->dma->desired_mode = 1;
  269. use_dma = use_dma && c->channel_program(
  270. musb_ep->dma, musb_ep->packet_sz,
  271. musb_ep->dma->desired_mode,
  272. request->dma + request->actual, request_size);
  273. if (use_dma) {
  274. if (musb_ep->dma->desired_mode == 0) {
  275. /*
  276. * We must not clear the DMAMODE bit
  277. * before the DMAENAB bit -- and the
  278. * latter doesn't always get cleared
  279. * before we get here...
  280. */
  281. csr &= ~(MUSB_TXCSR_AUTOSET
  282. | MUSB_TXCSR_DMAENAB);
  283. musb_writew(epio, MUSB_TXCSR, csr
  284. | MUSB_TXCSR_P_WZC_BITS);
  285. csr &= ~MUSB_TXCSR_DMAMODE;
  286. csr |= (MUSB_TXCSR_DMAENAB |
  287. MUSB_TXCSR_MODE);
  288. /* against programming guide */
  289. } else {
  290. csr |= (MUSB_TXCSR_DMAENAB
  291. | MUSB_TXCSR_DMAMODE
  292. | MUSB_TXCSR_MODE);
  293. /*
  294. * Enable Autoset according to table
  295. * below
  296. * bulk_split hb_mult Autoset_Enable
  297. * 0 0 Yes(Normal)
  298. * 0 >0 No(High BW ISO)
  299. * 1 0 Yes(HS bulk)
  300. * 1 >0 Yes(FS bulk)
  301. */
  302. if (!musb_ep->hb_mult ||
  303. (musb_ep->hb_mult &&
  304. can_bulk_split(musb,
  305. musb_ep->type)))
  306. csr |= MUSB_TXCSR_AUTOSET;
  307. }
  308. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  309. musb_writew(epio, MUSB_TXCSR, csr);
  310. }
  311. }
  312. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  313. /* program endpoint CSR first, then setup DMA */
  314. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  315. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  316. MUSB_TXCSR_MODE;
  317. musb_writew(epio, MUSB_TXCSR,
  318. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  319. | csr);
  320. /* ensure writebuffer is empty */
  321. csr = musb_readw(epio, MUSB_TXCSR);
  322. /* NOTE host side sets DMAENAB later than this; both are
  323. * OK since the transfer dma glue (between CPPI and Mentor
  324. * fifos) just tells CPPI it could start. Data only moves
  325. * to the USB TX fifo when both fifos are ready.
  326. */
  327. /* "mode" is irrelevant here; handle terminating ZLPs like
  328. * PIO does, since the hardware RNDIS mode seems unreliable
  329. * except for the last-packet-is-already-short case.
  330. */
  331. use_dma = use_dma && c->channel_program(
  332. musb_ep->dma, musb_ep->packet_sz,
  333. 0,
  334. request->dma + request->actual,
  335. request_size);
  336. if (!use_dma) {
  337. c->channel_release(musb_ep->dma);
  338. musb_ep->dma = NULL;
  339. csr &= ~MUSB_TXCSR_DMAENAB;
  340. musb_writew(epio, MUSB_TXCSR, csr);
  341. /* invariant: prequest->buf is non-null */
  342. }
  343. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  344. use_dma = use_dma && c->channel_program(
  345. musb_ep->dma, musb_ep->packet_sz,
  346. request->zero,
  347. request->dma + request->actual,
  348. request_size);
  349. #endif
  350. }
  351. #endif
  352. if (!use_dma) {
  353. /*
  354. * Unmap the dma buffer back to cpu if dma channel
  355. * programming fails
  356. */
  357. unmap_dma_buffer(req, musb);
  358. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  359. (u8 *) (request->buf + request->actual));
  360. request->actual += fifo_count;
  361. csr |= MUSB_TXCSR_TXPKTRDY;
  362. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  363. musb_writew(epio, MUSB_TXCSR, csr);
  364. }
  365. /* host may already have the data when this message shows... */
  366. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  367. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  368. request->actual, request->length,
  369. musb_readw(epio, MUSB_TXCSR),
  370. fifo_count,
  371. musb_readw(epio, MUSB_TXMAXP));
  372. }
  373. /*
  374. * FIFO state update (e.g. data ready).
  375. * Called from IRQ, with controller locked.
  376. */
  377. void musb_g_tx(struct musb *musb, u8 epnum)
  378. {
  379. u16 csr;
  380. struct musb_request *req;
  381. struct usb_request *request;
  382. u8 __iomem *mbase = musb->mregs;
  383. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  384. void __iomem *epio = musb->endpoints[epnum].regs;
  385. struct dma_channel *dma;
  386. musb_ep_select(mbase, epnum);
  387. req = next_request(musb_ep);
  388. request = &req->request;
  389. csr = musb_readw(epio, MUSB_TXCSR);
  390. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  391. dma = is_dma_capable() ? musb_ep->dma : NULL;
  392. /*
  393. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  394. * probably rates reporting as a host error.
  395. */
  396. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  397. csr |= MUSB_TXCSR_P_WZC_BITS;
  398. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  399. musb_writew(epio, MUSB_TXCSR, csr);
  400. return;
  401. }
  402. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  403. /* We NAKed, no big deal... little reason to care. */
  404. csr |= MUSB_TXCSR_P_WZC_BITS;
  405. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  406. musb_writew(epio, MUSB_TXCSR, csr);
  407. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  408. epnum, request);
  409. }
  410. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  411. /*
  412. * SHOULD NOT HAPPEN... has with CPPI though, after
  413. * changing SENDSTALL (and other cases); harmless?
  414. */
  415. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  416. return;
  417. }
  418. if (request) {
  419. u8 is_dma = 0;
  420. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  421. is_dma = 1;
  422. csr |= MUSB_TXCSR_P_WZC_BITS;
  423. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  424. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  425. musb_writew(epio, MUSB_TXCSR, csr);
  426. /* Ensure writebuffer is empty. */
  427. csr = musb_readw(epio, MUSB_TXCSR);
  428. request->actual += musb_ep->dma->actual_len;
  429. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  430. epnum, csr, musb_ep->dma->actual_len, request);
  431. }
  432. /*
  433. * First, maybe a terminating short packet. Some DMA
  434. * engines might handle this by themselves.
  435. */
  436. if ((request->zero && request->length
  437. && (request->length % musb_ep->packet_sz == 0)
  438. && (request->actual == request->length))
  439. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  440. || (is_dma && (!dma->desired_mode ||
  441. (request->actual &
  442. (musb_ep->packet_sz - 1))))
  443. #endif
  444. ) {
  445. /*
  446. * On DMA completion, FIFO may not be
  447. * available yet...
  448. */
  449. if (csr & MUSB_TXCSR_TXPKTRDY)
  450. return;
  451. dev_dbg(musb->controller, "sending zero pkt\n");
  452. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  453. | MUSB_TXCSR_TXPKTRDY);
  454. request->zero = 0;
  455. }
  456. if (request->actual == request->length) {
  457. musb_g_giveback(musb_ep, request, 0);
  458. /*
  459. * In the giveback function the MUSB lock is
  460. * released and acquired after sometime. During
  461. * this time period the INDEX register could get
  462. * changed by the gadget_queue function especially
  463. * on SMP systems. Reselect the INDEX to be sure
  464. * we are reading/modifying the right registers
  465. */
  466. musb_ep_select(mbase, epnum);
  467. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  468. if (!req) {
  469. dev_dbg(musb->controller, "%s idle now\n",
  470. musb_ep->end_point.name);
  471. return;
  472. }
  473. }
  474. txstate(musb, req);
  475. }
  476. }
  477. /* ------------------------------------------------------------ */
  478. /*
  479. * Context: controller locked, IRQs blocked, endpoint selected
  480. */
  481. static void rxstate(struct musb *musb, struct musb_request *req)
  482. {
  483. const u8 epnum = req->epnum;
  484. struct usb_request *request = &req->request;
  485. struct musb_ep *musb_ep;
  486. void __iomem *epio = musb->endpoints[epnum].regs;
  487. unsigned len = 0;
  488. u16 fifo_count;
  489. u16 csr = musb_readw(epio, MUSB_RXCSR);
  490. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  491. u8 use_mode_1;
  492. if (hw_ep->is_shared_fifo)
  493. musb_ep = &hw_ep->ep_in;
  494. else
  495. musb_ep = &hw_ep->ep_out;
  496. fifo_count = musb_ep->packet_sz;
  497. /* Check if EP is disabled */
  498. if (!musb_ep->desc) {
  499. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  500. musb_ep->end_point.name);
  501. return;
  502. }
  503. /* We shouldn't get here while DMA is active, but we do... */
  504. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  505. dev_dbg(musb->controller, "DMA pending...\n");
  506. return;
  507. }
  508. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  509. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  510. musb_ep->end_point.name, csr);
  511. return;
  512. }
  513. if (is_cppi_enabled() && is_buffer_mapped(req)) {
  514. struct dma_controller *c = musb->dma_controller;
  515. struct dma_channel *channel = musb_ep->dma;
  516. /* NOTE: CPPI won't actually stop advancing the DMA
  517. * queue after short packet transfers, so this is almost
  518. * always going to run as IRQ-per-packet DMA so that
  519. * faults will be handled correctly.
  520. */
  521. if (c->channel_program(channel,
  522. musb_ep->packet_sz,
  523. !request->short_not_ok,
  524. request->dma + request->actual,
  525. request->length - request->actual)) {
  526. /* make sure that if an rxpkt arrived after the irq,
  527. * the cppi engine will be ready to take it as soon
  528. * as DMA is enabled
  529. */
  530. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  531. | MUSB_RXCSR_DMAMODE);
  532. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  533. musb_writew(epio, MUSB_RXCSR, csr);
  534. return;
  535. }
  536. }
  537. if (csr & MUSB_RXCSR_RXPKTRDY) {
  538. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  539. /*
  540. * Enable Mode 1 on RX transfers only when short_not_ok flag
  541. * is set. Currently short_not_ok flag is set only from
  542. * file_storage and f_mass_storage drivers
  543. */
  544. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  545. use_mode_1 = 1;
  546. else
  547. use_mode_1 = 0;
  548. if (request->actual < request->length) {
  549. #ifdef CONFIG_USB_INVENTRA_DMA
  550. if (is_buffer_mapped(req)) {
  551. struct dma_controller *c;
  552. struct dma_channel *channel;
  553. int use_dma = 0;
  554. unsigned int transfer_size;
  555. c = musb->dma_controller;
  556. channel = musb_ep->dma;
  557. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  558. * mode 0 only. So we do not get endpoint interrupts due to DMA
  559. * completion. We only get interrupts from DMA controller.
  560. *
  561. * We could operate in DMA mode 1 if we knew the size of the tranfer
  562. * in advance. For mass storage class, request->length = what the host
  563. * sends, so that'd work. But for pretty much everything else,
  564. * request->length is routinely more than what the host sends. For
  565. * most these gadgets, end of is signified either by a short packet,
  566. * or filling the last byte of the buffer. (Sending extra data in
  567. * that last pckate should trigger an overflow fault.) But in mode 1,
  568. * we don't get DMA completion interrupt for short packets.
  569. *
  570. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  571. * to get endpoint interrupt on every DMA req, but that didn't seem
  572. * to work reliably.
  573. *
  574. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  575. * then becomes usable as a runtime "use mode 1" hint...
  576. */
  577. /* Experimental: Mode1 works with mass storage use cases */
  578. if (use_mode_1) {
  579. csr |= MUSB_RXCSR_AUTOCLEAR;
  580. musb_writew(epio, MUSB_RXCSR, csr);
  581. csr |= MUSB_RXCSR_DMAENAB;
  582. musb_writew(epio, MUSB_RXCSR, csr);
  583. /*
  584. * this special sequence (enabling and then
  585. * disabling MUSB_RXCSR_DMAMODE) is required
  586. * to get DMAReq to activate
  587. */
  588. musb_writew(epio, MUSB_RXCSR,
  589. csr | MUSB_RXCSR_DMAMODE);
  590. musb_writew(epio, MUSB_RXCSR, csr);
  591. transfer_size = min_t(unsigned int,
  592. request->length -
  593. request->actual,
  594. channel->max_len);
  595. musb_ep->dma->desired_mode = 1;
  596. } else {
  597. if (!musb_ep->hb_mult &&
  598. musb_ep->hw_ep->rx_double_buffered)
  599. csr |= MUSB_RXCSR_AUTOCLEAR;
  600. csr |= MUSB_RXCSR_DMAENAB;
  601. musb_writew(epio, MUSB_RXCSR, csr);
  602. transfer_size = min(request->length - request->actual,
  603. (unsigned)fifo_count);
  604. musb_ep->dma->desired_mode = 0;
  605. }
  606. use_dma = c->channel_program(
  607. channel,
  608. musb_ep->packet_sz,
  609. channel->desired_mode,
  610. request->dma
  611. + request->actual,
  612. transfer_size);
  613. if (use_dma)
  614. return;
  615. }
  616. #elif defined(CONFIG_USB_UX500_DMA)
  617. if ((is_buffer_mapped(req)) &&
  618. (request->actual < request->length)) {
  619. struct dma_controller *c;
  620. struct dma_channel *channel;
  621. unsigned int transfer_size = 0;
  622. c = musb->dma_controller;
  623. channel = musb_ep->dma;
  624. /* In case first packet is short */
  625. if (fifo_count < musb_ep->packet_sz)
  626. transfer_size = fifo_count;
  627. else if (request->short_not_ok)
  628. transfer_size = min_t(unsigned int,
  629. request->length -
  630. request->actual,
  631. channel->max_len);
  632. else
  633. transfer_size = min_t(unsigned int,
  634. request->length -
  635. request->actual,
  636. (unsigned)fifo_count);
  637. csr &= ~MUSB_RXCSR_DMAMODE;
  638. csr |= (MUSB_RXCSR_DMAENAB |
  639. MUSB_RXCSR_AUTOCLEAR);
  640. musb_writew(epio, MUSB_RXCSR, csr);
  641. if (transfer_size <= musb_ep->packet_sz) {
  642. musb_ep->dma->desired_mode = 0;
  643. } else {
  644. musb_ep->dma->desired_mode = 1;
  645. /* Mode must be set after DMAENAB */
  646. csr |= MUSB_RXCSR_DMAMODE;
  647. musb_writew(epio, MUSB_RXCSR, csr);
  648. }
  649. if (c->channel_program(channel,
  650. musb_ep->packet_sz,
  651. channel->desired_mode,
  652. request->dma
  653. + request->actual,
  654. transfer_size))
  655. return;
  656. }
  657. #endif /* Mentor's DMA */
  658. len = request->length - request->actual;
  659. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  660. musb_ep->end_point.name,
  661. fifo_count, len,
  662. musb_ep->packet_sz);
  663. fifo_count = min_t(unsigned, len, fifo_count);
  664. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  665. if (tusb_dma_omap() && is_buffer_mapped(req)) {
  666. struct dma_controller *c = musb->dma_controller;
  667. struct dma_channel *channel = musb_ep->dma;
  668. u32 dma_addr = request->dma + request->actual;
  669. int ret;
  670. ret = c->channel_program(channel,
  671. musb_ep->packet_sz,
  672. channel->desired_mode,
  673. dma_addr,
  674. fifo_count);
  675. if (ret)
  676. return;
  677. }
  678. #endif
  679. /*
  680. * Unmap the dma buffer back to cpu if dma channel
  681. * programming fails. This buffer is mapped if the
  682. * channel allocation is successful
  683. */
  684. if (is_buffer_mapped(req)) {
  685. unmap_dma_buffer(req, musb);
  686. /*
  687. * Clear DMAENAB and AUTOCLEAR for the
  688. * PIO mode transfer
  689. */
  690. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  691. musb_writew(epio, MUSB_RXCSR, csr);
  692. }
  693. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  694. (request->buf + request->actual));
  695. request->actual += fifo_count;
  696. /* REVISIT if we left anything in the fifo, flush
  697. * it and report -EOVERFLOW
  698. */
  699. /* ack the read! */
  700. csr |= MUSB_RXCSR_P_WZC_BITS;
  701. csr &= ~MUSB_RXCSR_RXPKTRDY;
  702. musb_writew(epio, MUSB_RXCSR, csr);
  703. }
  704. }
  705. /* reach the end or short packet detected */
  706. if (request->actual == request->length ||
  707. fifo_count < musb_ep->packet_sz)
  708. musb_g_giveback(musb_ep, request, 0);
  709. }
  710. /*
  711. * Data ready for a request; called from IRQ
  712. */
  713. void musb_g_rx(struct musb *musb, u8 epnum)
  714. {
  715. u16 csr;
  716. struct musb_request *req;
  717. struct usb_request *request;
  718. void __iomem *mbase = musb->mregs;
  719. struct musb_ep *musb_ep;
  720. void __iomem *epio = musb->endpoints[epnum].regs;
  721. struct dma_channel *dma;
  722. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  723. if (hw_ep->is_shared_fifo)
  724. musb_ep = &hw_ep->ep_in;
  725. else
  726. musb_ep = &hw_ep->ep_out;
  727. musb_ep_select(mbase, epnum);
  728. req = next_request(musb_ep);
  729. if (!req)
  730. return;
  731. request = &req->request;
  732. csr = musb_readw(epio, MUSB_RXCSR);
  733. dma = is_dma_capable() ? musb_ep->dma : NULL;
  734. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  735. csr, dma ? " (dma)" : "", request);
  736. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  737. csr |= MUSB_RXCSR_P_WZC_BITS;
  738. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  739. musb_writew(epio, MUSB_RXCSR, csr);
  740. return;
  741. }
  742. if (csr & MUSB_RXCSR_P_OVERRUN) {
  743. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  744. csr &= ~MUSB_RXCSR_P_OVERRUN;
  745. musb_writew(epio, MUSB_RXCSR, csr);
  746. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  747. if (request->status == -EINPROGRESS)
  748. request->status = -EOVERFLOW;
  749. }
  750. if (csr & MUSB_RXCSR_INCOMPRX) {
  751. /* REVISIT not necessarily an error */
  752. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  753. }
  754. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  755. /* "should not happen"; likely RXPKTRDY pending for DMA */
  756. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  757. musb_ep->end_point.name, csr);
  758. return;
  759. }
  760. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  761. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  762. | MUSB_RXCSR_DMAENAB
  763. | MUSB_RXCSR_DMAMODE);
  764. musb_writew(epio, MUSB_RXCSR,
  765. MUSB_RXCSR_P_WZC_BITS | csr);
  766. request->actual += musb_ep->dma->actual_len;
  767. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  768. epnum, csr,
  769. musb_readw(epio, MUSB_RXCSR),
  770. musb_ep->dma->actual_len, request);
  771. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  772. defined(CONFIG_USB_UX500_DMA)
  773. /* Autoclear doesn't clear RxPktRdy for short packets */
  774. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  775. || (dma->actual_len
  776. & (musb_ep->packet_sz - 1))) {
  777. /* ack the read! */
  778. csr &= ~MUSB_RXCSR_RXPKTRDY;
  779. musb_writew(epio, MUSB_RXCSR, csr);
  780. }
  781. /* incomplete, and not short? wait for next IN packet */
  782. if ((request->actual < request->length)
  783. && (musb_ep->dma->actual_len
  784. == musb_ep->packet_sz)) {
  785. /* In double buffer case, continue to unload fifo if
  786. * there is Rx packet in FIFO.
  787. **/
  788. csr = musb_readw(epio, MUSB_RXCSR);
  789. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  790. hw_ep->rx_double_buffered)
  791. goto exit;
  792. return;
  793. }
  794. #endif
  795. musb_g_giveback(musb_ep, request, 0);
  796. /*
  797. * In the giveback function the MUSB lock is
  798. * released and acquired after sometime. During
  799. * this time period the INDEX register could get
  800. * changed by the gadget_queue function especially
  801. * on SMP systems. Reselect the INDEX to be sure
  802. * we are reading/modifying the right registers
  803. */
  804. musb_ep_select(mbase, epnum);
  805. req = next_request(musb_ep);
  806. if (!req)
  807. return;
  808. }
  809. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  810. defined(CONFIG_USB_UX500_DMA)
  811. exit:
  812. #endif
  813. /* Analyze request */
  814. rxstate(musb, req);
  815. }
  816. /* ------------------------------------------------------------ */
  817. static int musb_gadget_enable(struct usb_ep *ep,
  818. const struct usb_endpoint_descriptor *desc)
  819. {
  820. unsigned long flags;
  821. struct musb_ep *musb_ep;
  822. struct musb_hw_ep *hw_ep;
  823. void __iomem *regs;
  824. struct musb *musb;
  825. void __iomem *mbase;
  826. u8 epnum;
  827. u16 csr;
  828. unsigned tmp;
  829. int status = -EINVAL;
  830. if (!ep || !desc)
  831. return -EINVAL;
  832. musb_ep = to_musb_ep(ep);
  833. hw_ep = musb_ep->hw_ep;
  834. regs = hw_ep->regs;
  835. musb = musb_ep->musb;
  836. mbase = musb->mregs;
  837. epnum = musb_ep->current_epnum;
  838. spin_lock_irqsave(&musb->lock, flags);
  839. if (musb_ep->desc) {
  840. status = -EBUSY;
  841. goto fail;
  842. }
  843. musb_ep->type = usb_endpoint_type(desc);
  844. /* check direction and (later) maxpacket size against endpoint */
  845. if (usb_endpoint_num(desc) != epnum)
  846. goto fail;
  847. /* REVISIT this rules out high bandwidth periodic transfers */
  848. tmp = usb_endpoint_maxp(desc);
  849. if (tmp & ~0x07ff) {
  850. int ok;
  851. if (usb_endpoint_dir_in(desc))
  852. ok = musb->hb_iso_tx;
  853. else
  854. ok = musb->hb_iso_rx;
  855. if (!ok) {
  856. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  857. goto fail;
  858. }
  859. musb_ep->hb_mult = (tmp >> 11) & 3;
  860. } else {
  861. musb_ep->hb_mult = 0;
  862. }
  863. musb_ep->packet_sz = tmp & 0x7ff;
  864. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  865. /* enable the interrupts for the endpoint, set the endpoint
  866. * packet size (or fail), set the mode, clear the fifo
  867. */
  868. musb_ep_select(mbase, epnum);
  869. if (usb_endpoint_dir_in(desc)) {
  870. if (hw_ep->is_shared_fifo)
  871. musb_ep->is_in = 1;
  872. if (!musb_ep->is_in)
  873. goto fail;
  874. if (tmp > hw_ep->max_packet_sz_tx) {
  875. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  876. goto fail;
  877. }
  878. musb->intrtxe |= (1 << epnum);
  879. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  880. /* REVISIT if can_bulk_split(), use by updating "tmp";
  881. * likewise high bandwidth periodic tx
  882. */
  883. /* Set TXMAXP with the FIFO size of the endpoint
  884. * to disable double buffering mode.
  885. */
  886. if (musb->double_buffer_not_ok) {
  887. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  888. } else {
  889. if (can_bulk_split(musb, musb_ep->type))
  890. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  891. musb_ep->packet_sz) - 1;
  892. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  893. | (musb_ep->hb_mult << 11));
  894. }
  895. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  896. if (musb_readw(regs, MUSB_TXCSR)
  897. & MUSB_TXCSR_FIFONOTEMPTY)
  898. csr |= MUSB_TXCSR_FLUSHFIFO;
  899. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  900. csr |= MUSB_TXCSR_P_ISO;
  901. /* set twice in case of double buffering */
  902. musb_writew(regs, MUSB_TXCSR, csr);
  903. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  904. musb_writew(regs, MUSB_TXCSR, csr);
  905. } else {
  906. if (hw_ep->is_shared_fifo)
  907. musb_ep->is_in = 0;
  908. if (musb_ep->is_in)
  909. goto fail;
  910. if (tmp > hw_ep->max_packet_sz_rx) {
  911. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  912. goto fail;
  913. }
  914. musb->intrrxe |= (1 << epnum);
  915. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  916. /* REVISIT if can_bulk_combine() use by updating "tmp"
  917. * likewise high bandwidth periodic rx
  918. */
  919. /* Set RXMAXP with the FIFO size of the endpoint
  920. * to disable double buffering mode.
  921. */
  922. if (musb->double_buffer_not_ok)
  923. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  924. else
  925. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  926. | (musb_ep->hb_mult << 11));
  927. /* force shared fifo to OUT-only mode */
  928. if (hw_ep->is_shared_fifo) {
  929. csr = musb_readw(regs, MUSB_TXCSR);
  930. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  931. musb_writew(regs, MUSB_TXCSR, csr);
  932. }
  933. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  934. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  935. csr |= MUSB_RXCSR_P_ISO;
  936. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  937. csr |= MUSB_RXCSR_DISNYET;
  938. /* set twice in case of double buffering */
  939. musb_writew(regs, MUSB_RXCSR, csr);
  940. musb_writew(regs, MUSB_RXCSR, csr);
  941. }
  942. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  943. * for some reason you run out of channels here.
  944. */
  945. if (is_dma_capable() && musb->dma_controller) {
  946. struct dma_controller *c = musb->dma_controller;
  947. musb_ep->dma = c->channel_alloc(c, hw_ep,
  948. (desc->bEndpointAddress & USB_DIR_IN));
  949. } else
  950. musb_ep->dma = NULL;
  951. musb_ep->desc = desc;
  952. musb_ep->busy = 0;
  953. musb_ep->wedged = 0;
  954. status = 0;
  955. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  956. musb_driver_name, musb_ep->end_point.name,
  957. ({ char *s; switch (musb_ep->type) {
  958. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  959. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  960. default: s = "iso"; break;
  961. }; s; }),
  962. musb_ep->is_in ? "IN" : "OUT",
  963. musb_ep->dma ? "dma, " : "",
  964. musb_ep->packet_sz);
  965. schedule_work(&musb->irq_work);
  966. fail:
  967. spin_unlock_irqrestore(&musb->lock, flags);
  968. return status;
  969. }
  970. /*
  971. * Disable an endpoint flushing all requests queued.
  972. */
  973. static int musb_gadget_disable(struct usb_ep *ep)
  974. {
  975. unsigned long flags;
  976. struct musb *musb;
  977. u8 epnum;
  978. struct musb_ep *musb_ep;
  979. void __iomem *epio;
  980. int status = 0;
  981. musb_ep = to_musb_ep(ep);
  982. musb = musb_ep->musb;
  983. epnum = musb_ep->current_epnum;
  984. epio = musb->endpoints[epnum].regs;
  985. spin_lock_irqsave(&musb->lock, flags);
  986. musb_ep_select(musb->mregs, epnum);
  987. /* zero the endpoint sizes */
  988. if (musb_ep->is_in) {
  989. musb->intrtxe &= ~(1 << epnum);
  990. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  991. musb_writew(epio, MUSB_TXMAXP, 0);
  992. } else {
  993. musb->intrrxe &= ~(1 << epnum);
  994. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  995. musb_writew(epio, MUSB_RXMAXP, 0);
  996. }
  997. musb_ep->desc = NULL;
  998. musb_ep->end_point.desc = NULL;
  999. /* abort all pending DMA and requests */
  1000. nuke(musb_ep, -ESHUTDOWN);
  1001. schedule_work(&musb->irq_work);
  1002. spin_unlock_irqrestore(&(musb->lock), flags);
  1003. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  1004. return status;
  1005. }
  1006. /*
  1007. * Allocate a request for an endpoint.
  1008. * Reused by ep0 code.
  1009. */
  1010. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1011. {
  1012. struct musb_ep *musb_ep = to_musb_ep(ep);
  1013. struct musb *musb = musb_ep->musb;
  1014. struct musb_request *request = NULL;
  1015. request = kzalloc(sizeof *request, gfp_flags);
  1016. if (!request) {
  1017. dev_dbg(musb->controller, "not enough memory\n");
  1018. return NULL;
  1019. }
  1020. request->request.dma = DMA_ADDR_INVALID;
  1021. request->epnum = musb_ep->current_epnum;
  1022. request->ep = musb_ep;
  1023. return &request->request;
  1024. }
  1025. /*
  1026. * Free a request
  1027. * Reused by ep0 code.
  1028. */
  1029. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1030. {
  1031. kfree(to_musb_request(req));
  1032. }
  1033. static LIST_HEAD(buffers);
  1034. struct free_record {
  1035. struct list_head list;
  1036. struct device *dev;
  1037. unsigned bytes;
  1038. dma_addr_t dma;
  1039. };
  1040. /*
  1041. * Context: controller locked, IRQs blocked.
  1042. */
  1043. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1044. {
  1045. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1046. req->tx ? "TX/IN" : "RX/OUT",
  1047. &req->request, req->request.length, req->epnum);
  1048. musb_ep_select(musb->mregs, req->epnum);
  1049. if (req->tx)
  1050. txstate(musb, req);
  1051. else
  1052. rxstate(musb, req);
  1053. }
  1054. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1055. gfp_t gfp_flags)
  1056. {
  1057. struct musb_ep *musb_ep;
  1058. struct musb_request *request;
  1059. struct musb *musb;
  1060. int status = 0;
  1061. unsigned long lockflags;
  1062. if (!ep || !req)
  1063. return -EINVAL;
  1064. if (!req->buf)
  1065. return -ENODATA;
  1066. musb_ep = to_musb_ep(ep);
  1067. musb = musb_ep->musb;
  1068. request = to_musb_request(req);
  1069. request->musb = musb;
  1070. if (request->ep != musb_ep)
  1071. return -EINVAL;
  1072. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1073. /* request is mine now... */
  1074. request->request.actual = 0;
  1075. request->request.status = -EINPROGRESS;
  1076. request->epnum = musb_ep->current_epnum;
  1077. request->tx = musb_ep->is_in;
  1078. map_dma_buffer(request, musb, musb_ep);
  1079. spin_lock_irqsave(&musb->lock, lockflags);
  1080. /* don't queue if the ep is down */
  1081. if (!musb_ep->desc) {
  1082. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1083. req, ep->name, "disabled");
  1084. status = -ESHUTDOWN;
  1085. goto cleanup;
  1086. }
  1087. /* add request to the list */
  1088. list_add_tail(&request->list, &musb_ep->req_list);
  1089. /* it this is the head of the queue, start i/o ... */
  1090. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1091. musb_ep_restart(musb, request);
  1092. cleanup:
  1093. spin_unlock_irqrestore(&musb->lock, lockflags);
  1094. return status;
  1095. }
  1096. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1097. {
  1098. struct musb_ep *musb_ep = to_musb_ep(ep);
  1099. struct musb_request *req = to_musb_request(request);
  1100. struct musb_request *r;
  1101. unsigned long flags;
  1102. int status = 0;
  1103. struct musb *musb = musb_ep->musb;
  1104. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1105. return -EINVAL;
  1106. spin_lock_irqsave(&musb->lock, flags);
  1107. list_for_each_entry(r, &musb_ep->req_list, list) {
  1108. if (r == req)
  1109. break;
  1110. }
  1111. if (r != req) {
  1112. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1113. status = -EINVAL;
  1114. goto done;
  1115. }
  1116. /* if the hardware doesn't have the request, easy ... */
  1117. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1118. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1119. /* ... else abort the dma transfer ... */
  1120. else if (is_dma_capable() && musb_ep->dma) {
  1121. struct dma_controller *c = musb->dma_controller;
  1122. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1123. if (c->channel_abort)
  1124. status = c->channel_abort(musb_ep->dma);
  1125. else
  1126. status = -EBUSY;
  1127. if (status == 0)
  1128. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1129. } else {
  1130. /* NOTE: by sticking to easily tested hardware/driver states,
  1131. * we leave counting of in-flight packets imprecise.
  1132. */
  1133. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1134. }
  1135. done:
  1136. spin_unlock_irqrestore(&musb->lock, flags);
  1137. return status;
  1138. }
  1139. /*
  1140. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1141. * data but will queue requests.
  1142. *
  1143. * exported to ep0 code
  1144. */
  1145. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1146. {
  1147. struct musb_ep *musb_ep = to_musb_ep(ep);
  1148. u8 epnum = musb_ep->current_epnum;
  1149. struct musb *musb = musb_ep->musb;
  1150. void __iomem *epio = musb->endpoints[epnum].regs;
  1151. void __iomem *mbase;
  1152. unsigned long flags;
  1153. u16 csr;
  1154. struct musb_request *request;
  1155. int status = 0;
  1156. if (!ep)
  1157. return -EINVAL;
  1158. mbase = musb->mregs;
  1159. spin_lock_irqsave(&musb->lock, flags);
  1160. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1161. status = -EINVAL;
  1162. goto done;
  1163. }
  1164. musb_ep_select(mbase, epnum);
  1165. request = next_request(musb_ep);
  1166. if (value) {
  1167. if (request) {
  1168. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1169. ep->name);
  1170. status = -EAGAIN;
  1171. goto done;
  1172. }
  1173. /* Cannot portably stall with non-empty FIFO */
  1174. if (musb_ep->is_in) {
  1175. csr = musb_readw(epio, MUSB_TXCSR);
  1176. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1177. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1178. status = -EAGAIN;
  1179. goto done;
  1180. }
  1181. }
  1182. } else
  1183. musb_ep->wedged = 0;
  1184. /* set/clear the stall and toggle bits */
  1185. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1186. if (musb_ep->is_in) {
  1187. csr = musb_readw(epio, MUSB_TXCSR);
  1188. csr |= MUSB_TXCSR_P_WZC_BITS
  1189. | MUSB_TXCSR_CLRDATATOG;
  1190. if (value)
  1191. csr |= MUSB_TXCSR_P_SENDSTALL;
  1192. else
  1193. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1194. | MUSB_TXCSR_P_SENTSTALL);
  1195. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1196. musb_writew(epio, MUSB_TXCSR, csr);
  1197. } else {
  1198. csr = musb_readw(epio, MUSB_RXCSR);
  1199. csr |= MUSB_RXCSR_P_WZC_BITS
  1200. | MUSB_RXCSR_FLUSHFIFO
  1201. | MUSB_RXCSR_CLRDATATOG;
  1202. if (value)
  1203. csr |= MUSB_RXCSR_P_SENDSTALL;
  1204. else
  1205. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1206. | MUSB_RXCSR_P_SENTSTALL);
  1207. musb_writew(epio, MUSB_RXCSR, csr);
  1208. }
  1209. /* maybe start the first request in the queue */
  1210. if (!musb_ep->busy && !value && request) {
  1211. dev_dbg(musb->controller, "restarting the request\n");
  1212. musb_ep_restart(musb, request);
  1213. }
  1214. done:
  1215. spin_unlock_irqrestore(&musb->lock, flags);
  1216. return status;
  1217. }
  1218. /*
  1219. * Sets the halt feature with the clear requests ignored
  1220. */
  1221. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1222. {
  1223. struct musb_ep *musb_ep = to_musb_ep(ep);
  1224. if (!ep)
  1225. return -EINVAL;
  1226. musb_ep->wedged = 1;
  1227. return usb_ep_set_halt(ep);
  1228. }
  1229. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1230. {
  1231. struct musb_ep *musb_ep = to_musb_ep(ep);
  1232. void __iomem *epio = musb_ep->hw_ep->regs;
  1233. int retval = -EINVAL;
  1234. if (musb_ep->desc && !musb_ep->is_in) {
  1235. struct musb *musb = musb_ep->musb;
  1236. int epnum = musb_ep->current_epnum;
  1237. void __iomem *mbase = musb->mregs;
  1238. unsigned long flags;
  1239. spin_lock_irqsave(&musb->lock, flags);
  1240. musb_ep_select(mbase, epnum);
  1241. /* FIXME return zero unless RXPKTRDY is set */
  1242. retval = musb_readw(epio, MUSB_RXCOUNT);
  1243. spin_unlock_irqrestore(&musb->lock, flags);
  1244. }
  1245. return retval;
  1246. }
  1247. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1248. {
  1249. struct musb_ep *musb_ep = to_musb_ep(ep);
  1250. struct musb *musb = musb_ep->musb;
  1251. u8 epnum = musb_ep->current_epnum;
  1252. void __iomem *epio = musb->endpoints[epnum].regs;
  1253. void __iomem *mbase;
  1254. unsigned long flags;
  1255. u16 csr;
  1256. mbase = musb->mregs;
  1257. spin_lock_irqsave(&musb->lock, flags);
  1258. musb_ep_select(mbase, (u8) epnum);
  1259. /* disable interrupts */
  1260. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1261. if (musb_ep->is_in) {
  1262. csr = musb_readw(epio, MUSB_TXCSR);
  1263. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1264. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1265. /*
  1266. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1267. * to interrupt current FIFO loading, but not flushing
  1268. * the already loaded ones.
  1269. */
  1270. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1271. musb_writew(epio, MUSB_TXCSR, csr);
  1272. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1273. musb_writew(epio, MUSB_TXCSR, csr);
  1274. }
  1275. } else {
  1276. csr = musb_readw(epio, MUSB_RXCSR);
  1277. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1278. musb_writew(epio, MUSB_RXCSR, csr);
  1279. musb_writew(epio, MUSB_RXCSR, csr);
  1280. }
  1281. /* re-enable interrupt */
  1282. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1283. spin_unlock_irqrestore(&musb->lock, flags);
  1284. }
  1285. static const struct usb_ep_ops musb_ep_ops = {
  1286. .enable = musb_gadget_enable,
  1287. .disable = musb_gadget_disable,
  1288. .alloc_request = musb_alloc_request,
  1289. .free_request = musb_free_request,
  1290. .queue = musb_gadget_queue,
  1291. .dequeue = musb_gadget_dequeue,
  1292. .set_halt = musb_gadget_set_halt,
  1293. .set_wedge = musb_gadget_set_wedge,
  1294. .fifo_status = musb_gadget_fifo_status,
  1295. .fifo_flush = musb_gadget_fifo_flush
  1296. };
  1297. /* ----------------------------------------------------------------------- */
  1298. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1299. {
  1300. struct musb *musb = gadget_to_musb(gadget);
  1301. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1302. }
  1303. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1304. {
  1305. struct musb *musb = gadget_to_musb(gadget);
  1306. void __iomem *mregs = musb->mregs;
  1307. unsigned long flags;
  1308. int status = -EINVAL;
  1309. u8 power, devctl;
  1310. int retries;
  1311. spin_lock_irqsave(&musb->lock, flags);
  1312. switch (musb->xceiv->state) {
  1313. case OTG_STATE_B_PERIPHERAL:
  1314. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1315. * that's part of the standard usb 1.1 state machine, and
  1316. * doesn't affect OTG transitions.
  1317. */
  1318. if (musb->may_wakeup && musb->is_suspended)
  1319. break;
  1320. goto done;
  1321. case OTG_STATE_B_IDLE:
  1322. /* Start SRP ... OTG not required. */
  1323. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1324. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1325. devctl |= MUSB_DEVCTL_SESSION;
  1326. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1327. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1328. retries = 100;
  1329. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1330. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1331. if (retries-- < 1)
  1332. break;
  1333. }
  1334. retries = 10000;
  1335. while (devctl & MUSB_DEVCTL_SESSION) {
  1336. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1337. if (retries-- < 1)
  1338. break;
  1339. }
  1340. spin_unlock_irqrestore(&musb->lock, flags);
  1341. otg_start_srp(musb->xceiv->otg);
  1342. spin_lock_irqsave(&musb->lock, flags);
  1343. /* Block idling for at least 1s */
  1344. musb_platform_try_idle(musb,
  1345. jiffies + msecs_to_jiffies(1 * HZ));
  1346. status = 0;
  1347. goto done;
  1348. default:
  1349. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1350. usb_otg_state_string(musb->xceiv->state));
  1351. goto done;
  1352. }
  1353. status = 0;
  1354. power = musb_readb(mregs, MUSB_POWER);
  1355. power |= MUSB_POWER_RESUME;
  1356. musb_writeb(mregs, MUSB_POWER, power);
  1357. dev_dbg(musb->controller, "issue wakeup\n");
  1358. /* FIXME do this next chunk in a timer callback, no udelay */
  1359. mdelay(2);
  1360. power = musb_readb(mregs, MUSB_POWER);
  1361. power &= ~MUSB_POWER_RESUME;
  1362. musb_writeb(mregs, MUSB_POWER, power);
  1363. done:
  1364. spin_unlock_irqrestore(&musb->lock, flags);
  1365. return status;
  1366. }
  1367. static int
  1368. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1369. {
  1370. struct musb *musb = gadget_to_musb(gadget);
  1371. musb->is_self_powered = !!is_selfpowered;
  1372. return 0;
  1373. }
  1374. static void musb_pullup(struct musb *musb, int is_on)
  1375. {
  1376. u8 power;
  1377. power = musb_readb(musb->mregs, MUSB_POWER);
  1378. if (is_on)
  1379. power |= MUSB_POWER_SOFTCONN;
  1380. else
  1381. power &= ~MUSB_POWER_SOFTCONN;
  1382. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1383. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1384. is_on ? "on" : "off");
  1385. musb_writeb(musb->mregs, MUSB_POWER, power);
  1386. }
  1387. #if 0
  1388. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1389. {
  1390. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1391. /*
  1392. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1393. * though that can clear it), just musb_pullup().
  1394. */
  1395. return -EINVAL;
  1396. }
  1397. #endif
  1398. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1399. {
  1400. struct musb *musb = gadget_to_musb(gadget);
  1401. if (!musb->xceiv->set_power)
  1402. return -EOPNOTSUPP;
  1403. return usb_phy_set_power(musb->xceiv, mA);
  1404. }
  1405. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1406. {
  1407. struct musb *musb = gadget_to_musb(gadget);
  1408. unsigned long flags;
  1409. is_on = !!is_on;
  1410. pm_runtime_get_sync(musb->controller);
  1411. /* NOTE: this assumes we are sensing vbus; we'd rather
  1412. * not pullup unless the B-session is active.
  1413. */
  1414. spin_lock_irqsave(&musb->lock, flags);
  1415. if (is_on != musb->softconnect) {
  1416. musb->softconnect = is_on;
  1417. musb_pullup(musb, is_on);
  1418. }
  1419. spin_unlock_irqrestore(&musb->lock, flags);
  1420. pm_runtime_put(musb->controller);
  1421. return 0;
  1422. }
  1423. static int musb_gadget_start(struct usb_gadget *g,
  1424. struct usb_gadget_driver *driver);
  1425. static int musb_gadget_stop(struct usb_gadget *g,
  1426. struct usb_gadget_driver *driver);
  1427. static const struct usb_gadget_ops musb_gadget_operations = {
  1428. .get_frame = musb_gadget_get_frame,
  1429. .wakeup = musb_gadget_wakeup,
  1430. .set_selfpowered = musb_gadget_set_self_powered,
  1431. /* .vbus_session = musb_gadget_vbus_session, */
  1432. .vbus_draw = musb_gadget_vbus_draw,
  1433. .pullup = musb_gadget_pullup,
  1434. .udc_start = musb_gadget_start,
  1435. .udc_stop = musb_gadget_stop,
  1436. };
  1437. /* ----------------------------------------------------------------------- */
  1438. /* Registration */
  1439. /* Only this registration code "knows" the rule (from USB standards)
  1440. * about there being only one external upstream port. It assumes
  1441. * all peripheral ports are external...
  1442. */
  1443. static void
  1444. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1445. {
  1446. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1447. memset(ep, 0, sizeof *ep);
  1448. ep->current_epnum = epnum;
  1449. ep->musb = musb;
  1450. ep->hw_ep = hw_ep;
  1451. ep->is_in = is_in;
  1452. INIT_LIST_HEAD(&ep->req_list);
  1453. sprintf(ep->name, "ep%d%s", epnum,
  1454. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1455. is_in ? "in" : "out"));
  1456. ep->end_point.name = ep->name;
  1457. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1458. if (!epnum) {
  1459. ep->end_point.maxpacket = 64;
  1460. ep->end_point.ops = &musb_g_ep0_ops;
  1461. musb->g.ep0 = &ep->end_point;
  1462. } else {
  1463. if (is_in)
  1464. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1465. else
  1466. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1467. ep->end_point.ops = &musb_ep_ops;
  1468. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1469. }
  1470. }
  1471. /*
  1472. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1473. * to the rest of the driver state.
  1474. */
  1475. static inline void musb_g_init_endpoints(struct musb *musb)
  1476. {
  1477. u8 epnum;
  1478. struct musb_hw_ep *hw_ep;
  1479. unsigned count = 0;
  1480. /* initialize endpoint list just once */
  1481. INIT_LIST_HEAD(&(musb->g.ep_list));
  1482. for (epnum = 0, hw_ep = musb->endpoints;
  1483. epnum < musb->nr_endpoints;
  1484. epnum++, hw_ep++) {
  1485. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1486. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1487. count++;
  1488. } else {
  1489. if (hw_ep->max_packet_sz_tx) {
  1490. init_peripheral_ep(musb, &hw_ep->ep_in,
  1491. epnum, 1);
  1492. count++;
  1493. }
  1494. if (hw_ep->max_packet_sz_rx) {
  1495. init_peripheral_ep(musb, &hw_ep->ep_out,
  1496. epnum, 0);
  1497. count++;
  1498. }
  1499. }
  1500. }
  1501. }
  1502. /* called once during driver setup to initialize and link into
  1503. * the driver model; memory is zeroed.
  1504. */
  1505. int musb_gadget_setup(struct musb *musb)
  1506. {
  1507. int status;
  1508. /* REVISIT minor race: if (erroneously) setting up two
  1509. * musb peripherals at the same time, only the bus lock
  1510. * is probably held.
  1511. */
  1512. musb->g.ops = &musb_gadget_operations;
  1513. musb->g.max_speed = USB_SPEED_HIGH;
  1514. musb->g.speed = USB_SPEED_UNKNOWN;
  1515. /* this "gadget" abstracts/virtualizes the controller */
  1516. musb->g.name = musb_driver_name;
  1517. musb->g.is_otg = 1;
  1518. musb_g_init_endpoints(musb);
  1519. musb->is_active = 0;
  1520. musb_platform_try_idle(musb, 0);
  1521. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1522. if (status)
  1523. goto err;
  1524. return 0;
  1525. err:
  1526. musb->g.dev.parent = NULL;
  1527. device_unregister(&musb->g.dev);
  1528. return status;
  1529. }
  1530. void musb_gadget_cleanup(struct musb *musb)
  1531. {
  1532. usb_del_gadget_udc(&musb->g);
  1533. }
  1534. /*
  1535. * Register the gadget driver. Used by gadget drivers when
  1536. * registering themselves with the controller.
  1537. *
  1538. * -EINVAL something went wrong (not driver)
  1539. * -EBUSY another gadget is already using the controller
  1540. * -ENOMEM no memory to perform the operation
  1541. *
  1542. * @param driver the gadget driver
  1543. * @return <0 if error, 0 if everything is fine
  1544. */
  1545. static int musb_gadget_start(struct usb_gadget *g,
  1546. struct usb_gadget_driver *driver)
  1547. {
  1548. struct musb *musb = gadget_to_musb(g);
  1549. struct usb_otg *otg = musb->xceiv->otg;
  1550. struct usb_hcd *hcd = musb_to_hcd(musb);
  1551. unsigned long flags;
  1552. int retval = 0;
  1553. if (driver->max_speed < USB_SPEED_HIGH) {
  1554. retval = -EINVAL;
  1555. goto err;
  1556. }
  1557. pm_runtime_get_sync(musb->controller);
  1558. dev_dbg(musb->controller, "registering driver %s\n", driver->function);
  1559. musb->softconnect = 0;
  1560. musb->gadget_driver = driver;
  1561. spin_lock_irqsave(&musb->lock, flags);
  1562. musb->is_active = 1;
  1563. otg_set_peripheral(otg, &musb->g);
  1564. musb->xceiv->state = OTG_STATE_B_IDLE;
  1565. spin_unlock_irqrestore(&musb->lock, flags);
  1566. /* REVISIT: funcall to other code, which also
  1567. * handles power budgeting ... this way also
  1568. * ensures HdrcStart is indirectly called.
  1569. */
  1570. retval = usb_add_hcd(hcd, 0, 0);
  1571. if (retval < 0) {
  1572. dev_dbg(musb->controller, "add_hcd failed, %d\n", retval);
  1573. goto err;
  1574. }
  1575. if (musb->xceiv->last_event == USB_EVENT_ID)
  1576. musb_platform_set_vbus(musb, 1);
  1577. hcd->self.uses_pio_for_control = 1;
  1578. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1579. pm_runtime_put(musb->controller);
  1580. return 0;
  1581. err:
  1582. return retval;
  1583. }
  1584. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1585. {
  1586. int i;
  1587. struct musb_hw_ep *hw_ep;
  1588. /* don't disconnect if it's not connected */
  1589. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1590. driver = NULL;
  1591. else
  1592. musb->g.speed = USB_SPEED_UNKNOWN;
  1593. /* deactivate the hardware */
  1594. if (musb->softconnect) {
  1595. musb->softconnect = 0;
  1596. musb_pullup(musb, 0);
  1597. }
  1598. musb_stop(musb);
  1599. /* killing any outstanding requests will quiesce the driver;
  1600. * then report disconnect
  1601. */
  1602. if (driver) {
  1603. for (i = 0, hw_ep = musb->endpoints;
  1604. i < musb->nr_endpoints;
  1605. i++, hw_ep++) {
  1606. musb_ep_select(musb->mregs, i);
  1607. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1608. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1609. } else {
  1610. if (hw_ep->max_packet_sz_tx)
  1611. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1612. if (hw_ep->max_packet_sz_rx)
  1613. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1614. }
  1615. }
  1616. }
  1617. }
  1618. /*
  1619. * Unregister the gadget driver. Used by gadget drivers when
  1620. * unregistering themselves from the controller.
  1621. *
  1622. * @param driver the gadget driver to unregister
  1623. */
  1624. static int musb_gadget_stop(struct usb_gadget *g,
  1625. struct usb_gadget_driver *driver)
  1626. {
  1627. struct musb *musb = gadget_to_musb(g);
  1628. unsigned long flags;
  1629. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1630. pm_runtime_get_sync(musb->controller);
  1631. /*
  1632. * REVISIT always use otg_set_peripheral() here too;
  1633. * this needs to shut down the OTG engine.
  1634. */
  1635. spin_lock_irqsave(&musb->lock, flags);
  1636. musb_hnp_stop(musb);
  1637. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1638. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1639. stop_activity(musb, driver);
  1640. otg_set_peripheral(musb->xceiv->otg, NULL);
  1641. dev_dbg(musb->controller, "unregistering driver %s\n", driver->function);
  1642. musb->is_active = 0;
  1643. musb->gadget_driver = NULL;
  1644. musb_platform_try_idle(musb, 0);
  1645. spin_unlock_irqrestore(&musb->lock, flags);
  1646. usb_remove_hcd(musb_to_hcd(musb));
  1647. /*
  1648. * FIXME we need to be able to register another
  1649. * gadget driver here and have everything work;
  1650. * that currently misbehaves.
  1651. */
  1652. pm_runtime_put(musb->controller);
  1653. return 0;
  1654. }
  1655. /* ----------------------------------------------------------------------- */
  1656. /* lifecycle operations called through plat_uds.c */
  1657. void musb_g_resume(struct musb *musb)
  1658. {
  1659. musb->is_suspended = 0;
  1660. switch (musb->xceiv->state) {
  1661. case OTG_STATE_B_IDLE:
  1662. break;
  1663. case OTG_STATE_B_WAIT_ACON:
  1664. case OTG_STATE_B_PERIPHERAL:
  1665. musb->is_active = 1;
  1666. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1667. spin_unlock(&musb->lock);
  1668. musb->gadget_driver->resume(&musb->g);
  1669. spin_lock(&musb->lock);
  1670. }
  1671. break;
  1672. default:
  1673. WARNING("unhandled RESUME transition (%s)\n",
  1674. usb_otg_state_string(musb->xceiv->state));
  1675. }
  1676. }
  1677. /* called when SOF packets stop for 3+ msec */
  1678. void musb_g_suspend(struct musb *musb)
  1679. {
  1680. u8 devctl;
  1681. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1682. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1683. switch (musb->xceiv->state) {
  1684. case OTG_STATE_B_IDLE:
  1685. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1686. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1687. break;
  1688. case OTG_STATE_B_PERIPHERAL:
  1689. musb->is_suspended = 1;
  1690. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1691. spin_unlock(&musb->lock);
  1692. musb->gadget_driver->suspend(&musb->g);
  1693. spin_lock(&musb->lock);
  1694. }
  1695. break;
  1696. default:
  1697. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1698. * A_PERIPHERAL may need care too
  1699. */
  1700. WARNING("unhandled SUSPEND transition (%s)\n",
  1701. usb_otg_state_string(musb->xceiv->state));
  1702. }
  1703. }
  1704. /* Called during SRP */
  1705. void musb_g_wakeup(struct musb *musb)
  1706. {
  1707. musb_gadget_wakeup(&musb->g);
  1708. }
  1709. /* called when VBUS drops below session threshold, and in other cases */
  1710. void musb_g_disconnect(struct musb *musb)
  1711. {
  1712. void __iomem *mregs = musb->mregs;
  1713. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1714. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1715. /* clear HR */
  1716. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1717. /* don't draw vbus until new b-default session */
  1718. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1719. musb->g.speed = USB_SPEED_UNKNOWN;
  1720. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1721. spin_unlock(&musb->lock);
  1722. musb->gadget_driver->disconnect(&musb->g);
  1723. spin_lock(&musb->lock);
  1724. }
  1725. switch (musb->xceiv->state) {
  1726. default:
  1727. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1728. usb_otg_state_string(musb->xceiv->state));
  1729. musb->xceiv->state = OTG_STATE_A_IDLE;
  1730. MUSB_HST_MODE(musb);
  1731. break;
  1732. case OTG_STATE_A_PERIPHERAL:
  1733. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1734. MUSB_HST_MODE(musb);
  1735. break;
  1736. case OTG_STATE_B_WAIT_ACON:
  1737. case OTG_STATE_B_HOST:
  1738. case OTG_STATE_B_PERIPHERAL:
  1739. case OTG_STATE_B_IDLE:
  1740. musb->xceiv->state = OTG_STATE_B_IDLE;
  1741. break;
  1742. case OTG_STATE_B_SRP_INIT:
  1743. break;
  1744. }
  1745. musb->is_active = 0;
  1746. }
  1747. void musb_g_reset(struct musb *musb)
  1748. __releases(musb->lock)
  1749. __acquires(musb->lock)
  1750. {
  1751. void __iomem *mbase = musb->mregs;
  1752. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1753. u8 power;
  1754. dev_dbg(musb->controller, "<== %s driver '%s'\n",
  1755. (devctl & MUSB_DEVCTL_BDEVICE)
  1756. ? "B-Device" : "A-Device",
  1757. musb->gadget_driver
  1758. ? musb->gadget_driver->driver.name
  1759. : NULL
  1760. );
  1761. /* report disconnect, if we didn't already (flushing EP state) */
  1762. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1763. musb_g_disconnect(musb);
  1764. /* clear HR */
  1765. else if (devctl & MUSB_DEVCTL_HR)
  1766. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1767. /* what speed did we negotiate? */
  1768. power = musb_readb(mbase, MUSB_POWER);
  1769. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1770. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1771. /* start in USB_STATE_DEFAULT */
  1772. musb->is_active = 1;
  1773. musb->is_suspended = 0;
  1774. MUSB_DEV_MODE(musb);
  1775. musb->address = 0;
  1776. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1777. musb->may_wakeup = 0;
  1778. musb->g.b_hnp_enable = 0;
  1779. musb->g.a_alt_hnp_support = 0;
  1780. musb->g.a_hnp_support = 0;
  1781. /* Normal reset, as B-Device;
  1782. * or else after HNP, as A-Device
  1783. */
  1784. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1785. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1786. musb->g.is_a_peripheral = 0;
  1787. } else {
  1788. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1789. musb->g.is_a_peripheral = 1;
  1790. }
  1791. /* start with default limits on VBUS power draw */
  1792. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1793. }