omap-serial.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <linux/platform_data/serial-omap.h>
  43. #define OMAP_MAX_HSUART_PORTS 6
  44. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  45. #define OMAP_UART_REV_42 0x0402
  46. #define OMAP_UART_REV_46 0x0406
  47. #define OMAP_UART_REV_52 0x0502
  48. #define OMAP_UART_REV_63 0x0603
  49. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  50. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  51. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  52. /* SCR register bitmasks */
  53. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  54. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  55. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  56. /* FCR register bitmasks */
  57. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  58. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  59. /* MVR register bitmasks */
  60. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  61. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  62. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  63. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  64. #define OMAP_UART_MVR_MAJ_MASK 0x700
  65. #define OMAP_UART_MVR_MAJ_SHIFT 8
  66. #define OMAP_UART_MVR_MIN_MASK 0x3f
  67. #define OMAP_UART_DMA_CH_FREE -1
  68. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  69. #define OMAP_MODE13X_SPEED 230400
  70. /* WER = 0x7F
  71. * Enable module level wakeup in WER reg
  72. */
  73. #define OMAP_UART_WER_MOD_WKUP 0X7F
  74. /* Enable XON/XOFF flow control on output */
  75. #define OMAP_UART_SW_TX 0x08
  76. /* Enable XON/XOFF flow control on input */
  77. #define OMAP_UART_SW_RX 0x02
  78. #define OMAP_UART_SW_CLR 0xF0
  79. #define OMAP_UART_TCR_TRIG 0x0F
  80. struct uart_omap_dma {
  81. u8 uart_dma_tx;
  82. u8 uart_dma_rx;
  83. int rx_dma_channel;
  84. int tx_dma_channel;
  85. dma_addr_t rx_buf_dma_phys;
  86. dma_addr_t tx_buf_dma_phys;
  87. unsigned int uart_base;
  88. /*
  89. * Buffer for rx dma.It is not required for tx because the buffer
  90. * comes from port structure.
  91. */
  92. unsigned char *rx_buf;
  93. unsigned int prev_rx_dma_pos;
  94. int tx_buf_size;
  95. int tx_dma_used;
  96. int rx_dma_used;
  97. spinlock_t tx_lock;
  98. spinlock_t rx_lock;
  99. /* timer to poll activity on rx dma */
  100. struct timer_list rx_timer;
  101. unsigned int rx_buf_size;
  102. unsigned int rx_poll_rate;
  103. unsigned int rx_timeout;
  104. };
  105. struct uart_omap_port {
  106. struct uart_port port;
  107. struct uart_omap_dma uart_dma;
  108. struct device *dev;
  109. unsigned char ier;
  110. unsigned char lcr;
  111. unsigned char mcr;
  112. unsigned char fcr;
  113. unsigned char efr;
  114. unsigned char dll;
  115. unsigned char dlh;
  116. unsigned char mdr1;
  117. unsigned char scr;
  118. int use_dma;
  119. /*
  120. * Some bits in registers are cleared on a read, so they must
  121. * be saved whenever the register is read but the bits will not
  122. * be immediately processed.
  123. */
  124. unsigned int lsr_break_flag;
  125. unsigned char msr_saved_flags;
  126. char name[20];
  127. unsigned long port_activity;
  128. int context_loss_cnt;
  129. u32 errata;
  130. u8 wakeups_enabled;
  131. int DTR_gpio;
  132. int DTR_inverted;
  133. int DTR_active;
  134. struct pm_qos_request pm_qos_request;
  135. u32 latency;
  136. u32 calc_latency;
  137. struct work_struct qos_work;
  138. struct pinctrl *pins;
  139. };
  140. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  141. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  142. /* Forward declaration of functions */
  143. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  144. static struct workqueue_struct *serial_omap_uart_wq;
  145. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  146. {
  147. offset <<= up->port.regshift;
  148. return readw(up->port.membase + offset);
  149. }
  150. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  151. {
  152. offset <<= up->port.regshift;
  153. writew(value, up->port.membase + offset);
  154. }
  155. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  156. {
  157. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  158. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  159. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  160. serial_out(up, UART_FCR, 0);
  161. }
  162. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  163. {
  164. struct omap_uart_port_info *pdata = up->dev->platform_data;
  165. if (!pdata || !pdata->get_context_loss_count)
  166. return 0;
  167. return pdata->get_context_loss_count(up->dev);
  168. }
  169. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  170. {
  171. struct omap_uart_port_info *pdata = up->dev->platform_data;
  172. if (!pdata || !pdata->set_forceidle)
  173. return;
  174. pdata->set_forceidle(up->dev);
  175. }
  176. static void serial_omap_set_noidle(struct uart_omap_port *up)
  177. {
  178. struct omap_uart_port_info *pdata = up->dev->platform_data;
  179. if (!pdata || !pdata->set_noidle)
  180. return;
  181. pdata->set_noidle(up->dev);
  182. }
  183. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  184. {
  185. struct omap_uart_port_info *pdata = up->dev->platform_data;
  186. if (!pdata || !pdata->enable_wakeup)
  187. return;
  188. pdata->enable_wakeup(up->dev, enable);
  189. }
  190. /*
  191. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  192. * @port: uart port info
  193. * @baud: baudrate for which mode needs to be determined
  194. *
  195. * Returns true if baud rate is MODE16X and false if MODE13X
  196. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  197. * and Error Rates" determines modes not for all common baud rates.
  198. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  199. * table it's determined as 13x.
  200. */
  201. static bool
  202. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  203. {
  204. unsigned int n13 = port->uartclk / (13 * baud);
  205. unsigned int n16 = port->uartclk / (16 * baud);
  206. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  207. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  208. if(baudAbsDiff13 < 0)
  209. baudAbsDiff13 = -baudAbsDiff13;
  210. if(baudAbsDiff16 < 0)
  211. baudAbsDiff16 = -baudAbsDiff16;
  212. return (baudAbsDiff13 > baudAbsDiff16);
  213. }
  214. /*
  215. * serial_omap_get_divisor - calculate divisor value
  216. * @port: uart port info
  217. * @baud: baudrate for which divisor needs to be calculated.
  218. */
  219. static unsigned int
  220. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  221. {
  222. unsigned int divisor;
  223. if (!serial_omap_baud_is_mode16(port, baud))
  224. divisor = 13;
  225. else
  226. divisor = 16;
  227. return port->uartclk/(baud * divisor);
  228. }
  229. static void serial_omap_enable_ms(struct uart_port *port)
  230. {
  231. struct uart_omap_port *up = to_uart_omap_port(port);
  232. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  233. pm_runtime_get_sync(up->dev);
  234. up->ier |= UART_IER_MSI;
  235. serial_out(up, UART_IER, up->ier);
  236. pm_runtime_mark_last_busy(up->dev);
  237. pm_runtime_put_autosuspend(up->dev);
  238. }
  239. static void serial_omap_stop_tx(struct uart_port *port)
  240. {
  241. struct uart_omap_port *up = to_uart_omap_port(port);
  242. pm_runtime_get_sync(up->dev);
  243. if (up->ier & UART_IER_THRI) {
  244. up->ier &= ~UART_IER_THRI;
  245. serial_out(up, UART_IER, up->ier);
  246. }
  247. serial_omap_set_forceidle(up);
  248. pm_runtime_mark_last_busy(up->dev);
  249. pm_runtime_put_autosuspend(up->dev);
  250. }
  251. static void serial_omap_stop_rx(struct uart_port *port)
  252. {
  253. struct uart_omap_port *up = to_uart_omap_port(port);
  254. pm_runtime_get_sync(up->dev);
  255. up->ier &= ~UART_IER_RLSI;
  256. up->port.read_status_mask &= ~UART_LSR_DR;
  257. serial_out(up, UART_IER, up->ier);
  258. pm_runtime_mark_last_busy(up->dev);
  259. pm_runtime_put_autosuspend(up->dev);
  260. }
  261. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  262. {
  263. struct circ_buf *xmit = &up->port.state->xmit;
  264. int count;
  265. if (up->port.x_char) {
  266. serial_out(up, UART_TX, up->port.x_char);
  267. up->port.icount.tx++;
  268. up->port.x_char = 0;
  269. return;
  270. }
  271. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  272. serial_omap_stop_tx(&up->port);
  273. return;
  274. }
  275. count = up->port.fifosize / 4;
  276. do {
  277. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  278. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  279. up->port.icount.tx++;
  280. if (uart_circ_empty(xmit))
  281. break;
  282. } while (--count > 0);
  283. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  284. spin_unlock(&up->port.lock);
  285. uart_write_wakeup(&up->port);
  286. spin_lock(&up->port.lock);
  287. }
  288. if (uart_circ_empty(xmit))
  289. serial_omap_stop_tx(&up->port);
  290. }
  291. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  292. {
  293. if (!(up->ier & UART_IER_THRI)) {
  294. up->ier |= UART_IER_THRI;
  295. serial_out(up, UART_IER, up->ier);
  296. }
  297. }
  298. static void serial_omap_start_tx(struct uart_port *port)
  299. {
  300. struct uart_omap_port *up = to_uart_omap_port(port);
  301. pm_runtime_get_sync(up->dev);
  302. serial_omap_enable_ier_thri(up);
  303. serial_omap_set_noidle(up);
  304. pm_runtime_mark_last_busy(up->dev);
  305. pm_runtime_put_autosuspend(up->dev);
  306. }
  307. static void serial_omap_throttle(struct uart_port *port)
  308. {
  309. struct uart_omap_port *up = to_uart_omap_port(port);
  310. unsigned long flags;
  311. pm_runtime_get_sync(up->dev);
  312. spin_lock_irqsave(&up->port.lock, flags);
  313. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  314. serial_out(up, UART_IER, up->ier);
  315. spin_unlock_irqrestore(&up->port.lock, flags);
  316. pm_runtime_mark_last_busy(up->dev);
  317. pm_runtime_put_autosuspend(up->dev);
  318. }
  319. static void serial_omap_unthrottle(struct uart_port *port)
  320. {
  321. struct uart_omap_port *up = to_uart_omap_port(port);
  322. unsigned long flags;
  323. pm_runtime_get_sync(up->dev);
  324. spin_lock_irqsave(&up->port.lock, flags);
  325. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  326. serial_out(up, UART_IER, up->ier);
  327. spin_unlock_irqrestore(&up->port.lock, flags);
  328. pm_runtime_mark_last_busy(up->dev);
  329. pm_runtime_put_autosuspend(up->dev);
  330. }
  331. static unsigned int check_modem_status(struct uart_omap_port *up)
  332. {
  333. unsigned int status;
  334. status = serial_in(up, UART_MSR);
  335. status |= up->msr_saved_flags;
  336. up->msr_saved_flags = 0;
  337. if ((status & UART_MSR_ANY_DELTA) == 0)
  338. return status;
  339. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  340. up->port.state != NULL) {
  341. if (status & UART_MSR_TERI)
  342. up->port.icount.rng++;
  343. if (status & UART_MSR_DDSR)
  344. up->port.icount.dsr++;
  345. if (status & UART_MSR_DDCD)
  346. uart_handle_dcd_change
  347. (&up->port, status & UART_MSR_DCD);
  348. if (status & UART_MSR_DCTS)
  349. uart_handle_cts_change
  350. (&up->port, status & UART_MSR_CTS);
  351. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  352. }
  353. return status;
  354. }
  355. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  356. {
  357. unsigned int flag;
  358. unsigned char ch = 0;
  359. if (likely(lsr & UART_LSR_DR))
  360. ch = serial_in(up, UART_RX);
  361. up->port.icount.rx++;
  362. flag = TTY_NORMAL;
  363. if (lsr & UART_LSR_BI) {
  364. flag = TTY_BREAK;
  365. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  366. up->port.icount.brk++;
  367. /*
  368. * We do the SysRQ and SAK checking
  369. * here because otherwise the break
  370. * may get masked by ignore_status_mask
  371. * or read_status_mask.
  372. */
  373. if (uart_handle_break(&up->port))
  374. return;
  375. }
  376. if (lsr & UART_LSR_PE) {
  377. flag = TTY_PARITY;
  378. up->port.icount.parity++;
  379. }
  380. if (lsr & UART_LSR_FE) {
  381. flag = TTY_FRAME;
  382. up->port.icount.frame++;
  383. }
  384. if (lsr & UART_LSR_OE)
  385. up->port.icount.overrun++;
  386. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  387. if (up->port.line == up->port.cons->index) {
  388. /* Recover the break flag from console xmit */
  389. lsr |= up->lsr_break_flag;
  390. }
  391. #endif
  392. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  393. }
  394. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  395. {
  396. unsigned char ch = 0;
  397. unsigned int flag;
  398. if (!(lsr & UART_LSR_DR))
  399. return;
  400. ch = serial_in(up, UART_RX);
  401. flag = TTY_NORMAL;
  402. up->port.icount.rx++;
  403. if (uart_handle_sysrq_char(&up->port, ch))
  404. return;
  405. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  406. }
  407. /**
  408. * serial_omap_irq() - This handles the interrupt from one port
  409. * @irq: uart port irq number
  410. * @dev_id: uart port info
  411. */
  412. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  413. {
  414. struct uart_omap_port *up = dev_id;
  415. unsigned int iir, lsr;
  416. unsigned int type;
  417. irqreturn_t ret = IRQ_NONE;
  418. int max_count = 256;
  419. spin_lock(&up->port.lock);
  420. pm_runtime_get_sync(up->dev);
  421. do {
  422. iir = serial_in(up, UART_IIR);
  423. if (iir & UART_IIR_NO_INT)
  424. break;
  425. ret = IRQ_HANDLED;
  426. lsr = serial_in(up, UART_LSR);
  427. /* extract IRQ type from IIR register */
  428. type = iir & 0x3e;
  429. switch (type) {
  430. case UART_IIR_MSI:
  431. check_modem_status(up);
  432. break;
  433. case UART_IIR_THRI:
  434. transmit_chars(up, lsr);
  435. break;
  436. case UART_IIR_RX_TIMEOUT:
  437. /* FALLTHROUGH */
  438. case UART_IIR_RDI:
  439. serial_omap_rdi(up, lsr);
  440. break;
  441. case UART_IIR_RLSI:
  442. serial_omap_rlsi(up, lsr);
  443. break;
  444. case UART_IIR_CTS_RTS_DSR:
  445. /* simply try again */
  446. break;
  447. case UART_IIR_XOFF:
  448. /* FALLTHROUGH */
  449. default:
  450. break;
  451. }
  452. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  453. spin_unlock(&up->port.lock);
  454. tty_flip_buffer_push(&up->port.state->port);
  455. pm_runtime_mark_last_busy(up->dev);
  456. pm_runtime_put_autosuspend(up->dev);
  457. up->port_activity = jiffies;
  458. return ret;
  459. }
  460. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  461. {
  462. struct uart_omap_port *up = to_uart_omap_port(port);
  463. unsigned long flags = 0;
  464. unsigned int ret = 0;
  465. pm_runtime_get_sync(up->dev);
  466. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  467. spin_lock_irqsave(&up->port.lock, flags);
  468. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  469. spin_unlock_irqrestore(&up->port.lock, flags);
  470. pm_runtime_mark_last_busy(up->dev);
  471. pm_runtime_put_autosuspend(up->dev);
  472. return ret;
  473. }
  474. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  475. {
  476. struct uart_omap_port *up = to_uart_omap_port(port);
  477. unsigned int status;
  478. unsigned int ret = 0;
  479. pm_runtime_get_sync(up->dev);
  480. status = check_modem_status(up);
  481. pm_runtime_mark_last_busy(up->dev);
  482. pm_runtime_put_autosuspend(up->dev);
  483. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  484. if (status & UART_MSR_DCD)
  485. ret |= TIOCM_CAR;
  486. if (status & UART_MSR_RI)
  487. ret |= TIOCM_RNG;
  488. if (status & UART_MSR_DSR)
  489. ret |= TIOCM_DSR;
  490. if (status & UART_MSR_CTS)
  491. ret |= TIOCM_CTS;
  492. return ret;
  493. }
  494. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  495. {
  496. struct uart_omap_port *up = to_uart_omap_port(port);
  497. unsigned char mcr = 0, old_mcr;
  498. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  499. if (mctrl & TIOCM_RTS)
  500. mcr |= UART_MCR_RTS;
  501. if (mctrl & TIOCM_DTR)
  502. mcr |= UART_MCR_DTR;
  503. if (mctrl & TIOCM_OUT1)
  504. mcr |= UART_MCR_OUT1;
  505. if (mctrl & TIOCM_OUT2)
  506. mcr |= UART_MCR_OUT2;
  507. if (mctrl & TIOCM_LOOP)
  508. mcr |= UART_MCR_LOOP;
  509. pm_runtime_get_sync(up->dev);
  510. old_mcr = serial_in(up, UART_MCR);
  511. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  512. UART_MCR_DTR | UART_MCR_RTS);
  513. up->mcr = old_mcr | mcr;
  514. serial_out(up, UART_MCR, up->mcr);
  515. pm_runtime_mark_last_busy(up->dev);
  516. pm_runtime_put_autosuspend(up->dev);
  517. if (gpio_is_valid(up->DTR_gpio) &&
  518. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  519. up->DTR_active = !up->DTR_active;
  520. if (gpio_cansleep(up->DTR_gpio))
  521. schedule_work(&up->qos_work);
  522. else
  523. gpio_set_value(up->DTR_gpio,
  524. up->DTR_active != up->DTR_inverted);
  525. }
  526. }
  527. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  528. {
  529. struct uart_omap_port *up = to_uart_omap_port(port);
  530. unsigned long flags = 0;
  531. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  532. pm_runtime_get_sync(up->dev);
  533. spin_lock_irqsave(&up->port.lock, flags);
  534. if (break_state == -1)
  535. up->lcr |= UART_LCR_SBC;
  536. else
  537. up->lcr &= ~UART_LCR_SBC;
  538. serial_out(up, UART_LCR, up->lcr);
  539. spin_unlock_irqrestore(&up->port.lock, flags);
  540. pm_runtime_mark_last_busy(up->dev);
  541. pm_runtime_put_autosuspend(up->dev);
  542. }
  543. static int serial_omap_startup(struct uart_port *port)
  544. {
  545. struct uart_omap_port *up = to_uart_omap_port(port);
  546. unsigned long flags = 0;
  547. int retval;
  548. /*
  549. * Allocate the IRQ
  550. */
  551. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  552. up->name, up);
  553. if (retval)
  554. return retval;
  555. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  556. pm_runtime_get_sync(up->dev);
  557. /*
  558. * Clear the FIFO buffers and disable them.
  559. * (they will be reenabled in set_termios())
  560. */
  561. serial_omap_clear_fifos(up);
  562. /* For Hardware flow control */
  563. serial_out(up, UART_MCR, UART_MCR_RTS);
  564. /*
  565. * Clear the interrupt registers.
  566. */
  567. (void) serial_in(up, UART_LSR);
  568. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  569. (void) serial_in(up, UART_RX);
  570. (void) serial_in(up, UART_IIR);
  571. (void) serial_in(up, UART_MSR);
  572. /*
  573. * Now, initialize the UART
  574. */
  575. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  576. spin_lock_irqsave(&up->port.lock, flags);
  577. /*
  578. * Most PC uarts need OUT2 raised to enable interrupts.
  579. */
  580. up->port.mctrl |= TIOCM_OUT2;
  581. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  582. spin_unlock_irqrestore(&up->port.lock, flags);
  583. up->msr_saved_flags = 0;
  584. /*
  585. * Finally, enable interrupts. Note: Modem status interrupts
  586. * are set via set_termios(), which will be occurring imminently
  587. * anyway, so we don't enable them here.
  588. */
  589. up->ier = UART_IER_RLSI | UART_IER_RDI;
  590. serial_out(up, UART_IER, up->ier);
  591. /* Enable module level wake up */
  592. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  593. pm_runtime_mark_last_busy(up->dev);
  594. pm_runtime_put_autosuspend(up->dev);
  595. up->port_activity = jiffies;
  596. return 0;
  597. }
  598. static void serial_omap_shutdown(struct uart_port *port)
  599. {
  600. struct uart_omap_port *up = to_uart_omap_port(port);
  601. unsigned long flags = 0;
  602. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  603. pm_runtime_get_sync(up->dev);
  604. /*
  605. * Disable interrupts from this port
  606. */
  607. up->ier = 0;
  608. serial_out(up, UART_IER, 0);
  609. spin_lock_irqsave(&up->port.lock, flags);
  610. up->port.mctrl &= ~TIOCM_OUT2;
  611. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  612. spin_unlock_irqrestore(&up->port.lock, flags);
  613. /*
  614. * Disable break condition and FIFOs
  615. */
  616. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  617. serial_omap_clear_fifos(up);
  618. /*
  619. * Read data port to reset things, and then free the irq
  620. */
  621. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  622. (void) serial_in(up, UART_RX);
  623. pm_runtime_mark_last_busy(up->dev);
  624. pm_runtime_put_autosuspend(up->dev);
  625. free_irq(up->port.irq, up);
  626. }
  627. static void serial_omap_uart_qos_work(struct work_struct *work)
  628. {
  629. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  630. qos_work);
  631. pm_qos_update_request(&up->pm_qos_request, up->latency);
  632. if (gpio_is_valid(up->DTR_gpio))
  633. gpio_set_value_cansleep(up->DTR_gpio,
  634. up->DTR_active != up->DTR_inverted);
  635. }
  636. static void
  637. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  638. struct ktermios *old)
  639. {
  640. struct uart_omap_port *up = to_uart_omap_port(port);
  641. unsigned char cval = 0;
  642. unsigned long flags = 0;
  643. unsigned int baud, quot;
  644. switch (termios->c_cflag & CSIZE) {
  645. case CS5:
  646. cval = UART_LCR_WLEN5;
  647. break;
  648. case CS6:
  649. cval = UART_LCR_WLEN6;
  650. break;
  651. case CS7:
  652. cval = UART_LCR_WLEN7;
  653. break;
  654. default:
  655. case CS8:
  656. cval = UART_LCR_WLEN8;
  657. break;
  658. }
  659. if (termios->c_cflag & CSTOPB)
  660. cval |= UART_LCR_STOP;
  661. if (termios->c_cflag & PARENB)
  662. cval |= UART_LCR_PARITY;
  663. if (!(termios->c_cflag & PARODD))
  664. cval |= UART_LCR_EPAR;
  665. if (termios->c_cflag & CMSPAR)
  666. cval |= UART_LCR_SPAR;
  667. /*
  668. * Ask the core to calculate the divisor for us.
  669. */
  670. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  671. quot = serial_omap_get_divisor(port, baud);
  672. /* calculate wakeup latency constraint */
  673. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  674. up->latency = up->calc_latency;
  675. schedule_work(&up->qos_work);
  676. up->dll = quot & 0xff;
  677. up->dlh = quot >> 8;
  678. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  679. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  680. UART_FCR_ENABLE_FIFO;
  681. /*
  682. * Ok, we're now changing the port state. Do it with
  683. * interrupts disabled.
  684. */
  685. pm_runtime_get_sync(up->dev);
  686. spin_lock_irqsave(&up->port.lock, flags);
  687. /*
  688. * Update the per-port timeout.
  689. */
  690. uart_update_timeout(port, termios->c_cflag, baud);
  691. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  692. if (termios->c_iflag & INPCK)
  693. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  694. if (termios->c_iflag & (BRKINT | PARMRK))
  695. up->port.read_status_mask |= UART_LSR_BI;
  696. /*
  697. * Characters to ignore
  698. */
  699. up->port.ignore_status_mask = 0;
  700. if (termios->c_iflag & IGNPAR)
  701. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  702. if (termios->c_iflag & IGNBRK) {
  703. up->port.ignore_status_mask |= UART_LSR_BI;
  704. /*
  705. * If we're ignoring parity and break indicators,
  706. * ignore overruns too (for real raw support).
  707. */
  708. if (termios->c_iflag & IGNPAR)
  709. up->port.ignore_status_mask |= UART_LSR_OE;
  710. }
  711. /*
  712. * ignore all characters if CREAD is not set
  713. */
  714. if ((termios->c_cflag & CREAD) == 0)
  715. up->port.ignore_status_mask |= UART_LSR_DR;
  716. /*
  717. * Modem status interrupts
  718. */
  719. up->ier &= ~UART_IER_MSI;
  720. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  721. up->ier |= UART_IER_MSI;
  722. serial_out(up, UART_IER, up->ier);
  723. serial_out(up, UART_LCR, cval); /* reset DLAB */
  724. up->lcr = cval;
  725. up->scr = 0;
  726. /* FIFOs and DMA Settings */
  727. /* FCR can be changed only when the
  728. * baud clock is not running
  729. * DLL_REG and DLH_REG set to 0.
  730. */
  731. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  732. serial_out(up, UART_DLL, 0);
  733. serial_out(up, UART_DLM, 0);
  734. serial_out(up, UART_LCR, 0);
  735. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  736. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  737. up->efr &= ~UART_EFR_SCD;
  738. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  739. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  740. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  741. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  742. /* FIFO ENABLE, DMA MODE */
  743. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  744. /*
  745. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  746. * sets Enables the granularity of 1 for TRIGGER RX
  747. * level. Along with setting RX FIFO trigger level
  748. * to 1 (as noted below, 16 characters) and TLR[3:0]
  749. * to zero this will result RX FIFO threshold level
  750. * to 1 character, instead of 16 as noted in comment
  751. * below.
  752. */
  753. /* Set receive FIFO threshold to 16 characters and
  754. * transmit FIFO threshold to 16 spaces
  755. */
  756. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  757. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  758. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  759. UART_FCR_ENABLE_FIFO;
  760. serial_out(up, UART_FCR, up->fcr);
  761. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  762. serial_out(up, UART_OMAP_SCR, up->scr);
  763. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  764. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  765. serial_out(up, UART_MCR, up->mcr);
  766. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  767. serial_out(up, UART_EFR, up->efr);
  768. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  769. /* Protocol, Baud Rate, and Interrupt Settings */
  770. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  771. serial_omap_mdr1_errataset(up, up->mdr1);
  772. else
  773. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  774. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  775. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  776. serial_out(up, UART_LCR, 0);
  777. serial_out(up, UART_IER, 0);
  778. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  779. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  780. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  781. serial_out(up, UART_LCR, 0);
  782. serial_out(up, UART_IER, up->ier);
  783. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  784. serial_out(up, UART_EFR, up->efr);
  785. serial_out(up, UART_LCR, cval);
  786. if (!serial_omap_baud_is_mode16(port, baud))
  787. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  788. else
  789. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  790. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  791. serial_omap_mdr1_errataset(up, up->mdr1);
  792. else
  793. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  794. /* Configure flow control */
  795. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  796. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  797. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  798. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  799. /* Enable access to TCR/TLR */
  800. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  801. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  802. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  803. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  804. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  805. /* Enable AUTORTS and AUTOCTS */
  806. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  807. /* Ensure MCR RTS is asserted */
  808. up->mcr |= UART_MCR_RTS;
  809. } else {
  810. /* Disable AUTORTS and AUTOCTS */
  811. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  812. }
  813. if (up->port.flags & UPF_SOFT_FLOW) {
  814. /* clear SW control mode bits */
  815. up->efr &= OMAP_UART_SW_CLR;
  816. /*
  817. * IXON Flag:
  818. * Enable XON/XOFF flow control on input.
  819. * Receiver compares XON1, XOFF1.
  820. */
  821. if (termios->c_iflag & IXON)
  822. up->efr |= OMAP_UART_SW_RX;
  823. /*
  824. * IXOFF Flag:
  825. * Enable XON/XOFF flow control on output.
  826. * Transmit XON1, XOFF1
  827. */
  828. if (termios->c_iflag & IXOFF)
  829. up->efr |= OMAP_UART_SW_TX;
  830. /*
  831. * IXANY Flag:
  832. * Enable any character to restart output.
  833. * Operation resumes after receiving any
  834. * character after recognition of the XOFF character
  835. */
  836. if (termios->c_iflag & IXANY)
  837. up->mcr |= UART_MCR_XONANY;
  838. else
  839. up->mcr &= ~UART_MCR_XONANY;
  840. }
  841. serial_out(up, UART_MCR, up->mcr);
  842. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  843. serial_out(up, UART_EFR, up->efr);
  844. serial_out(up, UART_LCR, up->lcr);
  845. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  846. spin_unlock_irqrestore(&up->port.lock, flags);
  847. pm_runtime_mark_last_busy(up->dev);
  848. pm_runtime_put_autosuspend(up->dev);
  849. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  850. }
  851. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  852. {
  853. struct uart_omap_port *up = to_uart_omap_port(port);
  854. serial_omap_enable_wakeup(up, state);
  855. return 0;
  856. }
  857. static void
  858. serial_omap_pm(struct uart_port *port, unsigned int state,
  859. unsigned int oldstate)
  860. {
  861. struct uart_omap_port *up = to_uart_omap_port(port);
  862. unsigned char efr;
  863. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  864. pm_runtime_get_sync(up->dev);
  865. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  866. efr = serial_in(up, UART_EFR);
  867. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  868. serial_out(up, UART_LCR, 0);
  869. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  870. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  871. serial_out(up, UART_EFR, efr);
  872. serial_out(up, UART_LCR, 0);
  873. if (!device_may_wakeup(up->dev)) {
  874. if (!state)
  875. pm_runtime_forbid(up->dev);
  876. else
  877. pm_runtime_allow(up->dev);
  878. }
  879. pm_runtime_mark_last_busy(up->dev);
  880. pm_runtime_put_autosuspend(up->dev);
  881. }
  882. static void serial_omap_release_port(struct uart_port *port)
  883. {
  884. dev_dbg(port->dev, "serial_omap_release_port+\n");
  885. }
  886. static int serial_omap_request_port(struct uart_port *port)
  887. {
  888. dev_dbg(port->dev, "serial_omap_request_port+\n");
  889. return 0;
  890. }
  891. static void serial_omap_config_port(struct uart_port *port, int flags)
  892. {
  893. struct uart_omap_port *up = to_uart_omap_port(port);
  894. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  895. up->port.line);
  896. up->port.type = PORT_OMAP;
  897. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  898. }
  899. static int
  900. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  901. {
  902. /* we don't want the core code to modify any port params */
  903. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  904. return -EINVAL;
  905. }
  906. static const char *
  907. serial_omap_type(struct uart_port *port)
  908. {
  909. struct uart_omap_port *up = to_uart_omap_port(port);
  910. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  911. return up->name;
  912. }
  913. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  914. static inline void wait_for_xmitr(struct uart_omap_port *up)
  915. {
  916. unsigned int status, tmout = 10000;
  917. /* Wait up to 10ms for the character(s) to be sent. */
  918. do {
  919. status = serial_in(up, UART_LSR);
  920. if (status & UART_LSR_BI)
  921. up->lsr_break_flag = UART_LSR_BI;
  922. if (--tmout == 0)
  923. break;
  924. udelay(1);
  925. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  926. /* Wait up to 1s for flow control if necessary */
  927. if (up->port.flags & UPF_CONS_FLOW) {
  928. tmout = 1000000;
  929. for (tmout = 1000000; tmout; tmout--) {
  930. unsigned int msr = serial_in(up, UART_MSR);
  931. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  932. if (msr & UART_MSR_CTS)
  933. break;
  934. udelay(1);
  935. }
  936. }
  937. }
  938. #ifdef CONFIG_CONSOLE_POLL
  939. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  940. {
  941. struct uart_omap_port *up = to_uart_omap_port(port);
  942. pm_runtime_get_sync(up->dev);
  943. wait_for_xmitr(up);
  944. serial_out(up, UART_TX, ch);
  945. pm_runtime_mark_last_busy(up->dev);
  946. pm_runtime_put_autosuspend(up->dev);
  947. }
  948. static int serial_omap_poll_get_char(struct uart_port *port)
  949. {
  950. struct uart_omap_port *up = to_uart_omap_port(port);
  951. unsigned int status;
  952. pm_runtime_get_sync(up->dev);
  953. status = serial_in(up, UART_LSR);
  954. if (!(status & UART_LSR_DR)) {
  955. status = NO_POLL_CHAR;
  956. goto out;
  957. }
  958. status = serial_in(up, UART_RX);
  959. out:
  960. pm_runtime_mark_last_busy(up->dev);
  961. pm_runtime_put_autosuspend(up->dev);
  962. return status;
  963. }
  964. #endif /* CONFIG_CONSOLE_POLL */
  965. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  966. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  967. static struct uart_driver serial_omap_reg;
  968. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  969. {
  970. struct uart_omap_port *up = to_uart_omap_port(port);
  971. wait_for_xmitr(up);
  972. serial_out(up, UART_TX, ch);
  973. }
  974. static void
  975. serial_omap_console_write(struct console *co, const char *s,
  976. unsigned int count)
  977. {
  978. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  979. unsigned long flags;
  980. unsigned int ier;
  981. int locked = 1;
  982. pm_runtime_get_sync(up->dev);
  983. local_irq_save(flags);
  984. if (up->port.sysrq)
  985. locked = 0;
  986. else if (oops_in_progress)
  987. locked = spin_trylock(&up->port.lock);
  988. else
  989. spin_lock(&up->port.lock);
  990. /*
  991. * First save the IER then disable the interrupts
  992. */
  993. ier = serial_in(up, UART_IER);
  994. serial_out(up, UART_IER, 0);
  995. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  996. /*
  997. * Finally, wait for transmitter to become empty
  998. * and restore the IER
  999. */
  1000. wait_for_xmitr(up);
  1001. serial_out(up, UART_IER, ier);
  1002. /*
  1003. * The receive handling will happen properly because the
  1004. * receive ready bit will still be set; it is not cleared
  1005. * on read. However, modem control will not, we must
  1006. * call it if we have saved something in the saved flags
  1007. * while processing with interrupts off.
  1008. */
  1009. if (up->msr_saved_flags)
  1010. check_modem_status(up);
  1011. pm_runtime_mark_last_busy(up->dev);
  1012. pm_runtime_put_autosuspend(up->dev);
  1013. if (locked)
  1014. spin_unlock(&up->port.lock);
  1015. local_irq_restore(flags);
  1016. }
  1017. static int __init
  1018. serial_omap_console_setup(struct console *co, char *options)
  1019. {
  1020. struct uart_omap_port *up;
  1021. int baud = 115200;
  1022. int bits = 8;
  1023. int parity = 'n';
  1024. int flow = 'n';
  1025. if (serial_omap_console_ports[co->index] == NULL)
  1026. return -ENODEV;
  1027. up = serial_omap_console_ports[co->index];
  1028. if (options)
  1029. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1030. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1031. }
  1032. static struct console serial_omap_console = {
  1033. .name = OMAP_SERIAL_NAME,
  1034. .write = serial_omap_console_write,
  1035. .device = uart_console_device,
  1036. .setup = serial_omap_console_setup,
  1037. .flags = CON_PRINTBUFFER,
  1038. .index = -1,
  1039. .data = &serial_omap_reg,
  1040. };
  1041. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1042. {
  1043. serial_omap_console_ports[up->port.line] = up;
  1044. }
  1045. #define OMAP_CONSOLE (&serial_omap_console)
  1046. #else
  1047. #define OMAP_CONSOLE NULL
  1048. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1049. {}
  1050. #endif
  1051. static struct uart_ops serial_omap_pops = {
  1052. .tx_empty = serial_omap_tx_empty,
  1053. .set_mctrl = serial_omap_set_mctrl,
  1054. .get_mctrl = serial_omap_get_mctrl,
  1055. .stop_tx = serial_omap_stop_tx,
  1056. .start_tx = serial_omap_start_tx,
  1057. .throttle = serial_omap_throttle,
  1058. .unthrottle = serial_omap_unthrottle,
  1059. .stop_rx = serial_omap_stop_rx,
  1060. .enable_ms = serial_omap_enable_ms,
  1061. .break_ctl = serial_omap_break_ctl,
  1062. .startup = serial_omap_startup,
  1063. .shutdown = serial_omap_shutdown,
  1064. .set_termios = serial_omap_set_termios,
  1065. .pm = serial_omap_pm,
  1066. .set_wake = serial_omap_set_wake,
  1067. .type = serial_omap_type,
  1068. .release_port = serial_omap_release_port,
  1069. .request_port = serial_omap_request_port,
  1070. .config_port = serial_omap_config_port,
  1071. .verify_port = serial_omap_verify_port,
  1072. #ifdef CONFIG_CONSOLE_POLL
  1073. .poll_put_char = serial_omap_poll_put_char,
  1074. .poll_get_char = serial_omap_poll_get_char,
  1075. #endif
  1076. };
  1077. static struct uart_driver serial_omap_reg = {
  1078. .owner = THIS_MODULE,
  1079. .driver_name = "OMAP-SERIAL",
  1080. .dev_name = OMAP_SERIAL_NAME,
  1081. .nr = OMAP_MAX_HSUART_PORTS,
  1082. .cons = OMAP_CONSOLE,
  1083. };
  1084. #ifdef CONFIG_PM_SLEEP
  1085. static int serial_omap_suspend(struct device *dev)
  1086. {
  1087. struct uart_omap_port *up = dev_get_drvdata(dev);
  1088. uart_suspend_port(&serial_omap_reg, &up->port);
  1089. flush_work(&up->qos_work);
  1090. return 0;
  1091. }
  1092. static int serial_omap_resume(struct device *dev)
  1093. {
  1094. struct uart_omap_port *up = dev_get_drvdata(dev);
  1095. uart_resume_port(&serial_omap_reg, &up->port);
  1096. return 0;
  1097. }
  1098. #endif
  1099. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1100. {
  1101. u32 mvr, scheme;
  1102. u16 revision, major, minor;
  1103. mvr = serial_in(up, UART_OMAP_MVER);
  1104. /* Check revision register scheme */
  1105. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1106. switch (scheme) {
  1107. case 0: /* Legacy Scheme: OMAP2/3 */
  1108. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1109. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1110. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1111. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1112. break;
  1113. case 1:
  1114. /* New Scheme: OMAP4+ */
  1115. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1116. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1117. OMAP_UART_MVR_MAJ_SHIFT;
  1118. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1119. break;
  1120. default:
  1121. dev_warn(up->dev,
  1122. "Unknown %s revision, defaulting to highest\n",
  1123. up->name);
  1124. /* highest possible revision */
  1125. major = 0xff;
  1126. minor = 0xff;
  1127. }
  1128. /* normalize revision for the driver */
  1129. revision = UART_BUILD_REVISION(major, minor);
  1130. switch (revision) {
  1131. case OMAP_UART_REV_46:
  1132. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1133. UART_ERRATA_i291_DMA_FORCEIDLE);
  1134. break;
  1135. case OMAP_UART_REV_52:
  1136. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1137. UART_ERRATA_i291_DMA_FORCEIDLE);
  1138. break;
  1139. case OMAP_UART_REV_63:
  1140. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1141. break;
  1142. default:
  1143. break;
  1144. }
  1145. }
  1146. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1147. {
  1148. struct omap_uart_port_info *omap_up_info;
  1149. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1150. if (!omap_up_info)
  1151. return NULL; /* out of memory */
  1152. of_property_read_u32(dev->of_node, "clock-frequency",
  1153. &omap_up_info->uartclk);
  1154. return omap_up_info;
  1155. }
  1156. static int serial_omap_probe(struct platform_device *pdev)
  1157. {
  1158. struct uart_omap_port *up;
  1159. struct resource *mem, *irq;
  1160. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1161. int ret;
  1162. if (pdev->dev.of_node)
  1163. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1164. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1165. if (!mem) {
  1166. dev_err(&pdev->dev, "no mem resource?\n");
  1167. return -ENODEV;
  1168. }
  1169. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1170. if (!irq) {
  1171. dev_err(&pdev->dev, "no irq resource?\n");
  1172. return -ENODEV;
  1173. }
  1174. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1175. pdev->dev.driver->name)) {
  1176. dev_err(&pdev->dev, "memory region already claimed\n");
  1177. return -EBUSY;
  1178. }
  1179. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1180. omap_up_info->DTR_present) {
  1181. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1182. if (ret < 0)
  1183. return ret;
  1184. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1185. omap_up_info->DTR_inverted);
  1186. if (ret < 0)
  1187. return ret;
  1188. }
  1189. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1190. if (!up)
  1191. return -ENOMEM;
  1192. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1193. omap_up_info->DTR_present) {
  1194. up->DTR_gpio = omap_up_info->DTR_gpio;
  1195. up->DTR_inverted = omap_up_info->DTR_inverted;
  1196. } else
  1197. up->DTR_gpio = -EINVAL;
  1198. up->DTR_active = 0;
  1199. up->dev = &pdev->dev;
  1200. up->port.dev = &pdev->dev;
  1201. up->port.type = PORT_OMAP;
  1202. up->port.iotype = UPIO_MEM;
  1203. up->port.irq = irq->start;
  1204. up->port.regshift = 2;
  1205. up->port.fifosize = 64;
  1206. up->port.ops = &serial_omap_pops;
  1207. if (pdev->dev.of_node)
  1208. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1209. else
  1210. up->port.line = pdev->id;
  1211. if (up->port.line < 0) {
  1212. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1213. up->port.line);
  1214. ret = -ENODEV;
  1215. goto err_port_line;
  1216. }
  1217. up->pins = devm_pinctrl_get_select_default(&pdev->dev);
  1218. if (IS_ERR(up->pins)) {
  1219. dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
  1220. up->port.line, PTR_ERR(up->pins));
  1221. up->pins = NULL;
  1222. }
  1223. sprintf(up->name, "OMAP UART%d", up->port.line);
  1224. up->port.mapbase = mem->start;
  1225. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1226. resource_size(mem));
  1227. if (!up->port.membase) {
  1228. dev_err(&pdev->dev, "can't ioremap UART\n");
  1229. ret = -ENOMEM;
  1230. goto err_ioremap;
  1231. }
  1232. up->port.flags = omap_up_info->flags;
  1233. up->port.uartclk = omap_up_info->uartclk;
  1234. if (!up->port.uartclk) {
  1235. up->port.uartclk = DEFAULT_CLK_SPEED;
  1236. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1237. "%d\n", DEFAULT_CLK_SPEED);
  1238. }
  1239. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1240. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1241. pm_qos_add_request(&up->pm_qos_request,
  1242. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1243. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1244. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1245. platform_set_drvdata(pdev, up);
  1246. pm_runtime_enable(&pdev->dev);
  1247. pm_runtime_use_autosuspend(&pdev->dev);
  1248. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1249. omap_up_info->autosuspend_timeout);
  1250. pm_runtime_irq_safe(&pdev->dev);
  1251. pm_runtime_get_sync(&pdev->dev);
  1252. omap_serial_fill_features_erratas(up);
  1253. ui[up->port.line] = up;
  1254. serial_omap_add_console_port(up);
  1255. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1256. if (ret != 0)
  1257. goto err_add_port;
  1258. pm_runtime_mark_last_busy(up->dev);
  1259. pm_runtime_put_autosuspend(up->dev);
  1260. return 0;
  1261. err_add_port:
  1262. pm_runtime_put(&pdev->dev);
  1263. pm_runtime_disable(&pdev->dev);
  1264. err_ioremap:
  1265. err_port_line:
  1266. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1267. pdev->id, __func__, ret);
  1268. return ret;
  1269. }
  1270. static int serial_omap_remove(struct platform_device *dev)
  1271. {
  1272. struct uart_omap_port *up = platform_get_drvdata(dev);
  1273. pm_runtime_put_sync(up->dev);
  1274. pm_runtime_disable(up->dev);
  1275. uart_remove_one_port(&serial_omap_reg, &up->port);
  1276. pm_qos_remove_request(&up->pm_qos_request);
  1277. return 0;
  1278. }
  1279. /*
  1280. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1281. * The access to uart register after MDR1 Access
  1282. * causes UART to corrupt data.
  1283. *
  1284. * Need a delay =
  1285. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1286. * give 10 times as much
  1287. */
  1288. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1289. {
  1290. u8 timeout = 255;
  1291. serial_out(up, UART_OMAP_MDR1, mdr1);
  1292. udelay(2);
  1293. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1294. UART_FCR_CLEAR_RCVR);
  1295. /*
  1296. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1297. * TX_FIFO_E bit is 1.
  1298. */
  1299. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1300. (UART_LSR_THRE | UART_LSR_DR))) {
  1301. timeout--;
  1302. if (!timeout) {
  1303. /* Should *never* happen. we warn and carry on */
  1304. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1305. serial_in(up, UART_LSR));
  1306. break;
  1307. }
  1308. udelay(1);
  1309. }
  1310. }
  1311. #ifdef CONFIG_PM_RUNTIME
  1312. static void serial_omap_restore_context(struct uart_omap_port *up)
  1313. {
  1314. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1315. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1316. else
  1317. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1318. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1319. serial_out(up, UART_EFR, UART_EFR_ECB);
  1320. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1321. serial_out(up, UART_IER, 0x0);
  1322. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1323. serial_out(up, UART_DLL, up->dll);
  1324. serial_out(up, UART_DLM, up->dlh);
  1325. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1326. serial_out(up, UART_IER, up->ier);
  1327. serial_out(up, UART_FCR, up->fcr);
  1328. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1329. serial_out(up, UART_MCR, up->mcr);
  1330. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1331. serial_out(up, UART_OMAP_SCR, up->scr);
  1332. serial_out(up, UART_EFR, up->efr);
  1333. serial_out(up, UART_LCR, up->lcr);
  1334. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1335. serial_omap_mdr1_errataset(up, up->mdr1);
  1336. else
  1337. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1338. }
  1339. static int serial_omap_runtime_suspend(struct device *dev)
  1340. {
  1341. struct uart_omap_port *up = dev_get_drvdata(dev);
  1342. struct omap_uart_port_info *pdata = dev->platform_data;
  1343. if (!up)
  1344. return -EINVAL;
  1345. if (!pdata)
  1346. return 0;
  1347. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1348. if (device_may_wakeup(dev)) {
  1349. if (!up->wakeups_enabled) {
  1350. serial_omap_enable_wakeup(up, true);
  1351. up->wakeups_enabled = true;
  1352. }
  1353. } else {
  1354. if (up->wakeups_enabled) {
  1355. serial_omap_enable_wakeup(up, false);
  1356. up->wakeups_enabled = false;
  1357. }
  1358. }
  1359. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1360. schedule_work(&up->qos_work);
  1361. return 0;
  1362. }
  1363. static int serial_omap_runtime_resume(struct device *dev)
  1364. {
  1365. struct uart_omap_port *up = dev_get_drvdata(dev);
  1366. int loss_cnt = serial_omap_get_context_loss_count(up);
  1367. if (loss_cnt < 0) {
  1368. dev_err(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1369. loss_cnt);
  1370. serial_omap_restore_context(up);
  1371. } else if (up->context_loss_cnt != loss_cnt) {
  1372. serial_omap_restore_context(up);
  1373. }
  1374. up->latency = up->calc_latency;
  1375. schedule_work(&up->qos_work);
  1376. return 0;
  1377. }
  1378. #endif
  1379. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1380. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1381. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1382. serial_omap_runtime_resume, NULL)
  1383. };
  1384. #if defined(CONFIG_OF)
  1385. static const struct of_device_id omap_serial_of_match[] = {
  1386. { .compatible = "ti,omap2-uart" },
  1387. { .compatible = "ti,omap3-uart" },
  1388. { .compatible = "ti,omap4-uart" },
  1389. {},
  1390. };
  1391. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1392. #endif
  1393. static struct platform_driver serial_omap_driver = {
  1394. .probe = serial_omap_probe,
  1395. .remove = serial_omap_remove,
  1396. .driver = {
  1397. .name = DRIVER_NAME,
  1398. .pm = &serial_omap_dev_pm_ops,
  1399. .of_match_table = of_match_ptr(omap_serial_of_match),
  1400. },
  1401. };
  1402. static int __init serial_omap_init(void)
  1403. {
  1404. int ret;
  1405. ret = uart_register_driver(&serial_omap_reg);
  1406. if (ret != 0)
  1407. return ret;
  1408. ret = platform_driver_register(&serial_omap_driver);
  1409. if (ret != 0)
  1410. uart_unregister_driver(&serial_omap_reg);
  1411. return ret;
  1412. }
  1413. static void __exit serial_omap_exit(void)
  1414. {
  1415. platform_driver_unregister(&serial_omap_driver);
  1416. uart_unregister_driver(&serial_omap_reg);
  1417. }
  1418. module_init(serial_omap_init);
  1419. module_exit(serial_omap_exit);
  1420. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1421. MODULE_LICENSE("GPL");
  1422. MODULE_AUTHOR("Texas Instruments Inc");