pxa_camera.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819
  1. /*
  2. * V4L2 Driver for PXA camera host
  3. *
  4. * Copyright (C) 2006, Sascha Hauer, Pengutronix
  5. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/err.h>
  18. #include <linux/errno.h>
  19. #include <linux/fs.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mm.h>
  23. #include <linux/moduleparam.h>
  24. #include <linux/time.h>
  25. #include <linux/device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/clk.h>
  28. #include <linux/sched.h>
  29. #include <linux/slab.h>
  30. #include <media/v4l2-common.h>
  31. #include <media/v4l2-dev.h>
  32. #include <media/videobuf-dma-sg.h>
  33. #include <media/soc_camera.h>
  34. #include <media/soc_mediabus.h>
  35. #include <linux/videodev2.h>
  36. #include <mach/dma.h>
  37. #include <linux/platform_data/camera-pxa.h>
  38. #define PXA_CAM_VERSION "0.0.6"
  39. #define PXA_CAM_DRV_NAME "pxa27x-camera"
  40. /* Camera Interface */
  41. #define CICR0 0x0000
  42. #define CICR1 0x0004
  43. #define CICR2 0x0008
  44. #define CICR3 0x000C
  45. #define CICR4 0x0010
  46. #define CISR 0x0014
  47. #define CIFR 0x0018
  48. #define CITOR 0x001C
  49. #define CIBR0 0x0028
  50. #define CIBR1 0x0030
  51. #define CIBR2 0x0038
  52. #define CICR0_DMAEN (1 << 31) /* DMA request enable */
  53. #define CICR0_PAR_EN (1 << 30) /* Parity enable */
  54. #define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
  55. #define CICR0_ENB (1 << 28) /* Camera interface enable */
  56. #define CICR0_DIS (1 << 27) /* Camera interface disable */
  57. #define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
  58. #define CICR0_TOM (1 << 9) /* Time-out mask */
  59. #define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
  60. #define CICR0_FEM (1 << 7) /* FIFO-empty mask */
  61. #define CICR0_EOLM (1 << 6) /* End-of-line mask */
  62. #define CICR0_PERRM (1 << 5) /* Parity-error mask */
  63. #define CICR0_QDM (1 << 4) /* Quick-disable mask */
  64. #define CICR0_CDM (1 << 3) /* Disable-done mask */
  65. #define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
  66. #define CICR0_EOFM (1 << 1) /* End-of-frame mask */
  67. #define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
  68. #define CICR1_TBIT (1 << 31) /* Transparency bit */
  69. #define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
  70. #define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
  71. #define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
  72. #define CICR1_RGB_F (1 << 11) /* RGB format */
  73. #define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
  74. #define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
  75. #define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
  76. #define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
  77. #define CICR1_DW (0x7 << 0) /* Data width mask */
  78. #define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
  79. wait count mask */
  80. #define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
  81. wait count mask */
  82. #define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
  83. #define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  84. wait count mask */
  85. #define CICR2_FSW (0x7 << 0) /* Frame stabilization
  86. wait count mask */
  87. #define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
  88. wait count mask */
  89. #define CICR3_EFW (0xff << 16) /* End-of-frame line clock
  90. wait count mask */
  91. #define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
  92. #define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  93. wait count mask */
  94. #define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
  95. #define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
  96. #define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
  97. #define CICR4_PCP (1 << 22) /* Pixel clock polarity */
  98. #define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
  99. #define CICR4_VSP (1 << 20) /* Vertical sync polarity */
  100. #define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
  101. #define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
  102. #define CICR4_DIV (0xff << 0) /* Clock divisor mask */
  103. #define CISR_FTO (1 << 15) /* FIFO time-out */
  104. #define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
  105. #define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
  106. #define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
  107. #define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
  108. #define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
  109. #define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
  110. #define CISR_EOL (1 << 8) /* End of line */
  111. #define CISR_PAR_ERR (1 << 7) /* Parity error */
  112. #define CISR_CQD (1 << 6) /* Camera interface quick disable */
  113. #define CISR_CDD (1 << 5) /* Camera interface disable done */
  114. #define CISR_SOF (1 << 4) /* Start of frame */
  115. #define CISR_EOF (1 << 3) /* End of frame */
  116. #define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
  117. #define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
  118. #define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
  119. #define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
  120. #define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
  121. #define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
  122. #define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
  123. #define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
  124. #define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
  125. #define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
  126. #define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
  127. #define CICR0_SIM_MP (0 << 24)
  128. #define CICR0_SIM_SP (1 << 24)
  129. #define CICR0_SIM_MS (2 << 24)
  130. #define CICR0_SIM_EP (3 << 24)
  131. #define CICR0_SIM_ES (4 << 24)
  132. #define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
  133. #define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
  134. #define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
  135. #define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
  136. #define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
  137. #define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
  138. #define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
  139. #define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
  140. #define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
  141. #define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
  142. #define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
  143. #define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
  144. #define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
  145. #define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
  146. #define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
  147. CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
  148. CICR0_EOFM | CICR0_FOM)
  149. /*
  150. * Structures
  151. */
  152. enum pxa_camera_active_dma {
  153. DMA_Y = 0x1,
  154. DMA_U = 0x2,
  155. DMA_V = 0x4,
  156. };
  157. /* descriptor needed for the PXA DMA engine */
  158. struct pxa_cam_dma {
  159. dma_addr_t sg_dma;
  160. struct pxa_dma_desc *sg_cpu;
  161. size_t sg_size;
  162. int sglen;
  163. };
  164. /* buffer for one video frame */
  165. struct pxa_buffer {
  166. /* common v4l buffer stuff -- must be first */
  167. struct videobuf_buffer vb;
  168. enum v4l2_mbus_pixelcode code;
  169. /* our descriptor lists for Y, U and V channels */
  170. struct pxa_cam_dma dmas[3];
  171. int inwork;
  172. enum pxa_camera_active_dma active_dma;
  173. };
  174. struct pxa_camera_dev {
  175. struct soc_camera_host soc_host;
  176. /*
  177. * PXA27x is only supposed to handle one camera on its Quick Capture
  178. * interface. If anyone ever builds hardware to enable more than
  179. * one camera, they will have to modify this driver too
  180. */
  181. struct soc_camera_device *icd;
  182. struct clk *clk;
  183. unsigned int irq;
  184. void __iomem *base;
  185. int channels;
  186. unsigned int dma_chans[3];
  187. struct pxacamera_platform_data *pdata;
  188. struct resource *res;
  189. unsigned long platform_flags;
  190. unsigned long ciclk;
  191. unsigned long mclk;
  192. u32 mclk_divisor;
  193. u16 width_flags; /* max 10 bits */
  194. struct list_head capture;
  195. spinlock_t lock;
  196. struct pxa_buffer *active;
  197. struct pxa_dma_desc *sg_tail[3];
  198. u32 save_cicr[5];
  199. };
  200. struct pxa_cam {
  201. unsigned long flags;
  202. };
  203. static const char *pxa_cam_driver_description = "PXA_Camera";
  204. static unsigned int vid_limit = 16; /* Video memory limit, in Mb */
  205. /*
  206. * Videobuf operations
  207. */
  208. static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
  209. unsigned int *size)
  210. {
  211. struct soc_camera_device *icd = vq->priv_data;
  212. dev_dbg(icd->parent, "count=%d, size=%d\n", *count, *size);
  213. *size = icd->sizeimage;
  214. if (0 == *count)
  215. *count = 32;
  216. if (*size * *count > vid_limit * 1024 * 1024)
  217. *count = (vid_limit * 1024 * 1024) / *size;
  218. return 0;
  219. }
  220. static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
  221. {
  222. struct soc_camera_device *icd = vq->priv_data;
  223. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  224. struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
  225. int i;
  226. BUG_ON(in_interrupt());
  227. dev_dbg(icd->parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  228. &buf->vb, buf->vb.baddr, buf->vb.bsize);
  229. /*
  230. * This waits until this buffer is out of danger, i.e., until it is no
  231. * longer in STATE_QUEUED or STATE_ACTIVE
  232. */
  233. videobuf_waiton(vq, &buf->vb, 0, 0);
  234. videobuf_dma_unmap(vq->dev, dma);
  235. videobuf_dma_free(dma);
  236. for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
  237. if (buf->dmas[i].sg_cpu)
  238. dma_free_coherent(ici->v4l2_dev.dev,
  239. buf->dmas[i].sg_size,
  240. buf->dmas[i].sg_cpu,
  241. buf->dmas[i].sg_dma);
  242. buf->dmas[i].sg_cpu = NULL;
  243. }
  244. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  245. }
  246. static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
  247. int sg_first_ofs, int size)
  248. {
  249. int i, offset, dma_len, xfer_len;
  250. struct scatterlist *sg;
  251. offset = sg_first_ofs;
  252. for_each_sg(sglist, sg, sglen, i) {
  253. dma_len = sg_dma_len(sg);
  254. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  255. xfer_len = roundup(min(dma_len - offset, size), 8);
  256. size = max(0, size - xfer_len);
  257. offset = 0;
  258. if (size == 0)
  259. break;
  260. }
  261. BUG_ON(size != 0);
  262. return i + 1;
  263. }
  264. /**
  265. * pxa_init_dma_channel - init dma descriptors
  266. * @pcdev: pxa camera device
  267. * @buf: pxa buffer to find pxa dma channel
  268. * @dma: dma video buffer
  269. * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
  270. * @cibr: camera Receive Buffer Register
  271. * @size: bytes to transfer
  272. * @sg_first: first element of sg_list
  273. * @sg_first_ofs: offset in first element of sg_list
  274. *
  275. * Prepares the pxa dma descriptors to transfer one camera channel.
  276. * Beware sg_first and sg_first_ofs are both input and output parameters.
  277. *
  278. * Returns 0 or -ENOMEM if no coherent memory is available
  279. */
  280. static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
  281. struct pxa_buffer *buf,
  282. struct videobuf_dmabuf *dma, int channel,
  283. int cibr, int size,
  284. struct scatterlist **sg_first, int *sg_first_ofs)
  285. {
  286. struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
  287. struct device *dev = pcdev->soc_host.v4l2_dev.dev;
  288. struct scatterlist *sg;
  289. int i, offset, sglen;
  290. int dma_len = 0, xfer_len = 0;
  291. if (pxa_dma->sg_cpu)
  292. dma_free_coherent(dev, pxa_dma->sg_size,
  293. pxa_dma->sg_cpu, pxa_dma->sg_dma);
  294. sglen = calculate_dma_sglen(*sg_first, dma->sglen,
  295. *sg_first_ofs, size);
  296. pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
  297. pxa_dma->sg_cpu = dma_alloc_coherent(dev, pxa_dma->sg_size,
  298. &pxa_dma->sg_dma, GFP_KERNEL);
  299. if (!pxa_dma->sg_cpu)
  300. return -ENOMEM;
  301. pxa_dma->sglen = sglen;
  302. offset = *sg_first_ofs;
  303. dev_dbg(dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
  304. *sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
  305. for_each_sg(*sg_first, sg, sglen, i) {
  306. dma_len = sg_dma_len(sg);
  307. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  308. xfer_len = roundup(min(dma_len - offset, size), 8);
  309. size = max(0, size - xfer_len);
  310. pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
  311. pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
  312. pxa_dma->sg_cpu[i].dcmd =
  313. DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
  314. #ifdef DEBUG
  315. if (!i)
  316. pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
  317. #endif
  318. pxa_dma->sg_cpu[i].ddadr =
  319. pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
  320. dev_vdbg(dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
  321. pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
  322. sg_dma_address(sg) + offset, xfer_len);
  323. offset = 0;
  324. if (size == 0)
  325. break;
  326. }
  327. pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
  328. pxa_dma->sg_cpu[sglen].dcmd = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
  329. /*
  330. * Handle 1 special case :
  331. * - in 3 planes (YUV422P format), we might finish with xfer_len equal
  332. * to dma_len (end on PAGE boundary). In this case, the sg element
  333. * for next plane should be the next after the last used to store the
  334. * last scatter gather RAM page
  335. */
  336. if (xfer_len >= dma_len) {
  337. *sg_first_ofs = xfer_len - dma_len;
  338. *sg_first = sg_next(sg);
  339. } else {
  340. *sg_first_ofs = xfer_len;
  341. *sg_first = sg;
  342. }
  343. return 0;
  344. }
  345. static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
  346. struct pxa_buffer *buf)
  347. {
  348. buf->active_dma = DMA_Y;
  349. if (pcdev->channels == 3)
  350. buf->active_dma |= DMA_U | DMA_V;
  351. }
  352. /*
  353. * Please check the DMA prepared buffer structure in :
  354. * Documentation/video4linux/pxa_camera.txt
  355. * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
  356. * modification while DMA chain is running will work anyway.
  357. */
  358. static int pxa_videobuf_prepare(struct videobuf_queue *vq,
  359. struct videobuf_buffer *vb, enum v4l2_field field)
  360. {
  361. struct soc_camera_device *icd = vq->priv_data;
  362. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  363. struct pxa_camera_dev *pcdev = ici->priv;
  364. struct device *dev = pcdev->soc_host.v4l2_dev.dev;
  365. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  366. int ret;
  367. int size_y, size_u = 0, size_v = 0;
  368. dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  369. vb, vb->baddr, vb->bsize);
  370. /* Added list head initialization on alloc */
  371. WARN_ON(!list_empty(&vb->queue));
  372. #ifdef DEBUG
  373. /*
  374. * This can be useful if you want to see if we actually fill
  375. * the buffer with something
  376. */
  377. memset((void *)vb->baddr, 0xaa, vb->bsize);
  378. #endif
  379. BUG_ON(NULL == icd->current_fmt);
  380. /*
  381. * I think, in buf_prepare you only have to protect global data,
  382. * the actual buffer is yours
  383. */
  384. buf->inwork = 1;
  385. if (buf->code != icd->current_fmt->code ||
  386. vb->width != icd->user_width ||
  387. vb->height != icd->user_height ||
  388. vb->field != field) {
  389. buf->code = icd->current_fmt->code;
  390. vb->width = icd->user_width;
  391. vb->height = icd->user_height;
  392. vb->field = field;
  393. vb->state = VIDEOBUF_NEEDS_INIT;
  394. }
  395. vb->size = icd->sizeimage;
  396. if (0 != vb->baddr && vb->bsize < vb->size) {
  397. ret = -EINVAL;
  398. goto out;
  399. }
  400. if (vb->state == VIDEOBUF_NEEDS_INIT) {
  401. int size = vb->size;
  402. int next_ofs = 0;
  403. struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
  404. struct scatterlist *sg;
  405. ret = videobuf_iolock(vq, vb, NULL);
  406. if (ret)
  407. goto fail;
  408. if (pcdev->channels == 3) {
  409. size_y = size / 2;
  410. size_u = size_v = size / 4;
  411. } else {
  412. size_y = size;
  413. }
  414. sg = dma->sglist;
  415. /* init DMA for Y channel */
  416. ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
  417. &sg, &next_ofs);
  418. if (ret) {
  419. dev_err(dev, "DMA initialization for Y/RGB failed\n");
  420. goto fail;
  421. }
  422. /* init DMA for U channel */
  423. if (size_u)
  424. ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
  425. size_u, &sg, &next_ofs);
  426. if (ret) {
  427. dev_err(dev, "DMA initialization for U failed\n");
  428. goto fail_u;
  429. }
  430. /* init DMA for V channel */
  431. if (size_v)
  432. ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
  433. size_v, &sg, &next_ofs);
  434. if (ret) {
  435. dev_err(dev, "DMA initialization for V failed\n");
  436. goto fail_v;
  437. }
  438. vb->state = VIDEOBUF_PREPARED;
  439. }
  440. buf->inwork = 0;
  441. pxa_videobuf_set_actdma(pcdev, buf);
  442. return 0;
  443. fail_v:
  444. dma_free_coherent(dev, buf->dmas[1].sg_size,
  445. buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
  446. fail_u:
  447. dma_free_coherent(dev, buf->dmas[0].sg_size,
  448. buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
  449. fail:
  450. free_buffer(vq, buf);
  451. out:
  452. buf->inwork = 0;
  453. return ret;
  454. }
  455. /**
  456. * pxa_dma_start_channels - start DMA channel for active buffer
  457. * @pcdev: pxa camera device
  458. *
  459. * Initialize DMA channels to the beginning of the active video buffer, and
  460. * start these channels.
  461. */
  462. static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
  463. {
  464. int i;
  465. struct pxa_buffer *active;
  466. active = pcdev->active;
  467. for (i = 0; i < pcdev->channels; i++) {
  468. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  469. "%s (channel=%d) ddadr=%08x\n", __func__,
  470. i, active->dmas[i].sg_dma);
  471. DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
  472. DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
  473. }
  474. }
  475. static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
  476. {
  477. int i;
  478. for (i = 0; i < pcdev->channels; i++) {
  479. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  480. "%s (channel=%d)\n", __func__, i);
  481. DCSR(pcdev->dma_chans[i]) = 0;
  482. }
  483. }
  484. static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
  485. struct pxa_buffer *buf)
  486. {
  487. int i;
  488. struct pxa_dma_desc *buf_last_desc;
  489. for (i = 0; i < pcdev->channels; i++) {
  490. buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
  491. buf_last_desc->ddadr = DDADR_STOP;
  492. if (pcdev->sg_tail[i])
  493. /* Link the new buffer to the old tail */
  494. pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
  495. /* Update the channel tail */
  496. pcdev->sg_tail[i] = buf_last_desc;
  497. }
  498. }
  499. /**
  500. * pxa_camera_start_capture - start video capturing
  501. * @pcdev: camera device
  502. *
  503. * Launch capturing. DMA channels should not be active yet. They should get
  504. * activated at the end of frame interrupt, to capture only whole frames, and
  505. * never begin the capture of a partial frame.
  506. */
  507. static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
  508. {
  509. unsigned long cicr0;
  510. dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
  511. /* Enable End-Of-Frame Interrupt */
  512. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
  513. cicr0 &= ~CICR0_EOFM;
  514. __raw_writel(cicr0, pcdev->base + CICR0);
  515. }
  516. static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
  517. {
  518. unsigned long cicr0;
  519. pxa_dma_stop_channels(pcdev);
  520. cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
  521. __raw_writel(cicr0, pcdev->base + CICR0);
  522. pcdev->active = NULL;
  523. dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
  524. }
  525. /* Called under spinlock_irqsave(&pcdev->lock, ...) */
  526. static void pxa_videobuf_queue(struct videobuf_queue *vq,
  527. struct videobuf_buffer *vb)
  528. {
  529. struct soc_camera_device *icd = vq->priv_data;
  530. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  531. struct pxa_camera_dev *pcdev = ici->priv;
  532. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  533. dev_dbg(icd->parent, "%s (vb=0x%p) 0x%08lx %d active=%p\n",
  534. __func__, vb, vb->baddr, vb->bsize, pcdev->active);
  535. list_add_tail(&vb->queue, &pcdev->capture);
  536. vb->state = VIDEOBUF_ACTIVE;
  537. pxa_dma_add_tail_buf(pcdev, buf);
  538. if (!pcdev->active)
  539. pxa_camera_start_capture(pcdev);
  540. }
  541. static void pxa_videobuf_release(struct videobuf_queue *vq,
  542. struct videobuf_buffer *vb)
  543. {
  544. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  545. #ifdef DEBUG
  546. struct soc_camera_device *icd = vq->priv_data;
  547. struct device *dev = icd->parent;
  548. dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  549. vb, vb->baddr, vb->bsize);
  550. switch (vb->state) {
  551. case VIDEOBUF_ACTIVE:
  552. dev_dbg(dev, "%s (active)\n", __func__);
  553. break;
  554. case VIDEOBUF_QUEUED:
  555. dev_dbg(dev, "%s (queued)\n", __func__);
  556. break;
  557. case VIDEOBUF_PREPARED:
  558. dev_dbg(dev, "%s (prepared)\n", __func__);
  559. break;
  560. default:
  561. dev_dbg(dev, "%s (unknown)\n", __func__);
  562. break;
  563. }
  564. #endif
  565. free_buffer(vq, buf);
  566. }
  567. static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
  568. struct videobuf_buffer *vb,
  569. struct pxa_buffer *buf)
  570. {
  571. int i;
  572. /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
  573. list_del_init(&vb->queue);
  574. vb->state = VIDEOBUF_DONE;
  575. v4l2_get_timestamp(&vb->ts);
  576. vb->field_count++;
  577. wake_up(&vb->done);
  578. dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s dequeud buffer (vb=0x%p)\n",
  579. __func__, vb);
  580. if (list_empty(&pcdev->capture)) {
  581. pxa_camera_stop_capture(pcdev);
  582. for (i = 0; i < pcdev->channels; i++)
  583. pcdev->sg_tail[i] = NULL;
  584. return;
  585. }
  586. pcdev->active = list_entry(pcdev->capture.next,
  587. struct pxa_buffer, vb.queue);
  588. }
  589. /**
  590. * pxa_camera_check_link_miss - check missed DMA linking
  591. * @pcdev: camera device
  592. *
  593. * The DMA chaining is done with DMA running. This means a tiny temporal window
  594. * remains, where a buffer is queued on the chain, while the chain is already
  595. * stopped. This means the tailed buffer would never be transferred by DMA.
  596. * This function restarts the capture for this corner case, where :
  597. * - DADR() == DADDR_STOP
  598. * - a videobuffer is queued on the pcdev->capture list
  599. *
  600. * Please check the "DMA hot chaining timeslice issue" in
  601. * Documentation/video4linux/pxa_camera.txt
  602. *
  603. * Context: should only be called within the dma irq handler
  604. */
  605. static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
  606. {
  607. int i, is_dma_stopped = 1;
  608. for (i = 0; i < pcdev->channels; i++)
  609. if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
  610. is_dma_stopped = 0;
  611. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  612. "%s : top queued buffer=%p, dma_stopped=%d\n",
  613. __func__, pcdev->active, is_dma_stopped);
  614. if (pcdev->active && is_dma_stopped)
  615. pxa_camera_start_capture(pcdev);
  616. }
  617. static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
  618. enum pxa_camera_active_dma act_dma)
  619. {
  620. struct device *dev = pcdev->soc_host.v4l2_dev.dev;
  621. struct pxa_buffer *buf;
  622. unsigned long flags;
  623. u32 status, camera_status, overrun;
  624. struct videobuf_buffer *vb;
  625. spin_lock_irqsave(&pcdev->lock, flags);
  626. status = DCSR(channel);
  627. DCSR(channel) = status;
  628. camera_status = __raw_readl(pcdev->base + CISR);
  629. overrun = CISR_IFO_0;
  630. if (pcdev->channels == 3)
  631. overrun |= CISR_IFO_1 | CISR_IFO_2;
  632. if (status & DCSR_BUSERR) {
  633. dev_err(dev, "DMA Bus Error IRQ!\n");
  634. goto out;
  635. }
  636. if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
  637. dev_err(dev, "Unknown DMA IRQ source, status: 0x%08x\n",
  638. status);
  639. goto out;
  640. }
  641. /*
  642. * pcdev->active should not be NULL in DMA irq handler.
  643. *
  644. * But there is one corner case : if capture was stopped due to an
  645. * overrun of channel 1, and at that same channel 2 was completed.
  646. *
  647. * When handling the overrun in DMA irq for channel 1, we'll stop the
  648. * capture and restart it (and thus set pcdev->active to NULL). But the
  649. * DMA irq handler will already be pending for channel 2. So on entering
  650. * the DMA irq handler for channel 2 there will be no active buffer, yet
  651. * that is normal.
  652. */
  653. if (!pcdev->active)
  654. goto out;
  655. vb = &pcdev->active->vb;
  656. buf = container_of(vb, struct pxa_buffer, vb);
  657. WARN_ON(buf->inwork || list_empty(&vb->queue));
  658. dev_dbg(dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
  659. __func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
  660. status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));
  661. if (status & DCSR_ENDINTR) {
  662. /*
  663. * It's normal if the last frame creates an overrun, as there
  664. * are no more DMA descriptors to fetch from QCI fifos
  665. */
  666. if (camera_status & overrun &&
  667. !list_is_last(pcdev->capture.next, &pcdev->capture)) {
  668. dev_dbg(dev, "FIFO overrun! CISR: %x\n",
  669. camera_status);
  670. pxa_camera_stop_capture(pcdev);
  671. pxa_camera_start_capture(pcdev);
  672. goto out;
  673. }
  674. buf->active_dma &= ~act_dma;
  675. if (!buf->active_dma) {
  676. pxa_camera_wakeup(pcdev, vb, buf);
  677. pxa_camera_check_link_miss(pcdev);
  678. }
  679. }
  680. out:
  681. spin_unlock_irqrestore(&pcdev->lock, flags);
  682. }
  683. static void pxa_camera_dma_irq_y(int channel, void *data)
  684. {
  685. struct pxa_camera_dev *pcdev = data;
  686. pxa_camera_dma_irq(channel, pcdev, DMA_Y);
  687. }
  688. static void pxa_camera_dma_irq_u(int channel, void *data)
  689. {
  690. struct pxa_camera_dev *pcdev = data;
  691. pxa_camera_dma_irq(channel, pcdev, DMA_U);
  692. }
  693. static void pxa_camera_dma_irq_v(int channel, void *data)
  694. {
  695. struct pxa_camera_dev *pcdev = data;
  696. pxa_camera_dma_irq(channel, pcdev, DMA_V);
  697. }
  698. static struct videobuf_queue_ops pxa_videobuf_ops = {
  699. .buf_setup = pxa_videobuf_setup,
  700. .buf_prepare = pxa_videobuf_prepare,
  701. .buf_queue = pxa_videobuf_queue,
  702. .buf_release = pxa_videobuf_release,
  703. };
  704. static void pxa_camera_init_videobuf(struct videobuf_queue *q,
  705. struct soc_camera_device *icd)
  706. {
  707. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  708. struct pxa_camera_dev *pcdev = ici->priv;
  709. /*
  710. * We must pass NULL as dev pointer, then all pci_* dma operations
  711. * transform to normal dma_* ones.
  712. */
  713. videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
  714. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
  715. sizeof(struct pxa_buffer), icd, &ici->host_lock);
  716. }
  717. static u32 mclk_get_divisor(struct platform_device *pdev,
  718. struct pxa_camera_dev *pcdev)
  719. {
  720. unsigned long mclk = pcdev->mclk;
  721. struct device *dev = &pdev->dev;
  722. u32 div;
  723. unsigned long lcdclk;
  724. lcdclk = clk_get_rate(pcdev->clk);
  725. pcdev->ciclk = lcdclk;
  726. /* mclk <= ciclk / 4 (27.4.2) */
  727. if (mclk > lcdclk / 4) {
  728. mclk = lcdclk / 4;
  729. dev_warn(dev, "Limiting master clock to %lu\n", mclk);
  730. }
  731. /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
  732. div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
  733. /* If we're not supplying MCLK, leave it at 0 */
  734. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  735. pcdev->mclk = lcdclk / (2 * (div + 1));
  736. dev_dbg(dev, "LCD clock %luHz, target freq %luHz, divisor %u\n",
  737. lcdclk, mclk, div);
  738. return div;
  739. }
  740. static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
  741. unsigned long pclk)
  742. {
  743. /* We want a timeout > 1 pixel time, not ">=" */
  744. u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
  745. __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
  746. }
  747. static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
  748. {
  749. u32 cicr4 = 0;
  750. /* disable all interrupts */
  751. __raw_writel(0x3ff, pcdev->base + CICR0);
  752. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  753. cicr4 |= CICR4_PCLK_EN;
  754. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  755. cicr4 |= CICR4_MCLK_EN;
  756. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  757. cicr4 |= CICR4_PCP;
  758. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  759. cicr4 |= CICR4_HSP;
  760. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  761. cicr4 |= CICR4_VSP;
  762. __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
  763. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  764. /* Initialise the timeout under the assumption pclk = mclk */
  765. recalculate_fifo_timeout(pcdev, pcdev->mclk);
  766. else
  767. /* "Safe default" - 13MHz */
  768. recalculate_fifo_timeout(pcdev, 13000000);
  769. clk_prepare_enable(pcdev->clk);
  770. }
  771. static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
  772. {
  773. clk_disable_unprepare(pcdev->clk);
  774. }
  775. static irqreturn_t pxa_camera_irq(int irq, void *data)
  776. {
  777. struct pxa_camera_dev *pcdev = data;
  778. unsigned long status, cifr, cicr0;
  779. struct pxa_buffer *buf;
  780. struct videobuf_buffer *vb;
  781. status = __raw_readl(pcdev->base + CISR);
  782. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  783. "Camera interrupt status 0x%lx\n", status);
  784. if (!status)
  785. return IRQ_NONE;
  786. __raw_writel(status, pcdev->base + CISR);
  787. if (status & CISR_EOF) {
  788. /* Reset the FIFOs */
  789. cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
  790. __raw_writel(cifr, pcdev->base + CIFR);
  791. pcdev->active = list_first_entry(&pcdev->capture,
  792. struct pxa_buffer, vb.queue);
  793. vb = &pcdev->active->vb;
  794. buf = container_of(vb, struct pxa_buffer, vb);
  795. pxa_videobuf_set_actdma(pcdev, buf);
  796. pxa_dma_start_channels(pcdev);
  797. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
  798. __raw_writel(cicr0, pcdev->base + CICR0);
  799. }
  800. return IRQ_HANDLED;
  801. }
  802. /*
  803. * The following two functions absolutely depend on the fact, that
  804. * there can be only one camera on PXA quick capture interface
  805. * Called with .host_lock held
  806. */
  807. static int pxa_camera_add_device(struct soc_camera_device *icd)
  808. {
  809. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  810. struct pxa_camera_dev *pcdev = ici->priv;
  811. if (pcdev->icd)
  812. return -EBUSY;
  813. pxa_camera_activate(pcdev);
  814. pcdev->icd = icd;
  815. dev_info(icd->parent, "PXA Camera driver attached to camera %d\n",
  816. icd->devnum);
  817. return 0;
  818. }
  819. /* Called with .host_lock held */
  820. static void pxa_camera_remove_device(struct soc_camera_device *icd)
  821. {
  822. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  823. struct pxa_camera_dev *pcdev = ici->priv;
  824. BUG_ON(icd != pcdev->icd);
  825. dev_info(icd->parent, "PXA Camera driver detached from camera %d\n",
  826. icd->devnum);
  827. /* disable capture, disable interrupts */
  828. __raw_writel(0x3ff, pcdev->base + CICR0);
  829. /* Stop DMA engine */
  830. DCSR(pcdev->dma_chans[0]) = 0;
  831. DCSR(pcdev->dma_chans[1]) = 0;
  832. DCSR(pcdev->dma_chans[2]) = 0;
  833. pxa_camera_deactivate(pcdev);
  834. pcdev->icd = NULL;
  835. }
  836. static int test_platform_param(struct pxa_camera_dev *pcdev,
  837. unsigned char buswidth, unsigned long *flags)
  838. {
  839. /*
  840. * Platform specified synchronization and pixel clock polarities are
  841. * only a recommendation and are only used during probing. The PXA270
  842. * quick capture interface supports both.
  843. */
  844. *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  845. V4L2_MBUS_MASTER : V4L2_MBUS_SLAVE) |
  846. V4L2_MBUS_HSYNC_ACTIVE_HIGH |
  847. V4L2_MBUS_HSYNC_ACTIVE_LOW |
  848. V4L2_MBUS_VSYNC_ACTIVE_HIGH |
  849. V4L2_MBUS_VSYNC_ACTIVE_LOW |
  850. V4L2_MBUS_DATA_ACTIVE_HIGH |
  851. V4L2_MBUS_PCLK_SAMPLE_RISING |
  852. V4L2_MBUS_PCLK_SAMPLE_FALLING;
  853. /* If requested data width is supported by the platform, use it */
  854. if ((1 << (buswidth - 1)) & pcdev->width_flags)
  855. return 0;
  856. return -EINVAL;
  857. }
  858. static void pxa_camera_setup_cicr(struct soc_camera_device *icd,
  859. unsigned long flags, __u32 pixfmt)
  860. {
  861. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  862. struct pxa_camera_dev *pcdev = ici->priv;
  863. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  864. unsigned long dw, bpp;
  865. u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top;
  866. int ret = v4l2_subdev_call(sd, sensor, g_skip_top_lines, &y_skip_top);
  867. if (ret < 0)
  868. y_skip_top = 0;
  869. /*
  870. * Datawidth is now guaranteed to be equal to one of the three values.
  871. * We fix bit-per-pixel equal to data-width...
  872. */
  873. switch (icd->current_fmt->host_fmt->bits_per_sample) {
  874. case 10:
  875. dw = 4;
  876. bpp = 0x40;
  877. break;
  878. case 9:
  879. dw = 3;
  880. bpp = 0x20;
  881. break;
  882. default:
  883. /*
  884. * Actually it can only be 8 now,
  885. * default is just to silence compiler warnings
  886. */
  887. case 8:
  888. dw = 2;
  889. bpp = 0;
  890. }
  891. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  892. cicr4 |= CICR4_PCLK_EN;
  893. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  894. cicr4 |= CICR4_MCLK_EN;
  895. if (flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
  896. cicr4 |= CICR4_PCP;
  897. if (flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  898. cicr4 |= CICR4_HSP;
  899. if (flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
  900. cicr4 |= CICR4_VSP;
  901. cicr0 = __raw_readl(pcdev->base + CICR0);
  902. if (cicr0 & CICR0_ENB)
  903. __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
  904. cicr1 = CICR1_PPL_VAL(icd->user_width - 1) | bpp | dw;
  905. switch (pixfmt) {
  906. case V4L2_PIX_FMT_YUV422P:
  907. pcdev->channels = 3;
  908. cicr1 |= CICR1_YCBCR_F;
  909. /*
  910. * Normally, pxa bus wants as input UYVY format. We allow all
  911. * reorderings of the YUV422 format, as no processing is done,
  912. * and the YUV stream is just passed through without any
  913. * transformation. Note that UYVY is the only format that
  914. * should be used if pxa framebuffer Overlay2 is used.
  915. */
  916. case V4L2_PIX_FMT_UYVY:
  917. case V4L2_PIX_FMT_VYUY:
  918. case V4L2_PIX_FMT_YUYV:
  919. case V4L2_PIX_FMT_YVYU:
  920. cicr1 |= CICR1_COLOR_SP_VAL(2);
  921. break;
  922. case V4L2_PIX_FMT_RGB555:
  923. cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
  924. CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
  925. break;
  926. case V4L2_PIX_FMT_RGB565:
  927. cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
  928. break;
  929. }
  930. cicr2 = 0;
  931. cicr3 = CICR3_LPF_VAL(icd->user_height - 1) |
  932. CICR3_BFW_VAL(min((u32)255, y_skip_top));
  933. cicr4 |= pcdev->mclk_divisor;
  934. __raw_writel(cicr1, pcdev->base + CICR1);
  935. __raw_writel(cicr2, pcdev->base + CICR2);
  936. __raw_writel(cicr3, pcdev->base + CICR3);
  937. __raw_writel(cicr4, pcdev->base + CICR4);
  938. /* CIF interrupts are not used, only DMA */
  939. cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  940. CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
  941. cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
  942. __raw_writel(cicr0, pcdev->base + CICR0);
  943. }
  944. static int pxa_camera_set_bus_param(struct soc_camera_device *icd)
  945. {
  946. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  947. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  948. struct pxa_camera_dev *pcdev = ici->priv;
  949. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  950. u32 pixfmt = icd->current_fmt->host_fmt->fourcc;
  951. unsigned long bus_flags, common_flags;
  952. int ret;
  953. struct pxa_cam *cam = icd->host_priv;
  954. ret = test_platform_param(pcdev, icd->current_fmt->host_fmt->bits_per_sample,
  955. &bus_flags);
  956. if (ret < 0)
  957. return ret;
  958. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  959. if (!ret) {
  960. common_flags = soc_mbus_config_compatible(&cfg,
  961. bus_flags);
  962. if (!common_flags) {
  963. dev_warn(icd->parent,
  964. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  965. cfg.flags, bus_flags);
  966. return -EINVAL;
  967. }
  968. } else if (ret != -ENOIOCTLCMD) {
  969. return ret;
  970. } else {
  971. common_flags = bus_flags;
  972. }
  973. pcdev->channels = 1;
  974. /* Make choises, based on platform preferences */
  975. if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
  976. (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
  977. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  978. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
  979. else
  980. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
  981. }
  982. if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) &&
  983. (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) {
  984. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  985. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH;
  986. else
  987. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW;
  988. }
  989. if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
  990. (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
  991. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  992. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
  993. else
  994. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
  995. }
  996. cfg.flags = common_flags;
  997. ret = v4l2_subdev_call(sd, video, s_mbus_config, &cfg);
  998. if (ret < 0 && ret != -ENOIOCTLCMD) {
  999. dev_dbg(icd->parent, "camera s_mbus_config(0x%lx) returned %d\n",
  1000. common_flags, ret);
  1001. return ret;
  1002. }
  1003. cam->flags = common_flags;
  1004. pxa_camera_setup_cicr(icd, common_flags, pixfmt);
  1005. return 0;
  1006. }
  1007. static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
  1008. unsigned char buswidth)
  1009. {
  1010. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1011. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  1012. struct pxa_camera_dev *pcdev = ici->priv;
  1013. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  1014. unsigned long bus_flags, common_flags;
  1015. int ret = test_platform_param(pcdev, buswidth, &bus_flags);
  1016. if (ret < 0)
  1017. return ret;
  1018. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  1019. if (!ret) {
  1020. common_flags = soc_mbus_config_compatible(&cfg,
  1021. bus_flags);
  1022. if (!common_flags) {
  1023. dev_warn(icd->parent,
  1024. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  1025. cfg.flags, bus_flags);
  1026. return -EINVAL;
  1027. }
  1028. } else if (ret == -ENOIOCTLCMD) {
  1029. ret = 0;
  1030. }
  1031. return ret;
  1032. }
  1033. static const struct soc_mbus_pixelfmt pxa_camera_formats[] = {
  1034. {
  1035. .fourcc = V4L2_PIX_FMT_YUV422P,
  1036. .name = "Planar YUV422 16 bit",
  1037. .bits_per_sample = 8,
  1038. .packing = SOC_MBUS_PACKING_2X8_PADHI,
  1039. .order = SOC_MBUS_ORDER_LE,
  1040. .layout = SOC_MBUS_LAYOUT_PLANAR_2Y_U_V,
  1041. },
  1042. };
  1043. /* This will be corrected as we get more formats */
  1044. static bool pxa_camera_packing_supported(const struct soc_mbus_pixelfmt *fmt)
  1045. {
  1046. return fmt->packing == SOC_MBUS_PACKING_NONE ||
  1047. (fmt->bits_per_sample == 8 &&
  1048. fmt->packing == SOC_MBUS_PACKING_2X8_PADHI) ||
  1049. (fmt->bits_per_sample > 8 &&
  1050. fmt->packing == SOC_MBUS_PACKING_EXTEND16);
  1051. }
  1052. static int pxa_camera_get_formats(struct soc_camera_device *icd, unsigned int idx,
  1053. struct soc_camera_format_xlate *xlate)
  1054. {
  1055. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1056. struct device *dev = icd->parent;
  1057. int formats = 0, ret;
  1058. struct pxa_cam *cam;
  1059. enum v4l2_mbus_pixelcode code;
  1060. const struct soc_mbus_pixelfmt *fmt;
  1061. ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
  1062. if (ret < 0)
  1063. /* No more formats */
  1064. return 0;
  1065. fmt = soc_mbus_get_fmtdesc(code);
  1066. if (!fmt) {
  1067. dev_err(dev, "Invalid format code #%u: %d\n", idx, code);
  1068. return 0;
  1069. }
  1070. /* This also checks support for the requested bits-per-sample */
  1071. ret = pxa_camera_try_bus_param(icd, fmt->bits_per_sample);
  1072. if (ret < 0)
  1073. return 0;
  1074. if (!icd->host_priv) {
  1075. cam = kzalloc(sizeof(*cam), GFP_KERNEL);
  1076. if (!cam)
  1077. return -ENOMEM;
  1078. icd->host_priv = cam;
  1079. } else {
  1080. cam = icd->host_priv;
  1081. }
  1082. switch (code) {
  1083. case V4L2_MBUS_FMT_UYVY8_2X8:
  1084. formats++;
  1085. if (xlate) {
  1086. xlate->host_fmt = &pxa_camera_formats[0];
  1087. xlate->code = code;
  1088. xlate++;
  1089. dev_dbg(dev, "Providing format %s using code %d\n",
  1090. pxa_camera_formats[0].name, code);
  1091. }
  1092. case V4L2_MBUS_FMT_VYUY8_2X8:
  1093. case V4L2_MBUS_FMT_YUYV8_2X8:
  1094. case V4L2_MBUS_FMT_YVYU8_2X8:
  1095. case V4L2_MBUS_FMT_RGB565_2X8_LE:
  1096. case V4L2_MBUS_FMT_RGB555_2X8_PADHI_LE:
  1097. if (xlate)
  1098. dev_dbg(dev, "Providing format %s packed\n",
  1099. fmt->name);
  1100. break;
  1101. default:
  1102. if (!pxa_camera_packing_supported(fmt))
  1103. return 0;
  1104. if (xlate)
  1105. dev_dbg(dev,
  1106. "Providing format %s in pass-through mode\n",
  1107. fmt->name);
  1108. }
  1109. /* Generic pass-through */
  1110. formats++;
  1111. if (xlate) {
  1112. xlate->host_fmt = fmt;
  1113. xlate->code = code;
  1114. xlate++;
  1115. }
  1116. return formats;
  1117. }
  1118. static void pxa_camera_put_formats(struct soc_camera_device *icd)
  1119. {
  1120. kfree(icd->host_priv);
  1121. icd->host_priv = NULL;
  1122. }
  1123. static int pxa_camera_check_frame(u32 width, u32 height)
  1124. {
  1125. /* limit to pxa hardware capabilities */
  1126. return height < 32 || height > 2048 || width < 48 || width > 2048 ||
  1127. (width & 0x01);
  1128. }
  1129. static int pxa_camera_set_crop(struct soc_camera_device *icd,
  1130. const struct v4l2_crop *a)
  1131. {
  1132. const struct v4l2_rect *rect = &a->c;
  1133. struct device *dev = icd->parent;
  1134. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1135. struct pxa_camera_dev *pcdev = ici->priv;
  1136. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1137. struct soc_camera_sense sense = {
  1138. .master_clock = pcdev->mclk,
  1139. .pixel_clock_max = pcdev->ciclk / 4,
  1140. };
  1141. struct v4l2_mbus_framefmt mf;
  1142. struct pxa_cam *cam = icd->host_priv;
  1143. u32 fourcc = icd->current_fmt->host_fmt->fourcc;
  1144. int ret;
  1145. /* If PCLK is used to latch data from the sensor, check sense */
  1146. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1147. icd->sense = &sense;
  1148. ret = v4l2_subdev_call(sd, video, s_crop, a);
  1149. icd->sense = NULL;
  1150. if (ret < 0) {
  1151. dev_warn(dev, "Failed to crop to %ux%u@%u:%u\n",
  1152. rect->width, rect->height, rect->left, rect->top);
  1153. return ret;
  1154. }
  1155. ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
  1156. if (ret < 0)
  1157. return ret;
  1158. if (pxa_camera_check_frame(mf.width, mf.height)) {
  1159. /*
  1160. * Camera cropping produced a frame beyond our capabilities.
  1161. * FIXME: just extract a subframe, that we can process.
  1162. */
  1163. v4l_bound_align_image(&mf.width, 48, 2048, 1,
  1164. &mf.height, 32, 2048, 0,
  1165. fourcc == V4L2_PIX_FMT_YUV422P ? 4 : 0);
  1166. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  1167. if (ret < 0)
  1168. return ret;
  1169. if (pxa_camera_check_frame(mf.width, mf.height)) {
  1170. dev_warn(icd->parent,
  1171. "Inconsistent state. Use S_FMT to repair\n");
  1172. return -EINVAL;
  1173. }
  1174. }
  1175. if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1176. if (sense.pixel_clock > sense.pixel_clock_max) {
  1177. dev_err(dev,
  1178. "pixel clock %lu set by the camera too high!",
  1179. sense.pixel_clock);
  1180. return -EIO;
  1181. }
  1182. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1183. }
  1184. icd->user_width = mf.width;
  1185. icd->user_height = mf.height;
  1186. pxa_camera_setup_cicr(icd, cam->flags, fourcc);
  1187. return ret;
  1188. }
  1189. static int pxa_camera_set_fmt(struct soc_camera_device *icd,
  1190. struct v4l2_format *f)
  1191. {
  1192. struct device *dev = icd->parent;
  1193. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1194. struct pxa_camera_dev *pcdev = ici->priv;
  1195. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1196. const struct soc_camera_format_xlate *xlate = NULL;
  1197. struct soc_camera_sense sense = {
  1198. .master_clock = pcdev->mclk,
  1199. .pixel_clock_max = pcdev->ciclk / 4,
  1200. };
  1201. struct v4l2_pix_format *pix = &f->fmt.pix;
  1202. struct v4l2_mbus_framefmt mf;
  1203. int ret;
  1204. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  1205. if (!xlate) {
  1206. dev_warn(dev, "Format %x not found\n", pix->pixelformat);
  1207. return -EINVAL;
  1208. }
  1209. /* If PCLK is used to latch data from the sensor, check sense */
  1210. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1211. /* The caller holds a mutex. */
  1212. icd->sense = &sense;
  1213. mf.width = pix->width;
  1214. mf.height = pix->height;
  1215. mf.field = pix->field;
  1216. mf.colorspace = pix->colorspace;
  1217. mf.code = xlate->code;
  1218. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  1219. if (mf.code != xlate->code)
  1220. return -EINVAL;
  1221. icd->sense = NULL;
  1222. if (ret < 0) {
  1223. dev_warn(dev, "Failed to configure for format %x\n",
  1224. pix->pixelformat);
  1225. } else if (pxa_camera_check_frame(mf.width, mf.height)) {
  1226. dev_warn(dev,
  1227. "Camera driver produced an unsupported frame %dx%d\n",
  1228. mf.width, mf.height);
  1229. ret = -EINVAL;
  1230. } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1231. if (sense.pixel_clock > sense.pixel_clock_max) {
  1232. dev_err(dev,
  1233. "pixel clock %lu set by the camera too high!",
  1234. sense.pixel_clock);
  1235. return -EIO;
  1236. }
  1237. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1238. }
  1239. if (ret < 0)
  1240. return ret;
  1241. pix->width = mf.width;
  1242. pix->height = mf.height;
  1243. pix->field = mf.field;
  1244. pix->colorspace = mf.colorspace;
  1245. icd->current_fmt = xlate;
  1246. return ret;
  1247. }
  1248. static int pxa_camera_try_fmt(struct soc_camera_device *icd,
  1249. struct v4l2_format *f)
  1250. {
  1251. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1252. const struct soc_camera_format_xlate *xlate;
  1253. struct v4l2_pix_format *pix = &f->fmt.pix;
  1254. struct v4l2_mbus_framefmt mf;
  1255. __u32 pixfmt = pix->pixelformat;
  1256. int ret;
  1257. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  1258. if (!xlate) {
  1259. dev_warn(icd->parent, "Format %x not found\n", pixfmt);
  1260. return -EINVAL;
  1261. }
  1262. /*
  1263. * Limit to pxa hardware capabilities. YUV422P planar format requires
  1264. * images size to be a multiple of 16 bytes. If not, zeros will be
  1265. * inserted between Y and U planes, and U and V planes, which violates
  1266. * the YUV422P standard.
  1267. */
  1268. v4l_bound_align_image(&pix->width, 48, 2048, 1,
  1269. &pix->height, 32, 2048, 0,
  1270. pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0);
  1271. /* limit to sensor capabilities */
  1272. mf.width = pix->width;
  1273. mf.height = pix->height;
  1274. /* Only progressive video supported so far */
  1275. mf.field = V4L2_FIELD_NONE;
  1276. mf.colorspace = pix->colorspace;
  1277. mf.code = xlate->code;
  1278. ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
  1279. if (ret < 0)
  1280. return ret;
  1281. pix->width = mf.width;
  1282. pix->height = mf.height;
  1283. pix->colorspace = mf.colorspace;
  1284. switch (mf.field) {
  1285. case V4L2_FIELD_ANY:
  1286. case V4L2_FIELD_NONE:
  1287. pix->field = V4L2_FIELD_NONE;
  1288. break;
  1289. default:
  1290. /* TODO: support interlaced at least in pass-through mode */
  1291. dev_err(icd->parent, "Field type %d unsupported.\n",
  1292. mf.field);
  1293. return -EINVAL;
  1294. }
  1295. return ret;
  1296. }
  1297. static int pxa_camera_reqbufs(struct soc_camera_device *icd,
  1298. struct v4l2_requestbuffers *p)
  1299. {
  1300. int i;
  1301. /*
  1302. * This is for locking debugging only. I removed spinlocks and now I
  1303. * check whether .prepare is ever called on a linked buffer, or whether
  1304. * a dma IRQ can occur for an in-work or unlinked buffer. Until now
  1305. * it hadn't triggered
  1306. */
  1307. for (i = 0; i < p->count; i++) {
  1308. struct pxa_buffer *buf = container_of(icd->vb_vidq.bufs[i],
  1309. struct pxa_buffer, vb);
  1310. buf->inwork = 0;
  1311. INIT_LIST_HEAD(&buf->vb.queue);
  1312. }
  1313. return 0;
  1314. }
  1315. static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
  1316. {
  1317. struct soc_camera_device *icd = file->private_data;
  1318. struct pxa_buffer *buf;
  1319. buf = list_entry(icd->vb_vidq.stream.next, struct pxa_buffer,
  1320. vb.stream);
  1321. poll_wait(file, &buf->vb.done, pt);
  1322. if (buf->vb.state == VIDEOBUF_DONE ||
  1323. buf->vb.state == VIDEOBUF_ERROR)
  1324. return POLLIN|POLLRDNORM;
  1325. return 0;
  1326. }
  1327. static int pxa_camera_querycap(struct soc_camera_host *ici,
  1328. struct v4l2_capability *cap)
  1329. {
  1330. /* cap->name is set by the firendly caller:-> */
  1331. strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
  1332. cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  1333. return 0;
  1334. }
  1335. static int pxa_camera_suspend(struct device *dev)
  1336. {
  1337. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1338. struct pxa_camera_dev *pcdev = ici->priv;
  1339. int i = 0, ret = 0;
  1340. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
  1341. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
  1342. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
  1343. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
  1344. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
  1345. if (pcdev->icd) {
  1346. struct v4l2_subdev *sd = soc_camera_to_subdev(pcdev->icd);
  1347. ret = v4l2_subdev_call(sd, core, s_power, 0);
  1348. if (ret == -ENOIOCTLCMD)
  1349. ret = 0;
  1350. }
  1351. return ret;
  1352. }
  1353. static int pxa_camera_resume(struct device *dev)
  1354. {
  1355. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1356. struct pxa_camera_dev *pcdev = ici->priv;
  1357. int i = 0, ret = 0;
  1358. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1359. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1360. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1361. __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
  1362. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
  1363. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
  1364. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
  1365. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
  1366. if (pcdev->icd) {
  1367. struct v4l2_subdev *sd = soc_camera_to_subdev(pcdev->icd);
  1368. ret = v4l2_subdev_call(sd, core, s_power, 1);
  1369. if (ret == -ENOIOCTLCMD)
  1370. ret = 0;
  1371. }
  1372. /* Restart frame capture if active buffer exists */
  1373. if (!ret && pcdev->active)
  1374. pxa_camera_start_capture(pcdev);
  1375. return ret;
  1376. }
  1377. static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
  1378. .owner = THIS_MODULE,
  1379. .add = pxa_camera_add_device,
  1380. .remove = pxa_camera_remove_device,
  1381. .set_crop = pxa_camera_set_crop,
  1382. .get_formats = pxa_camera_get_formats,
  1383. .put_formats = pxa_camera_put_formats,
  1384. .set_fmt = pxa_camera_set_fmt,
  1385. .try_fmt = pxa_camera_try_fmt,
  1386. .init_videobuf = pxa_camera_init_videobuf,
  1387. .reqbufs = pxa_camera_reqbufs,
  1388. .poll = pxa_camera_poll,
  1389. .querycap = pxa_camera_querycap,
  1390. .set_bus_param = pxa_camera_set_bus_param,
  1391. };
  1392. static int pxa_camera_probe(struct platform_device *pdev)
  1393. {
  1394. struct pxa_camera_dev *pcdev;
  1395. struct resource *res;
  1396. void __iomem *base;
  1397. int irq;
  1398. int err = 0;
  1399. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1400. irq = platform_get_irq(pdev, 0);
  1401. if (!res || irq < 0)
  1402. return -ENODEV;
  1403. pcdev = devm_kzalloc(&pdev->dev, sizeof(*pcdev), GFP_KERNEL);
  1404. if (!pcdev) {
  1405. dev_err(&pdev->dev, "Could not allocate pcdev\n");
  1406. return -ENOMEM;
  1407. }
  1408. pcdev->clk = devm_clk_get(&pdev->dev, NULL);
  1409. if (IS_ERR(pcdev->clk))
  1410. return PTR_ERR(pcdev->clk);
  1411. pcdev->res = res;
  1412. pcdev->pdata = pdev->dev.platform_data;
  1413. pcdev->platform_flags = pcdev->pdata->flags;
  1414. if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
  1415. PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
  1416. /*
  1417. * Platform hasn't set available data widths. This is bad.
  1418. * Warn and use a default.
  1419. */
  1420. dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
  1421. "data widths, using default 10 bit\n");
  1422. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
  1423. }
  1424. if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8)
  1425. pcdev->width_flags = 1 << 7;
  1426. if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9)
  1427. pcdev->width_flags |= 1 << 8;
  1428. if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10)
  1429. pcdev->width_flags |= 1 << 9;
  1430. pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
  1431. if (!pcdev->mclk) {
  1432. dev_warn(&pdev->dev,
  1433. "mclk == 0! Please, fix your platform data. "
  1434. "Using default 20MHz\n");
  1435. pcdev->mclk = 20000000;
  1436. }
  1437. pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
  1438. INIT_LIST_HEAD(&pcdev->capture);
  1439. spin_lock_init(&pcdev->lock);
  1440. /*
  1441. * Request the regions.
  1442. */
  1443. base = devm_ioremap_resource(&pdev->dev, res);
  1444. if (IS_ERR(base))
  1445. return PTR_ERR(base);
  1446. pcdev->irq = irq;
  1447. pcdev->base = base;
  1448. /* request dma */
  1449. err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
  1450. pxa_camera_dma_irq_y, pcdev);
  1451. if (err < 0) {
  1452. dev_err(&pdev->dev, "Can't request DMA for Y\n");
  1453. return err;
  1454. }
  1455. pcdev->dma_chans[0] = err;
  1456. dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
  1457. err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
  1458. pxa_camera_dma_irq_u, pcdev);
  1459. if (err < 0) {
  1460. dev_err(&pdev->dev, "Can't request DMA for U\n");
  1461. goto exit_free_dma_y;
  1462. }
  1463. pcdev->dma_chans[1] = err;
  1464. dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
  1465. err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
  1466. pxa_camera_dma_irq_v, pcdev);
  1467. if (err < 0) {
  1468. dev_err(&pdev->dev, "Can't request DMA for V\n");
  1469. goto exit_free_dma_u;
  1470. }
  1471. pcdev->dma_chans[2] = err;
  1472. dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
  1473. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1474. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1475. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1476. /* request irq */
  1477. err = devm_request_irq(&pdev->dev, pcdev->irq, pxa_camera_irq, 0,
  1478. PXA_CAM_DRV_NAME, pcdev);
  1479. if (err) {
  1480. dev_err(&pdev->dev, "Camera interrupt register failed\n");
  1481. goto exit_free_dma;
  1482. }
  1483. pcdev->soc_host.drv_name = PXA_CAM_DRV_NAME;
  1484. pcdev->soc_host.ops = &pxa_soc_camera_host_ops;
  1485. pcdev->soc_host.priv = pcdev;
  1486. pcdev->soc_host.v4l2_dev.dev = &pdev->dev;
  1487. pcdev->soc_host.nr = pdev->id;
  1488. err = soc_camera_host_register(&pcdev->soc_host);
  1489. if (err)
  1490. goto exit_free_dma;
  1491. return 0;
  1492. exit_free_dma:
  1493. pxa_free_dma(pcdev->dma_chans[2]);
  1494. exit_free_dma_u:
  1495. pxa_free_dma(pcdev->dma_chans[1]);
  1496. exit_free_dma_y:
  1497. pxa_free_dma(pcdev->dma_chans[0]);
  1498. return err;
  1499. }
  1500. static int pxa_camera_remove(struct platform_device *pdev)
  1501. {
  1502. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  1503. struct pxa_camera_dev *pcdev = container_of(soc_host,
  1504. struct pxa_camera_dev, soc_host);
  1505. pxa_free_dma(pcdev->dma_chans[0]);
  1506. pxa_free_dma(pcdev->dma_chans[1]);
  1507. pxa_free_dma(pcdev->dma_chans[2]);
  1508. soc_camera_host_unregister(soc_host);
  1509. dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
  1510. return 0;
  1511. }
  1512. static const struct dev_pm_ops pxa_camera_pm = {
  1513. .suspend = pxa_camera_suspend,
  1514. .resume = pxa_camera_resume,
  1515. };
  1516. static struct platform_driver pxa_camera_driver = {
  1517. .driver = {
  1518. .name = PXA_CAM_DRV_NAME,
  1519. .pm = &pxa_camera_pm,
  1520. },
  1521. .probe = pxa_camera_probe,
  1522. .remove = pxa_camera_remove,
  1523. };
  1524. module_platform_driver(pxa_camera_driver);
  1525. MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
  1526. MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
  1527. MODULE_LICENSE("GPL");
  1528. MODULE_VERSION(PXA_CAM_VERSION);
  1529. MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);