vpss.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. *
  18. * common vpss system module platform driver for all video drivers.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/io.h>
  23. #include <linux/pm_runtime.h>
  24. #include <media/davinci/vpss.h>
  25. MODULE_LICENSE("GPL");
  26. MODULE_DESCRIPTION("VPSS Driver");
  27. MODULE_AUTHOR("Texas Instruments");
  28. /* DM644x defines */
  29. #define DM644X_SBL_PCR_VPSS (4)
  30. #define DM355_VPSSBL_INTSEL 0x10
  31. #define DM355_VPSSBL_EVTSEL 0x14
  32. /* vpss BL register offsets */
  33. #define DM355_VPSSBL_CCDCMUX 0x1c
  34. /* vpss CLK register offsets */
  35. #define DM355_VPSSCLK_CLKCTRL 0x04
  36. /* masks and shifts */
  37. #define VPSS_HSSISEL_SHIFT 4
  38. /*
  39. * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
  40. * IPIPE_INT1_SDR - vpss_int5
  41. */
  42. #define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
  43. /* VENCINT - vpss_int8 */
  44. #define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
  45. #define DM365_ISP5_PCCR 0x04
  46. #define DM365_ISP5_PCCR_BL_CLK_ENABLE BIT(0)
  47. #define DM365_ISP5_PCCR_ISIF_CLK_ENABLE BIT(1)
  48. #define DM365_ISP5_PCCR_H3A_CLK_ENABLE BIT(2)
  49. #define DM365_ISP5_PCCR_RSZ_CLK_ENABLE BIT(3)
  50. #define DM365_ISP5_PCCR_IPIPE_CLK_ENABLE BIT(4)
  51. #define DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE BIT(5)
  52. #define DM365_ISP5_PCCR_RSV BIT(6)
  53. #define DM365_ISP5_BCR 0x08
  54. #define DM365_ISP5_BCR_ISIF_OUT_ENABLE BIT(1)
  55. #define DM365_ISP5_INTSEL1 0x10
  56. #define DM365_ISP5_INTSEL2 0x14
  57. #define DM365_ISP5_INTSEL3 0x18
  58. #define DM365_ISP5_CCDCMUX 0x20
  59. #define DM365_ISP5_PG_FRAME_SIZE 0x28
  60. #define DM365_VPBE_CLK_CTRL 0x00
  61. #define VPSS_CLK_CTRL 0x01c40044
  62. #define VPSS_CLK_CTRL_VENCCLKEN BIT(3)
  63. #define VPSS_CLK_CTRL_DACCLKEN BIT(4)
  64. /*
  65. * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
  66. * AF - vpss_int3
  67. */
  68. #define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
  69. /* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
  70. #define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
  71. /* VENC - vpss_int8 */
  72. #define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
  73. /* masks and shifts for DM365*/
  74. #define DM365_CCDC_PG_VD_POL_SHIFT 0
  75. #define DM365_CCDC_PG_HD_POL_SHIFT 1
  76. #define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
  77. #define CCD_SRC_SEL_SHIFT 4
  78. /* Different SoC platforms supported by this driver */
  79. enum vpss_platform_type {
  80. DM644X,
  81. DM355,
  82. DM365,
  83. };
  84. /*
  85. * vpss operations. Depends on platform. Not all functions are available
  86. * on all platforms. The api, first check if a function is available before
  87. * invoking it. In the probe, the function ptrs are initialized based on
  88. * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
  89. */
  90. struct vpss_hw_ops {
  91. /* enable clock */
  92. int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
  93. /* select input to ccdc */
  94. void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
  95. /* clear wbl overflow bit */
  96. int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
  97. /* set sync polarity */
  98. void (*set_sync_pol)(struct vpss_sync_pol);
  99. /* set the PG_FRAME_SIZE register*/
  100. void (*set_pg_frame_size)(struct vpss_pg_frame_size);
  101. /* check and clear interrupt if occurred */
  102. int (*dma_complete_interrupt)(void);
  103. };
  104. /* vpss configuration */
  105. struct vpss_oper_config {
  106. __iomem void *vpss_regs_base0;
  107. __iomem void *vpss_regs_base1;
  108. resource_size_t *vpss_regs_base2;
  109. enum vpss_platform_type platform;
  110. spinlock_t vpss_lock;
  111. struct vpss_hw_ops hw_ops;
  112. };
  113. static struct vpss_oper_config oper_cfg;
  114. /* register access routines */
  115. static inline u32 bl_regr(u32 offset)
  116. {
  117. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  118. }
  119. static inline void bl_regw(u32 val, u32 offset)
  120. {
  121. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  122. }
  123. static inline u32 vpss_regr(u32 offset)
  124. {
  125. return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
  126. }
  127. static inline void vpss_regw(u32 val, u32 offset)
  128. {
  129. __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
  130. }
  131. /* For DM365 only */
  132. static inline u32 isp5_read(u32 offset)
  133. {
  134. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  135. }
  136. /* For DM365 only */
  137. static inline void isp5_write(u32 val, u32 offset)
  138. {
  139. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  140. }
  141. static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  142. {
  143. u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
  144. /* if we are using pattern generator, enable it */
  145. if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
  146. temp |= 0x08;
  147. temp |= (src_sel << CCD_SRC_SEL_SHIFT);
  148. isp5_write(temp, DM365_ISP5_CCDCMUX);
  149. }
  150. static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  151. {
  152. bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
  153. }
  154. int vpss_dma_complete_interrupt(void)
  155. {
  156. if (!oper_cfg.hw_ops.dma_complete_interrupt)
  157. return 2;
  158. return oper_cfg.hw_ops.dma_complete_interrupt();
  159. }
  160. EXPORT_SYMBOL(vpss_dma_complete_interrupt);
  161. int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  162. {
  163. if (!oper_cfg.hw_ops.select_ccdc_source)
  164. return -EINVAL;
  165. oper_cfg.hw_ops.select_ccdc_source(src_sel);
  166. return 0;
  167. }
  168. EXPORT_SYMBOL(vpss_select_ccdc_source);
  169. static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  170. {
  171. u32 mask = 1, val;
  172. if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
  173. wbl_sel > VPSS_PCR_CCDC_WBL_O)
  174. return -EINVAL;
  175. /* writing a 0 clear the overflow */
  176. mask = ~(mask << wbl_sel);
  177. val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
  178. bl_regw(val, DM644X_SBL_PCR_VPSS);
  179. return 0;
  180. }
  181. void vpss_set_sync_pol(struct vpss_sync_pol sync)
  182. {
  183. if (!oper_cfg.hw_ops.set_sync_pol)
  184. return;
  185. oper_cfg.hw_ops.set_sync_pol(sync);
  186. }
  187. EXPORT_SYMBOL(vpss_set_sync_pol);
  188. int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  189. {
  190. if (!oper_cfg.hw_ops.clear_wbl_overflow)
  191. return -EINVAL;
  192. return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
  193. }
  194. EXPORT_SYMBOL(vpss_clear_wbl_overflow);
  195. /*
  196. * dm355_enable_clock - Enable VPSS Clock
  197. * @clock_sel: Clock to be enabled/disabled
  198. * @en: enable/disable flag
  199. *
  200. * This is called to enable or disable a vpss clock
  201. */
  202. static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
  203. {
  204. unsigned long flags;
  205. u32 utemp, mask = 0x1, shift = 0;
  206. switch (clock_sel) {
  207. case VPSS_VPBE_CLOCK:
  208. /* nothing since lsb */
  209. break;
  210. case VPSS_VENC_CLOCK_SEL:
  211. shift = 2;
  212. break;
  213. case VPSS_CFALD_CLOCK:
  214. shift = 3;
  215. break;
  216. case VPSS_H3A_CLOCK:
  217. shift = 4;
  218. break;
  219. case VPSS_IPIPE_CLOCK:
  220. shift = 5;
  221. break;
  222. case VPSS_CCDC_CLOCK:
  223. shift = 6;
  224. break;
  225. default:
  226. printk(KERN_ERR "dm355_enable_clock:"
  227. " Invalid selector: %d\n", clock_sel);
  228. return -EINVAL;
  229. }
  230. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  231. utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
  232. if (!en)
  233. utemp &= ~(mask << shift);
  234. else
  235. utemp |= (mask << shift);
  236. vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
  237. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  238. return 0;
  239. }
  240. static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
  241. {
  242. unsigned long flags;
  243. u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
  244. u32 (*read)(u32 offset) = isp5_read;
  245. void(*write)(u32 val, u32 offset) = isp5_write;
  246. switch (clock_sel) {
  247. case VPSS_BL_CLOCK:
  248. break;
  249. case VPSS_CCDC_CLOCK:
  250. shift = 1;
  251. break;
  252. case VPSS_H3A_CLOCK:
  253. shift = 2;
  254. break;
  255. case VPSS_RSZ_CLOCK:
  256. shift = 3;
  257. break;
  258. case VPSS_IPIPE_CLOCK:
  259. shift = 4;
  260. break;
  261. case VPSS_IPIPEIF_CLOCK:
  262. shift = 5;
  263. break;
  264. case VPSS_PCLK_INTERNAL:
  265. shift = 6;
  266. break;
  267. case VPSS_PSYNC_CLOCK_SEL:
  268. shift = 7;
  269. break;
  270. case VPSS_VPBE_CLOCK:
  271. read = vpss_regr;
  272. write = vpss_regw;
  273. offset = DM365_VPBE_CLK_CTRL;
  274. break;
  275. case VPSS_VENC_CLOCK_SEL:
  276. shift = 2;
  277. read = vpss_regr;
  278. write = vpss_regw;
  279. offset = DM365_VPBE_CLK_CTRL;
  280. break;
  281. case VPSS_LDC_CLOCK:
  282. shift = 3;
  283. read = vpss_regr;
  284. write = vpss_regw;
  285. offset = DM365_VPBE_CLK_CTRL;
  286. break;
  287. case VPSS_FDIF_CLOCK:
  288. shift = 4;
  289. read = vpss_regr;
  290. write = vpss_regw;
  291. offset = DM365_VPBE_CLK_CTRL;
  292. break;
  293. case VPSS_OSD_CLOCK_SEL:
  294. shift = 6;
  295. read = vpss_regr;
  296. write = vpss_regw;
  297. offset = DM365_VPBE_CLK_CTRL;
  298. break;
  299. case VPSS_LDC_CLOCK_SEL:
  300. shift = 7;
  301. read = vpss_regr;
  302. write = vpss_regw;
  303. offset = DM365_VPBE_CLK_CTRL;
  304. break;
  305. default:
  306. printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
  307. clock_sel);
  308. return -1;
  309. }
  310. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  311. utemp = read(offset);
  312. if (!en) {
  313. mask = ~mask;
  314. utemp &= (mask << shift);
  315. } else
  316. utemp |= (mask << shift);
  317. write(utemp, offset);
  318. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  319. return 0;
  320. }
  321. int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
  322. {
  323. if (!oper_cfg.hw_ops.enable_clock)
  324. return -EINVAL;
  325. return oper_cfg.hw_ops.enable_clock(clock_sel, en);
  326. }
  327. EXPORT_SYMBOL(vpss_enable_clock);
  328. void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
  329. {
  330. int val = 0;
  331. val = isp5_read(DM365_ISP5_CCDCMUX);
  332. val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
  333. val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
  334. isp5_write(val, DM365_ISP5_CCDCMUX);
  335. }
  336. EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
  337. void vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  338. {
  339. if (!oper_cfg.hw_ops.set_pg_frame_size)
  340. return;
  341. oper_cfg.hw_ops.set_pg_frame_size(frame_size);
  342. }
  343. EXPORT_SYMBOL(vpss_set_pg_frame_size);
  344. void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  345. {
  346. int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
  347. current_reg |= (frame_size.pplen - 1);
  348. isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
  349. }
  350. EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
  351. static int vpss_probe(struct platform_device *pdev)
  352. {
  353. struct resource *r1, *r2;
  354. char *platform_name;
  355. int status;
  356. if (!pdev->dev.platform_data) {
  357. dev_err(&pdev->dev, "no platform data\n");
  358. return -ENOENT;
  359. }
  360. platform_name = pdev->dev.platform_data;
  361. if (!strcmp(platform_name, "dm355_vpss"))
  362. oper_cfg.platform = DM355;
  363. else if (!strcmp(platform_name, "dm365_vpss"))
  364. oper_cfg.platform = DM365;
  365. else if (!strcmp(platform_name, "dm644x_vpss"))
  366. oper_cfg.platform = DM644X;
  367. else {
  368. dev_err(&pdev->dev, "vpss driver not supported on"
  369. " this platform\n");
  370. return -ENODEV;
  371. }
  372. dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
  373. r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  374. if (!r1)
  375. return -ENOENT;
  376. r1 = request_mem_region(r1->start, resource_size(r1), r1->name);
  377. if (!r1)
  378. return -EBUSY;
  379. oper_cfg.vpss_regs_base0 = ioremap(r1->start, resource_size(r1));
  380. if (!oper_cfg.vpss_regs_base0) {
  381. status = -EBUSY;
  382. goto fail1;
  383. }
  384. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  385. r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  386. if (!r2) {
  387. status = -ENOENT;
  388. goto fail2;
  389. }
  390. r2 = request_mem_region(r2->start, resource_size(r2), r2->name);
  391. if (!r2) {
  392. status = -EBUSY;
  393. goto fail2;
  394. }
  395. oper_cfg.vpss_regs_base1 = ioremap(r2->start,
  396. resource_size(r2));
  397. if (!oper_cfg.vpss_regs_base1) {
  398. status = -EBUSY;
  399. goto fail3;
  400. }
  401. }
  402. if (oper_cfg.platform == DM355) {
  403. oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
  404. oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
  405. /* Setup vpss interrupts */
  406. bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
  407. bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
  408. } else if (oper_cfg.platform == DM365) {
  409. oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
  410. oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
  411. /* Setup vpss interrupts */
  412. isp5_write((isp5_read(DM365_ISP5_PCCR) |
  413. DM365_ISP5_PCCR_BL_CLK_ENABLE |
  414. DM365_ISP5_PCCR_ISIF_CLK_ENABLE |
  415. DM365_ISP5_PCCR_H3A_CLK_ENABLE |
  416. DM365_ISP5_PCCR_RSZ_CLK_ENABLE |
  417. DM365_ISP5_PCCR_IPIPE_CLK_ENABLE |
  418. DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE |
  419. DM365_ISP5_PCCR_RSV), DM365_ISP5_PCCR);
  420. isp5_write((isp5_read(DM365_ISP5_BCR) |
  421. DM365_ISP5_BCR_ISIF_OUT_ENABLE), DM365_ISP5_BCR);
  422. isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
  423. isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
  424. isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
  425. } else
  426. oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
  427. pm_runtime_enable(&pdev->dev);
  428. pm_runtime_get(&pdev->dev);
  429. spin_lock_init(&oper_cfg.vpss_lock);
  430. dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
  431. return 0;
  432. fail3:
  433. release_mem_region(r2->start, resource_size(r2));
  434. fail2:
  435. iounmap(oper_cfg.vpss_regs_base0);
  436. fail1:
  437. release_mem_region(r1->start, resource_size(r1));
  438. return status;
  439. }
  440. static int vpss_remove(struct platform_device *pdev)
  441. {
  442. struct resource *res;
  443. pm_runtime_disable(&pdev->dev);
  444. iounmap(oper_cfg.vpss_regs_base0);
  445. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  446. release_mem_region(res->start, resource_size(res));
  447. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  448. iounmap(oper_cfg.vpss_regs_base1);
  449. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  450. release_mem_region(res->start, resource_size(res));
  451. }
  452. return 0;
  453. }
  454. static int vpss_suspend(struct device *dev)
  455. {
  456. pm_runtime_put(dev);
  457. return 0;
  458. }
  459. static int vpss_resume(struct device *dev)
  460. {
  461. pm_runtime_get(dev);
  462. return 0;
  463. }
  464. static const struct dev_pm_ops vpss_pm_ops = {
  465. .suspend = vpss_suspend,
  466. .resume = vpss_resume,
  467. };
  468. static struct platform_driver vpss_driver = {
  469. .driver = {
  470. .name = "vpss",
  471. .owner = THIS_MODULE,
  472. .pm = &vpss_pm_ops,
  473. },
  474. .remove = vpss_remove,
  475. .probe = vpss_probe,
  476. };
  477. static void vpss_exit(void)
  478. {
  479. iounmap(oper_cfg.vpss_regs_base2);
  480. release_mem_region(VPSS_CLK_CTRL, 4);
  481. platform_driver_unregister(&vpss_driver);
  482. }
  483. static int __init vpss_init(void)
  484. {
  485. if (!request_mem_region(VPSS_CLK_CTRL, 4, "vpss_clock_control"))
  486. return -EBUSY;
  487. oper_cfg.vpss_regs_base2 = ioremap(VPSS_CLK_CTRL, 4);
  488. writel(VPSS_CLK_CTRL_VENCCLKEN |
  489. VPSS_CLK_CTRL_DACCLKEN, oper_cfg.vpss_regs_base2);
  490. return platform_driver_register(&vpss_driver);
  491. }
  492. subsys_initcall(vpss_init);
  493. module_exit(vpss_exit);