lapic.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. #ifndef __KVM_X86_LAPIC_H
  2. #define __KVM_X86_LAPIC_H
  3. #include "iodev.h"
  4. #include <linux/kvm_host.h>
  5. struct kvm_timer {
  6. struct hrtimer timer;
  7. s64 period; /* unit: ns */
  8. u32 timer_mode_mask;
  9. u64 tscdeadline;
  10. atomic_t pending; /* accumulated triggered timers */
  11. };
  12. struct kvm_lapic {
  13. unsigned long base_address;
  14. struct kvm_io_device dev;
  15. struct kvm_timer lapic_timer;
  16. u32 divide_count;
  17. struct kvm_vcpu *vcpu;
  18. bool irr_pending;
  19. /* Number of bits set in ISR. */
  20. s16 isr_count;
  21. /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
  22. int highest_isr_cache;
  23. /**
  24. * APIC register page. The layout matches the register layout seen by
  25. * the guest 1:1, because it is accessed by the vmx microcode.
  26. * Note: Only one register, the TPR, is used by the microcode.
  27. */
  28. void *regs;
  29. gpa_t vapic_addr;
  30. struct page *vapic_page;
  31. };
  32. int kvm_create_lapic(struct kvm_vcpu *vcpu);
  33. void kvm_free_lapic(struct kvm_vcpu *vcpu);
  34. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
  35. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
  36. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
  37. void kvm_lapic_reset(struct kvm_vcpu *vcpu);
  38. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
  39. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
  40. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
  41. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
  42. u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
  43. void kvm_apic_set_version(struct kvm_vcpu *vcpu);
  44. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest);
  45. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda);
  46. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq);
  47. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
  48. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  49. struct kvm_lapic_irq *irq, int *r);
  50. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
  51. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data);
  52. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  53. struct kvm_lapic_state *s);
  54. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
  55. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
  56. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
  57. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
  58. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
  59. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
  60. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
  61. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
  62. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  63. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  64. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  65. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  66. static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
  67. {
  68. return vcpu->arch.hv_vapic & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE;
  69. }
  70. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data);
  71. void kvm_lapic_init(void);
  72. static inline u32 kvm_apic_get_reg(struct kvm_lapic *apic, int reg_off)
  73. {
  74. return *((u32 *) (apic->regs + reg_off));
  75. }
  76. extern struct static_key kvm_no_apic_vcpu;
  77. static inline bool kvm_vcpu_has_lapic(struct kvm_vcpu *vcpu)
  78. {
  79. if (static_key_false(&kvm_no_apic_vcpu))
  80. return vcpu->arch.apic;
  81. return true;
  82. }
  83. extern struct static_key_deferred apic_hw_disabled;
  84. static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
  85. {
  86. if (static_key_false(&apic_hw_disabled.key))
  87. return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  88. return MSR_IA32_APICBASE_ENABLE;
  89. }
  90. extern struct static_key_deferred apic_sw_disabled;
  91. static inline int kvm_apic_sw_enabled(struct kvm_lapic *apic)
  92. {
  93. if (static_key_false(&apic_sw_disabled.key))
  94. return kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  95. return APIC_SPIV_APIC_ENABLED;
  96. }
  97. static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
  98. {
  99. return kvm_vcpu_has_lapic(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
  100. }
  101. static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  102. {
  103. return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
  104. }
  105. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  106. {
  107. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  108. }
  109. static inline bool kvm_apic_vid_enabled(struct kvm *kvm)
  110. {
  111. return kvm_x86_ops->vm_has_apicv(kvm);
  112. }
  113. static inline u16 apic_cluster_id(struct kvm_apic_map *map, u32 ldr)
  114. {
  115. u16 cid;
  116. ldr >>= 32 - map->ldr_bits;
  117. cid = (ldr >> map->cid_shift) & map->cid_mask;
  118. BUG_ON(cid >= ARRAY_SIZE(map->logical_map));
  119. return cid;
  120. }
  121. static inline u16 apic_logical_id(struct kvm_apic_map *map, u32 ldr)
  122. {
  123. ldr >>= (32 - map->ldr_bits);
  124. return ldr & map->lid_mask;
  125. }
  126. void kvm_calculate_eoi_exitmap(struct kvm_vcpu *vcpu,
  127. struct kvm_lapic_irq *irq,
  128. u64 *eoi_bitmap);
  129. #endif