irqinit.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. #include <linux/linkage.h>
  2. #include <linux/errno.h>
  3. #include <linux/signal.h>
  4. #include <linux/sched.h>
  5. #include <linux/ioport.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/timex.h>
  8. #include <linux/random.h>
  9. #include <linux/kprobes.h>
  10. #include <linux/init.h>
  11. #include <linux/kernel_stat.h>
  12. #include <linux/device.h>
  13. #include <linux/bitops.h>
  14. #include <linux/acpi.h>
  15. #include <linux/io.h>
  16. #include <linux/delay.h>
  17. #include <linux/atomic.h>
  18. #include <asm/timer.h>
  19. #include <asm/hw_irq.h>
  20. #include <asm/pgtable.h>
  21. #include <asm/desc.h>
  22. #include <asm/apic.h>
  23. #include <asm/setup.h>
  24. #include <asm/i8259.h>
  25. #include <asm/traps.h>
  26. #include <asm/prom.h>
  27. /*
  28. * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
  29. * (these are usually mapped to vectors 0x30-0x3f)
  30. */
  31. /*
  32. * The IO-APIC gives us many more interrupt sources. Most of these
  33. * are unused but an SMP system is supposed to have enough memory ...
  34. * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
  35. * across the spectrum, so we really want to be prepared to get all
  36. * of these. Plus, more powerful systems might have more than 64
  37. * IO-APIC registers.
  38. *
  39. * (these are usually mapped into the 0x30-0xff vector range)
  40. */
  41. /*
  42. * IRQ2 is cascade interrupt to second interrupt controller
  43. */
  44. static struct irqaction irq2 = {
  45. .handler = no_action,
  46. .name = "cascade",
  47. .flags = IRQF_NO_THREAD,
  48. };
  49. DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
  50. [0 ... NR_VECTORS - 1] = -1,
  51. };
  52. int vector_used_by_percpu_irq(unsigned int vector)
  53. {
  54. int cpu;
  55. for_each_online_cpu(cpu) {
  56. if (per_cpu(vector_irq, cpu)[vector] != -1)
  57. return 1;
  58. }
  59. return 0;
  60. }
  61. void __init init_ISA_irqs(void)
  62. {
  63. struct irq_chip *chip = legacy_pic->chip;
  64. const char *name = chip->name;
  65. int i;
  66. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  67. init_bsp_APIC();
  68. #endif
  69. legacy_pic->init(0);
  70. for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
  71. irq_set_chip_and_handler_name(i, chip, handle_level_irq, name);
  72. }
  73. void __init init_IRQ(void)
  74. {
  75. int i;
  76. /*
  77. * We probably need a better place for this, but it works for
  78. * now ...
  79. */
  80. x86_add_irq_domains();
  81. /*
  82. * On cpu 0, Assign IRQ0_VECTOR..IRQ15_VECTOR's to IRQ 0..15.
  83. * If these IRQ's are handled by legacy interrupt-controllers like PIC,
  84. * then this configuration will likely be static after the boot. If
  85. * these IRQ's are handled by more mordern controllers like IO-APIC,
  86. * then this vector space can be freed and re-used dynamically as the
  87. * irq's migrate etc.
  88. */
  89. for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
  90. per_cpu(vector_irq, 0)[IRQ0_VECTOR + i] = i;
  91. x86_init.irqs.intr_init();
  92. }
  93. /*
  94. * Setup the vector to irq mappings.
  95. */
  96. void setup_vector_irq(int cpu)
  97. {
  98. #ifndef CONFIG_X86_IO_APIC
  99. int irq;
  100. /*
  101. * On most of the platforms, legacy PIC delivers the interrupts on the
  102. * boot cpu. But there are certain platforms where PIC interrupts are
  103. * delivered to multiple cpu's. If the legacy IRQ is handled by the
  104. * legacy PIC, for the new cpu that is coming online, setup the static
  105. * legacy vector to irq mapping:
  106. */
  107. for (irq = 0; irq < legacy_pic->nr_legacy_irqs; irq++)
  108. per_cpu(vector_irq, cpu)[IRQ0_VECTOR + irq] = irq;
  109. #endif
  110. __setup_vector_irq(cpu);
  111. }
  112. static void __init smp_intr_init(void)
  113. {
  114. #ifdef CONFIG_SMP
  115. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  116. /*
  117. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  118. * IPI, driven by wakeup.
  119. */
  120. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  121. /* IPI for generic function call */
  122. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  123. /* IPI for generic single function call */
  124. alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
  125. call_function_single_interrupt);
  126. /* Low priority IPI to cleanup after moving an irq */
  127. set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
  128. set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
  129. /* IPI used for rebooting/stopping */
  130. alloc_intr_gate(REBOOT_VECTOR, reboot_interrupt);
  131. #endif
  132. #endif /* CONFIG_SMP */
  133. }
  134. static void __init apic_intr_init(void)
  135. {
  136. smp_intr_init();
  137. #ifdef CONFIG_X86_THERMAL_VECTOR
  138. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  139. #endif
  140. #ifdef CONFIG_X86_MCE_THRESHOLD
  141. alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
  142. #endif
  143. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  144. /* self generated IPI for local APIC timer */
  145. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  146. /* IPI for X86 platform specific use */
  147. alloc_intr_gate(X86_PLATFORM_IPI_VECTOR, x86_platform_ipi);
  148. /* IPI vectors for APIC spurious and error interrupts */
  149. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  150. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  151. /* IRQ work interrupts: */
  152. # ifdef CONFIG_IRQ_WORK
  153. alloc_intr_gate(IRQ_WORK_VECTOR, irq_work_interrupt);
  154. # endif
  155. #endif
  156. }
  157. void __init native_init_IRQ(void)
  158. {
  159. int i;
  160. /* Execute any quirks before the call gates are initialised: */
  161. x86_init.irqs.pre_vector_init();
  162. apic_intr_init();
  163. /*
  164. * Cover the whole vector space, no vector can escape
  165. * us. (some of these will be overridden and become
  166. * 'special' SMP interrupts)
  167. */
  168. i = FIRST_EXTERNAL_VECTOR;
  169. for_each_clear_bit_from(i, used_vectors, NR_VECTORS) {
  170. /* IA32_SYSCALL_VECTOR could be used in trap_init already. */
  171. set_intr_gate(i, interrupt[i - FIRST_EXTERNAL_VECTOR]);
  172. }
  173. if (!acpi_ioapic && !of_ioapic)
  174. setup_irq(2, &irq2);
  175. #ifdef CONFIG_X86_32
  176. irq_ctx_init(smp_processor_id());
  177. #endif
  178. }