pci_x86.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * Low-Level PCI Access for i386 machines.
  3. *
  4. * (c) 1999 Martin Mares <mj@ucw.cz>
  5. */
  6. #undef DEBUG
  7. #ifdef DEBUG
  8. #define DBG(fmt, ...) printk(fmt, ##__VA_ARGS__)
  9. #else
  10. #define DBG(fmt, ...) \
  11. do { \
  12. if (0) \
  13. printk(fmt, ##__VA_ARGS__); \
  14. } while (0)
  15. #endif
  16. #define PCI_PROBE_BIOS 0x0001
  17. #define PCI_PROBE_CONF1 0x0002
  18. #define PCI_PROBE_CONF2 0x0004
  19. #define PCI_PROBE_MMCONF 0x0008
  20. #define PCI_PROBE_MASK 0x000f
  21. #define PCI_PROBE_NOEARLY 0x0010
  22. #define PCI_NO_CHECKS 0x0400
  23. #define PCI_USE_PIRQ_MASK 0x0800
  24. #define PCI_ASSIGN_ROMS 0x1000
  25. #define PCI_BIOS_IRQ_SCAN 0x2000
  26. #define PCI_ASSIGN_ALL_BUSSES 0x4000
  27. #define PCI_CAN_SKIP_ISA_ALIGN 0x8000
  28. #define PCI_USE__CRS 0x10000
  29. #define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
  30. #define PCI_HAS_IO_ECS 0x40000
  31. #define PCI_NOASSIGN_ROMS 0x80000
  32. #define PCI_ROOT_NO_CRS 0x100000
  33. #define PCI_NOASSIGN_BARS 0x200000
  34. extern unsigned int pci_probe;
  35. extern unsigned long pirq_table_addr;
  36. enum pci_bf_sort_state {
  37. pci_bf_sort_default,
  38. pci_force_nobf,
  39. pci_force_bf,
  40. pci_dmi_bf,
  41. };
  42. /* pci-i386.c */
  43. void pcibios_resource_survey(void);
  44. void pcibios_set_cache_line_size(void);
  45. /* pci-pc.c */
  46. extern int pcibios_last_bus;
  47. extern struct pci_ops pci_root_ops;
  48. void pcibios_scan_specific_bus(int busn);
  49. /* pci-irq.c */
  50. struct irq_info {
  51. u8 bus, devfn; /* Bus, device and function */
  52. struct {
  53. u8 link; /* IRQ line ID, chipset dependent,
  54. 0 = not routed */
  55. u16 bitmap; /* Available IRQs */
  56. } __attribute__((packed)) irq[4];
  57. u8 slot; /* Slot number, 0=onboard */
  58. u8 rfu;
  59. } __attribute__((packed));
  60. struct irq_routing_table {
  61. u32 signature; /* PIRQ_SIGNATURE should be here */
  62. u16 version; /* PIRQ_VERSION */
  63. u16 size; /* Table size in bytes */
  64. u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
  65. u16 exclusive_irqs; /* IRQs devoted exclusively to
  66. PCI usage */
  67. u16 rtr_vendor, rtr_device; /* Vendor and device ID of
  68. interrupt router */
  69. u32 miniport_data; /* Crap */
  70. u8 rfu[11];
  71. u8 checksum; /* Modulo 256 checksum must give 0 */
  72. struct irq_info slots[0];
  73. } __attribute__((packed));
  74. extern unsigned int pcibios_irq_mask;
  75. extern raw_spinlock_t pci_config_lock;
  76. extern int (*pcibios_enable_irq)(struct pci_dev *dev);
  77. extern void (*pcibios_disable_irq)(struct pci_dev *dev);
  78. struct pci_raw_ops {
  79. int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
  80. int reg, int len, u32 *val);
  81. int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
  82. int reg, int len, u32 val);
  83. };
  84. extern const struct pci_raw_ops *raw_pci_ops;
  85. extern const struct pci_raw_ops *raw_pci_ext_ops;
  86. extern const struct pci_raw_ops pci_mmcfg;
  87. extern const struct pci_raw_ops pci_direct_conf1;
  88. extern bool port_cf9_safe;
  89. /* arch_initcall level */
  90. extern int pci_direct_probe(void);
  91. extern void pci_direct_init(int type);
  92. extern void pci_pcbios_init(void);
  93. extern void __init dmi_check_pciprobe(void);
  94. extern void __init dmi_check_skip_isa_align(void);
  95. /* some common used subsys_initcalls */
  96. extern int __init pci_acpi_init(void);
  97. extern void __init pcibios_irq_init(void);
  98. extern int __init pcibios_init(void);
  99. extern int pci_legacy_init(void);
  100. extern void pcibios_fixup_irqs(void);
  101. /* pci-mmconfig.c */
  102. /* "PCI MMCONFIG %04x [bus %02x-%02x]" */
  103. #define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
  104. struct pci_mmcfg_region {
  105. struct list_head list;
  106. struct resource res;
  107. u64 address;
  108. char __iomem *virt;
  109. u16 segment;
  110. u8 start_bus;
  111. u8 end_bus;
  112. char name[PCI_MMCFG_RESOURCE_NAME_LEN];
  113. };
  114. extern int __init pci_mmcfg_arch_init(void);
  115. extern void __init pci_mmcfg_arch_free(void);
  116. extern int pci_mmcfg_arch_map(struct pci_mmcfg_region *cfg);
  117. extern void pci_mmcfg_arch_unmap(struct pci_mmcfg_region *cfg);
  118. extern int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end,
  119. phys_addr_t addr);
  120. extern int pci_mmconfig_delete(u16 seg, u8 start, u8 end);
  121. extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
  122. extern struct list_head pci_mmcfg_list;
  123. #define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20)
  124. /*
  125. * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
  126. * on their northbrige except through the * %eax register. As such, you MUST
  127. * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
  128. * accessor functions.
  129. * In fact just use pci_config_*, nothing else please.
  130. */
  131. static inline unsigned char mmio_config_readb(void __iomem *pos)
  132. {
  133. u8 val;
  134. asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
  135. return val;
  136. }
  137. static inline unsigned short mmio_config_readw(void __iomem *pos)
  138. {
  139. u16 val;
  140. asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
  141. return val;
  142. }
  143. static inline unsigned int mmio_config_readl(void __iomem *pos)
  144. {
  145. u32 val;
  146. asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
  147. return val;
  148. }
  149. static inline void mmio_config_writeb(void __iomem *pos, u8 val)
  150. {
  151. asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
  152. }
  153. static inline void mmio_config_writew(void __iomem *pos, u16 val)
  154. {
  155. asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
  156. }
  157. static inline void mmio_config_writel(void __iomem *pos, u32 val)
  158. {
  159. asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
  160. }
  161. #ifdef CONFIG_PCI
  162. # ifdef CONFIG_ACPI
  163. # define x86_default_pci_init pci_acpi_init
  164. # else
  165. # define x86_default_pci_init pci_legacy_init
  166. # endif
  167. # define x86_default_pci_init_irq pcibios_irq_init
  168. # define x86_default_pci_fixup_irqs pcibios_fixup_irqs
  169. #else
  170. # define x86_default_pci_init NULL
  171. # define x86_default_pci_init_irq NULL
  172. # define x86_default_pci_fixup_irqs NULL
  173. #endif